



SN65HVD485E

SLLS612C-JUNE 2004-REVISED MARCH 2007

# HALF-DUPLEX RS-485 TRANSCEIVER

# FEATURES

- Bus-Pin ESD Protection Up to 15 kV
- 1/2 Unit Load–Up to 64 Nodes on a Bus
- Bus-Open-Failsafe Receiver
- Glitch-Free Power-Up/Down Bus Inputs and Outputs
- Available in Small MSOP-8 Package
- Meets or Exceeds the Requirements of the TIA/EIA-485A Standard
- Industry-Standard SN75176 Footprint

# APPLICATIONS

- Motor Control
- Power Inverters
- Industrial Automation
- Building Automation Networks
- Industrial Process Control
- Battery-Powered Applications
- Telecommunications Equipment

# DESCRIPTION

The SN65HVD485E is a half-duplex transceiver designed for RS-485 data bus networks. Powered by a 5V supply, it is fully compliant with the TIA/EIA-485A standard. This device is suitable for data transmission up to 10Mbps over long twisted-pair cables and is designed to operate with very low supply current, typically less than 2mA, exclusive of the load. When in the inactive shutdown mode, the supply current drops below 1mA.

The wide common-mode range and high ESD protection levels of this device make it suitable for demanding applications such as, electrical inverters, status/command signals across telecom racks, chassis interconnects, and cabled industrial automation networks where noise tolerance is essential. The SN65HVD485E matches the industry-standard footprint of the SN75176. Power-on reset circuits keep the outputs in a high-impedence state until the supply voltage has stabilized. A thermal shutdown function protects the device from damage due to system fault conditions. The SN65HVD485E is characterized for operation from -40°C to 85°C air temperature.

| IMPROVED REPLACEMENT FOR: |                  |                                                                                                                                                                        |  |  |  |  |  |
|---------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PART NUMBER               | <b>REPLACE W</b> | тн                                                                                                                                                                     |  |  |  |  |  |
| ADM485                    | HVD485E:         | Better ESD protection (±15 kV vs unspecified)<br>Faster signaling rate (10 Mbps vs 5 Mbps)<br>More nodes on a bus (64 vs. 32) Wider power supply tolerance (10% vs 5%) |  |  |  |  |  |
| SP485E                    | HVD485E:         | More nodes on a bus (64 vs. 32)<br>Wider power supply tolerance (10% vs. 5%)                                                                                           |  |  |  |  |  |
| LMS485E                   | HVD485E:         | Higher signaling rate (10 Mbps vs 2.5 Mbps)<br>More nodes on a bus (64 vs 32)<br>Wider power supply tolerance (10% vs 5%)                                              |  |  |  |  |  |
| DS485                     | HVD485E:         | Higher signaling rate (10 Mbps vs 2.5 Mbps)<br>Better ESD (±15 kV vs ±2 kV)<br>More nodes on a bus (64 vs 32)<br>Wider power supply tolerance (10% vs 5%)              |  |  |  |  |  |
| LTC485                    | HVD485E:         | Better ESD (±15 kV vs ±2 kV)<br>Wider power supply tolerance (10% vs 5%)                                                                                               |  |  |  |  |  |
| MAX485E                   | HVD485E:         | Higher signaling rate (10 Mbps vs 2.5 Mbps)<br>More nodes on a bus (64 vs 32)<br>Wider power supply tolerance (10% vs 5%)                                              |  |  |  |  |  |
| ST485E                    | HVD485E:         | Higher signaling rate (10 Mbps vs 5 Mbps)<br>Wider power supply tolerance (10% vs 5%)                                                                                  |  |  |  |  |  |
| ISL8485E                  | HVD485:          | More nodes on a bus (64 vs 32)<br>Faster signaling rate (10 Mbps vs 5 Mbps)                                                                                            |  |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN65HVD485E



#### SLLS612C-JUNE 2004-REVISED MARCH 2007



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| <b>.</b>       | PACKAGE TYPE                       |                                 |                                 |  |
|----------------|------------------------------------|---------------------------------|---------------------------------|--|
| T <sub>A</sub> | Р                                  | D <sup>(1)</sup>                | DGK <sup>(2)</sup>              |  |
| –40°C to 85°C  | SN65HVD485EP<br>Marked as 65HVD485 | SN65HVD485ED<br>Marked as VP485 | SN65HVD485EDGK<br>Marked as NWJ |  |

(1) The D package is available taped and reeled. Add an R suffix to the device type (i.e., SN65HVD485EDR).

(2) The DGK package is available taped and reeled. Add an R suffix to the device type (i.e., SN65HVD485EDGKR).

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)(2)</sup>

|                                           |                                                                                    | VALUE                              | UNIT |
|-------------------------------------------|------------------------------------------------------------------------------------|------------------------------------|------|
| V<br>V<br>F<br>V<br>S<br>T <sub>J</sub> J | Supply voltage range,                                                              | -0.5 to 7                          | V    |
|                                           | Voltage range at A or B                                                            | -9 to 14                           | V    |
|                                           | Voltage range at any logic pin                                                     | -0.3 to V <sub>CC</sub> + 0.3      | V    |
|                                           | Receiver output current                                                            | -24 to 24                          | mA   |
|                                           | Voltage input range, transient pulse, A and B, through $100\Omega$ (see Figure 13) | –50 V to 50                        | V    |
|                                           | Storage temperature range                                                          | -65 to 130                         | °C   |
| TJ                                        | Junction temperature                                                               | 170                                | °C   |
|                                           | Continuous total power dissipation                                                 | Refer to Package Dissipation Table |      |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

#### PACKAGE DISSIPATION RATINGS

| PACKAGE <sup>(1)</sup> | JEDEC BOARD<br>MODEL  | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR <sup>(2)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------------------|-----------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|---------------------------------------|
| D                      | Low k <sup>(3)</sup>  | 507 mW                                | 4.82 mW/°C                                                    | 289 mW                                | 217 mW                                |
| D                      | High k <sup>(3)</sup> | 824 mW                                | 7.85 mW/°C                                                    | 471 mW                                | 353 mW                                |
| Р                      | Low k <sup>(3)</sup>  | 686 mW                                | 6.53 mW/°C                                                    | 392 mW                                | 294 mW                                |
| DOK                    | Low k <sup>(3)</sup>  | 394 mW                                | 3.76 mW/°C                                                    | 255 mW                                | 169 mW                                |
| DGK                    | High k <sup>(4)</sup> | 583 mW                                | 5.55 mW/°C                                                    | 333 mW                                | 250 mW                                |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

(3) In accordance with the low-k thermal metric definitions of EIA/JESD51-3.

(4) In accordance with the high-k thermal metric definitions of EIA/JESDS1-7.

# **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

|                                                                       |                    |                                              | MIN | TYP MAX         | UNIT |
|-----------------------------------------------------------------------|--------------------|----------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                                                       | Supply voltage     |                                              | 4.5 | 5.5             | V    |
| VI                                                                    | Input voltage at   | any bus terminal (separately or common mode) | -7  | 12              | V    |
| $V_{\text{IH}}$                                                       | High-level input   | voltage (D, DE, or RE inputs)                | 2   | V <sub>CC</sub> | V    |
| $V_{IL}$                                                              | Low-level input v  | voltage (D, DE, or RE inputs)                | 0   | 0.8             | V    |
| $V_{ID}$                                                              | Differential input | voltage                                      | -12 | 12              | V    |
|                                                                       | 0.1                | Driver                                       | -60 | 60              | ~ ^  |
| $V_{I}$ $V_{IH}$ $V_{IL}$ $V_{ID}$ $I_{O}$ $R_{L}$ $1/t_{UI}$ $T_{A}$ | Output current     | Receiver                                     | -8  | 8               | mA   |
| RL                                                                    | Differential load  | resistance                                   | 54  | 60              | Ω    |
| 1/t <sub>UI</sub>                                                     | Signaling rate     |                                              | 0   | 10              | Mbps |
| T <sub>A</sub>                                                        | Operating free-a   | ir temperature                               | -40 | 85              | °C   |
| TJ                                                                    | Junction tempera   | ature <sup>(2)</sup>                         | -40 | 130             | °C   |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet.

(2) See thermal characteristics table for information on maintenance of this specification for the DGK package.

#### SUPPLY CURRENT

over recommended operating conditions (unless otherwise noted)

| PARAMETER       |                              | TEST CONDITIONS              |                                    |  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|------------------------------|------------------------------|------------------------------------|--|--------------------|-----|------|
|                 | Driver and receiver enabled  | D at $V_{CC}$ or open or 0V, | DE at $V_{CC}$ , RE at 0V, No load |  |                    | 2   | mA   |
| I <sub>CC</sub> | Driver and receiver disabled | D at $V_{CC}$ or open,       | DE at 0V, RE at $V_{CC}$           |  |                    | 1   | mA   |

(1) All typical values are at 25°C and with a 5-V supply.

#### **ELECTROSTATIC DISCHARGE PROTECTION**

| PARAMETER                           | TEST CONDITIONS       | MIN TYP | (1) MAX | UNIT |
|-------------------------------------|-----------------------|---------|---------|------|
| Human body model                    | Bus terminals and GND | ±       | 15      | kV   |
| Human body model <sup>(2)</sup>     | All pins              |         | ±4      | kV   |
| Charged-device-model <sup>(3)</sup> | All pins              |         | ±1      | kV   |

(1) All typical values at 25°C

(2) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
 (3) Tested in accordance with JEDEC Standard 22, Test Method C101.

## DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                          | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|----------------------------------------------------|--------------------------------------------------------------------------|------|--------------------|-----|------|
|                     |                                                    | $I_{O} = 0$ , No load                                                    | 3    | 4.3                |     |      |
| V <sub>OD</sub>     | Differential output voltage                        | R <sub>L</sub> = 54 W, See Figure 1                                      | 1.5  | 2.3                |     | V    |
|                     |                                                    | $V_{\text{TEST}} = -7 \text{ V to } 12 \text{ V}, \text{ See Figure } 2$ | 1.5  |                    |     |      |
| $\Delta  V_{OD} $   | Change in magnitude of differential output voltage | See Figure 1 and Figure 2                                                | -0.2 | 0                  | 0.2 | V    |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage            | See Figure 3                                                             | 1    | 2.6                | 3   | V    |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage  |                                                                          | -0.1 | 0                  | 0.1 | V    |
| V <sub>OC(PP)</sub> | Common-mode output voltage                         | See Figure 3                                                             |      | 500                |     | mV   |
| I <sub>OZ</sub>     | High-impedance output current                      | See receiver input currents                                              |      |                    |     | μA   |
| l <sub>l</sub>      | Input current                                      | D, DE                                                                    | -100 |                    | 100 | μA   |
| I <sub>OS</sub>     | Short-circuit output current                       | $-7 \text{ V} \le \text{V}_{O} \le 12 \text{ V}$ , See Figure 7          | -250 |                    | 250 | mA   |

(1) All typical values are at 25°C and with a 5-V supply.

## **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                                      | TEST CONDITIONS                                           | MIN TYP MAX | UNIT |
|------------------------|----------------------------------------------------------------|-----------------------------------------------------------|-------------|------|
| t <sub>PLH</sub>       | Propagation delay time, low-to-high-level output               |                                                           | 30          |      |
| t <sub>PHL</sub>       | Propagation delay time, high-to-low-level output               |                                                           | 30          |      |
| t <sub>r</sub>         | Differential output signal rise time                           | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 4          | 25          | ns   |
| t <sub>f</sub>         | Differential output signal fall time                           |                                                           | 25          |      |
| t <sub>sk(p)</sub>     | Pulse skew( t <sub>PHL</sub> t <sub>PLH</sub>  )               |                                                           | 5           |      |
| t <sub>PZH</sub>       | Propagation delay time,<br>high-impedance-to-high-level output |                                                           | 150         |      |
| t <sub>PHZ</sub>       | Propagation delay time,<br>high-level-to-high-impedance output | $R_L = 110 \Omega$ , $\overline{RE}$ at 0 V, See Figure 5 | 100         | ns   |
| t <sub>PZL</sub>       | Propagation delay time, high-impedance-to-low-level output     |                                                           | 150         |      |
| t <sub>PLZ</sub>       | Propagation delay time, low-level-to-high-impedance output     | $R_L = 110 \Omega$ , $\overline{RE}$ at 0 V See Figure 6  | 100         | ns   |
| t <sub>PZH(SHN)</sub>  | Propagation delay time, shutdown-to-high-level output          | $R_L = 110 \Omega$ , $\overline{RE}$ at VCC, See Figure 5 | 2600        | ns   |
| t <sub>PZL(SHDN)</sub> | Propagation delay time, shutdown-to-low-level output           | $R_L = 110 \Omega$ , $\overline{RE}$ at VCC, See Figure 6 | 2600        | ns   |

# RECEIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                                                 | TEST CONDITIONS                                                         | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|------|--------------------|-----|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                    | $I_{O} = -8 \text{ mA}$                                                 |      | -85                | -10 | mV   |
| V <sub>IT-</sub>  | Negative-going input threshold voltage                    | I <sub>O</sub> = 8 mA                                                   | -200 | -115               |     | mV   |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                         |      | 30                 |     | mV   |
| V <sub>OH</sub>   | High-level output voltage                                 | $V_{ID}$ = 200 mV, $I_{OH}$ = -8 mA, See Figure 8                       | 4    | 4.6                |     | V    |
| V <sub>OL</sub>   | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV}, I_{OH} = 8 \text{ mA}, \text{ See Figure 8}$ |      | 0.15               | 0.4 | V    |
| I <sub>OZ</sub>   | High-impedance-state output current                       | $V_0 = 0$ to $V_{CC}$ , $\overline{RE} = V_{CC}$                        | -1   |                    | 1   | μA   |
|                   |                                                           | V <sub>IH</sub> = 12 V, V <sub>CC</sub> = 5 V                           |      |                    | 0.5 |      |
|                   | Due insut summert                                         | V <sub>IH</sub> = 12 V, V <sub>CC</sub> = 0                             |      |                    | 0.5 |      |
| Ц                 | Bus input current                                         | $V_{IH} = -7 \text{ V}, \text{ V}_{CC} = 5 \text{ V}$                   | -0.4 |                    |     | mA   |
|                   |                                                           | $V_{IH} = -7 V, V_{CC} = 0$                                             | -0.4 |                    |     |      |
| I <sub>IH</sub>   | High-level input current (RE)                             | V <sub>IH</sub> = 2 V                                                   | -60  | -30                |     | μΑ   |
| I <sub>IL</sub>   | Low-level input current (RE)                              | V <sub>IL</sub> = 0.8 V                                                 | -60  | -30                |     | μA   |
| C <sub>diff</sub> | Differential input capacitance                            | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V, DE at 0 V                     |      | 7                  |     | pF   |

(1) All typical values are at 25°C and with a 5-V supply.

#### **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                             | TEST CONDITIONS                                                              | MIN | TYP | MAX  | UNIT |
|------------------------|-------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>PLH</sub>       | Propagation delay time, low-to-high-level output      |                                                                              |     |     | 200  |      |
| t <sub>PHL</sub>       | Propagation delay time, high-to-low-level output      |                                                                              |     |     | 200  | ns   |
| t <sub>sk(p)</sub>     | Pulse skew( t <sub>PHL</sub> t <sub>PLH</sub>  )      | V <sub>ID</sub> = -1.5 V to 1.5 V,<br>C <sub>L</sub> = 15 pF, See Figure 9 6 |     |     |      |      |
| t <sub>r</sub>         | Output signal rise time                               |                                                                              |     |     | 3    | ~~   |
| t <sub>f</sub>         | Output signal fall time                               |                                                                              |     |     | 3    | ns   |
| t <sub>PZH</sub>       | Output enable time to high level                      |                                                                              |     |     | 50   |      |
| t <sub>PZL</sub>       | Output enable time to low level                       | C <sub>L</sub> = 15 pF, DE at 3 V,                                           |     |     | 50   | ns   |
| t <sub>PHZ</sub>       | Output enable time from high level                    | See Figure 10 and Figure 11                                                  |     |     | 50   | 115  |
| t <sub>PLZ</sub>       | Output enable time from low level                     |                                                                              |     |     | 50   |      |
| t <sub>PZH(SHDN)</sub> | Propagation delay time, shutdown-to-high-level output | $C_{L} = 15 \text{ pF}, \text{ DE at } 0 \text{ V},$                         |     |     | 3500 | 20   |
| t <sub>PZL(SHDN)</sub> | Propagation delay time, shutdown-to-low-level output  | See Figure 12                                                                |     |     | 3500 | ns   |



#### PARAMETER MEASUREMENT INFORMATION

#### NOTE:

Test load capacitance includes probe and jig capacitance (unless otherwise specified). Signal generator characteristics: rise and fall time <6 ns, pulse rate 100kHz, 50% duty cycle.  $Z_0 = 50\Omega$  (unless otherwise specified).



Figure 1. Driver Test Circuit,  $V_{\text{OD}}$  and  $V_{\text{OC}}$  Without Common-Mode Loading



Figure 2. Driver Test Circuit, V<sub>OD</sub> With Common-Mode Loading



Figure 3. Driver V<sub>OC</sub> Test Circuit and Waveforms



Figure 4. Driver Switching Test Circuit and Waveforms

## **PARAMETER MEASUREMENT INFORMATION (continued)**







Figure 6. Driver Enable/Disable Test Circuit and Waveforms, Low Output



Figure 7. Driver Short-Circuit Test



Figure 8. Receiver Parameter Definitions



Figure 9. Receiver Switching Test Circuit and Waveforms





Figure 10. Receiver Enable/Disable Test Circuit and Waveforms, Data Output High



Figure 11. Receiver Enable/Disable Test Circuit and Waveforms, Data Output Low



Figure 12. Receiver Enable From Shutdown Test Circuit and Waveforms

# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 13. Test Circuit and Waveforms, Transient Over-Voltage Test

#### **DEVICE INFORMATION**

# LOGIC DIAGRAM (POSITIVE LOGIC)

## **PIN ASSIGNMENTS**





#### FUNCTION TABLE<sup>(1)</sup>

|       |        | DRIVER         |   | RECEIVER                                    |        |        |  |
|-------|--------|----------------|---|---------------------------------------------|--------|--------|--|
| INPUT | ENABLE | ENABLE OUTPUTS |   | DIFFERENTIAL INPUTS                         | ENABLE | OUTPUT |  |
| D     | DE     | Α              | В | $V_{ID} = V_A - V_B$                        | RE     | R      |  |
| Н     | Н      | Н              | L | V <sub>ID</sub> ≤− 0.2 V                    | L      | L      |  |
| L     | Н      | L              | Н | –0.2 V < V <sub>ID</sub> < –0.01 V          | L      | ?      |  |
| Х     | L      | Z              | Z | $-0.01 \text{ V} \leq \text{V}_{\text{ID}}$ | L      | Н      |  |
| Open  | Н      | Н              | L | Х                                           | н      | Z      |  |
| Х     | Open   | Z              | Z | Open circuit                                | L      | Н      |  |
|       |        |                |   | Х                                           | Open   | Z      |  |

(1) H= high level; L = low level; Z = high impedance; X = irrelevant; ? = indeterminate



## EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



## THERMAL CHARACTERISTICS

| DGK PACKAGE          |                                                       |                                                                                                  |     |     |     |      |  |  |  |  |
|----------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|
|                      | PARAMETER                                             |                                                                                                  | MIN | TYP | MAX | UNIT |  |  |  |  |
| $\theta_{JA}$        | Junction-to-ambient thermal resistance <sup>(1)</sup> | Low-k <sup>(2)</sup> board, no air flow                                                          |     | 266 |     | °C/W |  |  |  |  |
|                      |                                                       | High-k <sup>(3)</sup> board, no air flow                                                         |     | 180 |     |      |  |  |  |  |
| $\theta_{JB}$        | Junction-to-board thermal resistance                  | High-k <sup>(3)</sup> board, no air flow                                                         |     | 108 |     | °C/W |  |  |  |  |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance                   |                                                                                                  |     | 66  |     |      |  |  |  |  |
| P <sub>(AVG)</sub>   | Average power dissipation                             | $R_L$ = 54Ω, Input to D is a 10 Mbps 50% duty cycle square wave $V_{CC}$ at 5.5 V, $T_J$ = 130°C |     |     | 219 | mW   |  |  |  |  |
| T <sub>A</sub>       | Ambient air temperature                               | JEDEC High K board model                                                                         | -40 |     | 93  | °C   |  |  |  |  |
|                      |                                                       | JEDEC Low K board model                                                                          | -40 |     | 75  | °C   |  |  |  |  |
| T <sub>SD</sub>      | Thermal shut-down junction temperature                |                                                                                                  |     | 165 |     | °C   |  |  |  |  |

(1) See TI application note SZZA003, Package Thermal Characterization Methodologies, for an explanation of this parameter.

(2) JESD51-3 Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages

(3) JESD51-7 High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages



#### **BUS INPUT CURRENT** DRIVER DIFFERENTIAL OUTPUT VOLTAGE VS BUS INPUT VOLTAGE vs DIFFERENTIAL OUTPUT CURRENT 80 5 T<sub>A</sub> = 25°C $V_{CC} = 5 V$ 4.5 60 V<sub>OD</sub> – Differential Output Voltage – V $R_L = 120\Omega$ 4 I<sub>I</sub> – Input Bias Current – $\infty$ A 40 3.5 3 $V_{CC} = 0 V$ 20 $R_L = 60\Omega$ 2.5 0 $V_{CC} = 5 V$ 2 1.5 -20 1 -40 0.5 -60 0 -8 -6 -4 -2 0 2 4 6 8 10 12 0 10 20 30 40 50 VI - Bus Input Voltage - V I<sub>O</sub> – Differential Output Current – mA

#### **TYPICAL CHARACTERISTICS**



Figure 15.

#### **APPLICATION INFORMATION**



NOTE: The line should be terminated at both ends with its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

#### **Figure 16. Typical Application Circuit**

#### **POWER USAGE IN AN RS-485 TRANSCEIVER**

Power consumption is a concern in many applications. Power supply current is delivered to the bus load as well as to the transceiver circuitry. For a typical RS-485 bus configuration, the load that an active driver must drive consists of all of the receiving nodes, plus the termination resistors at each end of the bus.

The load presented by the receiving nodes depends on the input impedance of the receiver. The TIA/EIA-485-A standard defines a unit load as allowing up to 1mA. With up to 32 unit loads allowed on the bus, the total current supplied to all receivers can be as high as 32mA. The HVD485E is rated as a 1/2 unit load device, so up to 64 can be connected on a bus.

The current in the termination resistors depends on the differential bus voltage. The standard requires active drivers to produce at least 1.5V of differential signal. For a bus terminated with one standard 120- $\Omega$  resistor at each end, this sums to 25 mA differential output current whenever the bus is active. Typically the HVD485E can drive more than 25mA to a 60 $\Omega$  load, resulting in a differential output voltage higher than the minimum required by the standard. (See Figure 15.)

Supply current increases with signaling rate primarily due to the totum pole outputs of the driver. When these outputs change state, there is a moment when both the high-side and low-side output transistors are conducting and this creates a short spike in the supply current. As the frequency of state changes increases, more power is used.

# **APPLICATION INFORMATION (continued)**

# THERMAL CHARACTERISTICS OF IC PACKAGES

 $\theta_{JA}$  (Junction-to-Ambient Thermal Resistance) is defined as the difference in junction temperature to ambient temperature divided by the operating power

 $\theta_{\text{JA}}$  is NOT a constant and is a strong function of

- the PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $\theta_{JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $\theta_{JA}$  is often misused when it is used to calculate junction temperatures for other installations.

TI uses two test PCBs as defined by JEDEC specifications. The low-k board gives average in-use condition thermal performance and consists of a single trace layer 25 mm long and 2-oz thick copper. The high-k board gives best case in-use condition and consists of two 1-oz buried power planes with a single trace layer 25 mm long with 2-oz thick copper. A 4% to 50% difference in  $\theta_{JA}$  can be measured between these two test cards

 $\theta_{JC}$  (Junction-to-Case Thermal Resistance) is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $\theta_{JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is NOT a useful characteristic to predict junction temperature as it provides pessimistic numbers if the case temperature is measured in a non-standard system and junction temperatures are backed out. It can be used with  $\theta_{JB}$  in 1-dimensional thermal simulation of a package system.

 $\theta_{JB}$  (Junction-to-Board Thermal Resistance) is defined to be the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold-plate structure.  $\theta_{JB}$  is only defined for the high-k test card.

 $\theta_{JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGA's with thermal balls) and can be used for simple 1-dimensional network analysis of package system (see Figure 17).



Figure 17. Thermal Resistance

## PACKAGING INFORMATION

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN65HVD485ED      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDG4    | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDGK    | ACTIVE                | MSOP            | DGK                | 8    | 80             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDGKG4  | ACTIVE                | MSOP            | DGK                | 8    | 80             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDGKR   | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDGKRG4 | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDR     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EDRG4   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD485EP      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN65HVD485EPE4    | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TEXAS INSTRUMENTS www.ti.com

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN65HVD485EDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD485EDR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AA.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# **MECHANICAL DATA**

MPDI001A - JANUARY 1995 - REVISED JUNE 1999



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-001

For the latest package information, go to http://www.ti.com/sc/docs/package/pkg\_info.htm



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated