SCLS099F - DECEMBER 1982 - REVISED SEPTEMBER 2003

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up To 10 LSTTL Loads
- Low Power Consumption, 40-μA Max I<sub>CC</sub>
- Typical t<sub>pd</sub> = 13 ns
- ±4-mA Output Drive at 5 V
- Low Input Current of 1 μA Max

#### description/ordering information

The 'HC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the CLK pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops perform as toggle flip-flops by tying J and K high.

#### SN54HC112 . . . J OR W PACKAGE SN74HC112 . . . D OR N PACKAGE (TOP VIEW)



## SN54HC112 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### ORDERING INFORMATION

| TA             | PACKA     | 3E†          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|--------------|--------------------------|---------------------|
|                | PDIP – N  | Tube of 25   | SN74HC112N               | SN74HC112N          |
| 4000 1- 0500   |           | Tube of 40   | SN74HC112D               |                     |
| -40°C to 85°C  | SOIC - D  | Reel of 2500 | SN74HC112DR              | HC112               |
|                |           | Reel of 250  | SN74HC112DT              |                     |
|                | CDIP – J  | Tube of 25   | SNJ54HC112J              | SNJ54HC112J         |
| –55°C to 125°C | CFP – W   | Tube of 150  | SNJ54HC112W              | SNJ54HC112W         |
|                | LCCC – FK | Tube of 55   | SNJ54HC112FK             | SNJ54HC112FK        |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





SCLS099F - DECEMBER 1982 - REVISED SEPTEMBER 2003

#### **FUNCTION TABLE**

|     |     | OUTI         | PUTS |   |                |                  |
|-----|-----|--------------|------|---|----------------|------------------|
| PRE | CLR | CLK          | J    | K | Q              | Q                |
| L   | Н   | Х            | Χ    | Х | Н              | L                |
| Н   | L   | X            | Χ    | X | L              | Н                |
| L   | L   | X            | Χ    | X | н†             | H <sup>†</sup>   |
| Н   | Н   | $\downarrow$ | L    | L | Q <sub>0</sub> | $\overline{Q}_0$ |
| Н   | Н   | $\downarrow$ | Н    | L | Н              | L                |
| Н   | Н   | $\downarrow$ | L    | Н | L              | Н                |
| Н   | Н   | $\downarrow$ | Н    | Н | Tog            | ggle             |
| Н   | Н   | Н            | Χ    | Χ | Q <sub>0</sub> | $\overline{Q}_0$ |

<sup>†</sup> This configuration is nonstable; that is, it does not persist when either PRE or CLR returns to its inactive (high) level.

#### logic diagram, each flip-flop (positive logic)





#### SN54HC112, SN74HC112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SCLS099F - DECEMBER 1982 - REVISED SEPTEMBER 2003

#### absolute maximum ratings over operating free-air temperature range†

| Supply voltage range, V <sub>CC</sub>                                                                        | 0.5 V to 7 V     |
|--------------------------------------------------------------------------------------------------------------|------------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1)                                   | ±20 mA           |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA           |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                                   | ±25 mA           |
| Continuous current through V <sub>CC</sub> or GND                                                            | ±50 mA           |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package                                             |                  |
| N package                                                                                                    | 67°C/W           |
| Storage temperature range, T <sub>stq</sub>                                                                  | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|                  |                                       |                          | SI   | N54HC11 | 2    | SN   | 174HC11 | 2    | LINUT |
|------------------|---------------------------------------|--------------------------|------|---------|------|------|---------|------|-------|
|                  |                                       |                          | MIN  | NOM     | MAX  | MIN  | NOM     | MAX  | UNIT  |
| Vcc              | Supply voltage                        |                          | 2    | 5       | 6    | 2    | 5       | 6    | V     |
|                  |                                       | V <sub>CC</sub> = 2 V    | 1.5  |         |      | 1.5  |         |      |       |
| ViH              | High-level input voltage              | $V_{CC} = 4.5 \text{ V}$ | 3.15 |         |      | 3.15 |         |      | V     |
|                  |                                       | V <sub>CC</sub> = 6 V    | 4.2  |         |      | 4.2  |         |      |       |
|                  |                                       | V <sub>CC</sub> = 2 V    |      |         | 0.5  |      |         | 0.5  |       |
| VIL              | Low-level input voltage               | V <sub>CC</sub> = 4.5 V  |      |         | 1.35 |      |         | 1.35 | V     |
|                  |                                       | V <sub>CC</sub> = 6 V    |      |         | 1.8  |      |         | 1.8  |       |
| ٧ı               | Input voltage                         |                          | 0    |         | VCC  | 0    |         | VCC  | V     |
| ٧o               | Output voltage                        |                          | 0    |         | VCC  | 0    |         | VCC  | V     |
|                  |                                       | V <sub>CC</sub> = 2 V    |      |         | 1000 |      |         | 1000 |       |
| t <sub>t</sub> ‡ | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V  |      |         | 500  |      |         | 500  | ns    |
|                  |                                       | V <sub>CC</sub> = 6 V    |      |         | 400  |      |         | 400  |       |
| TA               | Operating free-air temperature        |                          | -55  |         | 125  | -40  |         | 85   | °C    |

<sup>‡</sup> If this device is used in the threshold region (from V<sub>IL</sub>max = 0.5 V to V<sub>IH</sub>min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.



NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### SN54HC112, SN74HC112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SCLS099F - DECEMBER 1982 - REVISED SEPTEMBER 2003

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| 242445    | 7507.00                      | NIDITIONS                  | .,         | Т    | A = 25°C | ;    | SN54F | IC112 | SN74H | C112  |      |
|-----------|------------------------------|----------------------------|------------|------|----------|------|-------|-------|-------|-------|------|
| PARAMETER | TEST CONDITIONS              |                            | VCC        | MIN  | TYP      | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT |
|           |                              |                            | 2 V        | 1.9  | 1.998    |      | 1.9   |       | 1.9   |       |      |
|           |                              | $I_{OH} = -20  \mu A$      | 4.5 V      | 4.4  | 4.499    |      | 4.4   |       | 4.4   |       |      |
| Vон       | VI = VIH or VIL              |                            | 6 V        | 5.9  | 5.999    |      | 5.9   |       | 5.9   |       | V    |
|           |                              | $I_{OH} = -4 \text{ mA}$   | 4.5 V      | 3.98 | 4.3      |      | 3.7   |       | 3.84  |       |      |
|           |                              | $I_{OH} = -5.2 \text{ mA}$ | 6 V        | 5.48 | 5.8      |      | 5.2   |       | 5.34  |       |      |
|           |                              |                            | 2 V        |      | 0.002    | 0.1  |       | 0.1   |       | 0.1   |      |
|           |                              | $I_{OL} = 20 \mu A$        | 4.5 V      |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   |      |
| VOL       | VI = VIH or VIL              |                            | 6 V        |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   | V    |
|           |                              | $I_{OL} = 4 \text{ mA}$    | 4.5 V      |      | 0.17     | 0.26 |       | 0.4   |       | 0.33  |      |
|           |                              | $I_{OL} = 5.2 \text{ mA}$  | 6 V        |      | 0.15     | 0.26 |       | 0.4   |       | 0.33  |      |
| lį        | $V_I = V_{CC} \text{ or } 0$ |                            | 6 V        |      | ±0.1     | ±100 |       | ±1000 |       | ±1000 | nA   |
| ICC       | $V_I = V_{CC}$ or 0,         | IO = 0                     | 6 V        |      |          | 4    |       | 80    |       | 40    | μΑ   |
| Ci        |                              |                            | 2 V to 6 V |      | 3        | 10   |       | 10    |       | 10    | pF   |

## timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                            |                     | .,    | T <sub>A</sub> = 1 | T <sub>A</sub> = 25°C |     | IC112 | SN74H | IC112 |      |  |
|-----------------|--------------------------------------------|---------------------|-------|--------------------|-----------------------|-----|-------|-------|-------|------|--|
|                 |                                            |                     | vcc   | MIN                | MAX                   | MIN | MAX   | MIN   | MAX   | UNIT |  |
|                 |                                            |                     | 2 V   |                    | 5                     |     | 3.4   |       | 4     |      |  |
| fclock          | Clock frequency                            |                     | 4.5 V |                    | 25                    |     | 17    |       | 20    | MHz  |  |
|                 |                                            |                     | 6 V   |                    | 29                    |     | 20    |       | 24    |      |  |
|                 |                                            |                     | 2 V   | 100                |                       | 150 |       | 125   |       |      |  |
|                 |                                            | PRE or CLR low      | 4.5 V | 20                 |                       | 30  |       | 25    |       |      |  |
| ١.              | Dules dureties                             |                     | 6 V   | 17                 |                       | 25  |       | 21    |       |      |  |
| t <sub>W</sub>  | Pulse duration                             |                     | 2 V   | 100                |                       | 150 |       | 125   |       | ns   |  |
|                 |                                            | CLK high or low     | 4.5 V | 20                 |                       | 30  |       | 25    |       |      |  |
|                 |                                            | OEIX mgm or low     |       | 6 V                | 17                    |     | 25    |       | 21    |      |  |
|                 |                                            |                     | 2 V   | 100                |                       | 150 |       | 125   |       |      |  |
|                 |                                            | Data (J, K)         | 4.5 V | 20                 |                       | 30  |       | 25    |       |      |  |
| ١.              | 0-1                                        |                     | 6 V   | 17                 |                       | 25  |       | 21    |       |      |  |
| t <sub>su</sub> | Setup time before CLK↓                     |                     | 2 V   | 100                |                       | 150 |       | 125   |       | ns   |  |
|                 |                                            | PRE or CLR inactive | 4.5 V | 20                 |                       | 30  |       | 25    |       |      |  |
|                 |                                            |                     | 6 V   | 17                 |                       | 25  |       | 21    | ·     |      |  |
|                 |                                            |                     | 2 V   | 0                  |                       | 0   |       | 0     |       |      |  |
| th              | Hold time, data after $CLK \!\!\downarrow$ |                     | 4.5 V | 0                  |                       | 0   |       | 0     |       | ns   |  |
|                 |                                            |                     | 6 V   | 0                  |                       | 0   |       | 0     |       |      |  |

#### SN54HC112, SN74HC112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SCLS099F - DECEMBER 1982 - REVISED SEPTEMBER 2003

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| 242445          | FROM       | то                           | .,    | T,  | ղ = 25°C | ;   | SN54F | IC112 | SN74H | IC112 |      |
|-----------------|------------|------------------------------|-------|-----|----------|-----|-------|-------|-------|-------|------|
| PARAMETER       | (INPUT)    | (OUTPUT)                     | VCC   | MIN | TYP      | MAX | MIN   | MAX   | MIN   | MAX   | UNIT |
|                 |            |                              | 2 V   | 5   | 10       |     | 3.4   |       | 4     |       |      |
| fmax            |            |                              | 4.5 V | 25  | 50       |     | 17    |       | 20    |       | MHz  |
|                 |            |                              | 6 V   | 29  | 60       |     | 20    |       | 24    |       |      |
|                 |            |                              | 2 V   |     | 54       | 165 |       | 245   |       | 205   |      |
|                 | PRE or CLR | Q or Q                       | 4.5 V |     | 16       | 33  |       | 49    |       | 41    |      |
|                 |            |                              | 6 V   |     | 13       | 28  |       | 42    |       | 35    |      |
| t <sub>pd</sub> |            |                              | 2 V   |     | 56       | 125 |       | 185   |       | 155   | ns   |
|                 | CLK        | Q or $\overline{\mathbb{Q}}$ | 4.5 V |     | 16       | 25  |       | 37    |       | 31    |      |
|                 |            |                              | 6 V   |     | 13       | 21  |       | 31    |       | 26    |      |
|                 |            |                              | 2 V   |     | 29       | 75  |       | 110   |       | 95    | _    |
| t <sub>t</sub>  |            | Q or $\overline{Q}$          | 4.5 V |     | 9        | 15  | ·     | 22    |       | 19    | ns   |
|                 |            |                              | 6 V   |     | 8        | 13  |       | 19    |       | 16    |      |

#### operating characteristics, $T_A = 25^{\circ}C$

|   |                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|---|-----------------|-------------------------------|-----------------|-----|------|
| ĺ | C <sub>pd</sub> | Power dissipation capacitance | No load         | 35  | pF   |

SCLS099F - DECEMBER 1982 - REVISED SEPTEMBER 2003

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance.

- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f = 6 \ ns$ ,  $t_f = 6 \ ns$ .
- C. For clock inputs,  $f_{\text{max}}$  is measured when the input duty cycle is 50%.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms









#### **PACKAGING INFORMATION**

| Orderable De | vice Status | (1) Package<br>Type | e Package<br>Drawing |    | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|--------------|-------------|---------------------|----------------------|----|----------------|---------------------------|------------------|--------------------------------|
| 84088012     | A ACTIV     | E LCCC              | FK                   | 20 | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type             |
| 8408801E     | A ACTIV     | E CDIP              | J                    | 16 | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type             |
| 8408801F/    | A ACTIV     | E CFP               | W                    | 16 | 1              | TBD                       | A42              | N / A for Pkg Type             |
| JM38510/6530 | BEA ACTIV   | E CDIP              | J                    | 16 | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type             |
| SN54HC112    | 2J ACTIV    | E CDIP              | J                    | 16 | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type             |
| SN74HC112    | 2D ACTIV    | E SOIC              | D                    | 16 | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112I   | DE4 ACTIV   | E SOIC              | D                    | 16 | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112E   | OG4 ACTIV   | E SOIC              | D                    | 16 | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112    | DR ACTIV    | E SOIC              | D                    | 16 | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112D   | RE4 ACTIV   | E SOIC              | D                    | 16 | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112D   | RG4 ACTIV   | E SOIC              | D                    | 16 | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112    | DT ACTIV    | E SOIC              | D                    | 16 | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112D   | TE4 ACTIV   | E SOIC              | D                    | 16 | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112D   | TG4 ACTIV   | E SOIC              | D                    | 16 | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74HC112    | N ACTIV     | E PDIP              | N                    | 16 | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type             |
| SN74HC112    | N3 OBSOLE   | TE PDIP             | N                    | 16 |                | TBD                       | Call TI          | Call TI                        |
| SN74HC112N   | NE4 ACTIV   | E PDIP              | N                    | 16 | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type             |
| SNJ54HC112   | FK ACTIV    | E LCCC              | FK                   | 20 | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type             |
| SNJ54HC11    | 2J ACTIV    | E CDIP              | J                    | 16 | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type             |
| SNJ54HC11    | 2W ACTIV    | E CFP               | W                    | 16 | 1              | TBD                       | A42              | N / A for Pkg Type             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

9-Oct-2007

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74HC112DR | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |





#### \*All dimensions are nominal

| I | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | SN74HC112DR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### FK (S-CQCC-N\*\*)

#### **28 TERMINAL SHOWN**

#### **LEADLESS CERAMIC CHIP CARRIER**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



## W (R-GDFP-F16)

#### CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



## D (R-PDSO-G16)

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AC.



### N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated