- Designed for TIA/EIA-485, TIA/EIA-422, and ISO 8482 Applications
- Signaling Rate<sup>1</sup> Exceeding 50 Mbps
- Fail-Safe in Bus Short-Circuit, Open-Circuit, and Idle-Bus Conditions
- ESD Protection on Bus Inputs Exceeds 6 kV
- Common-Mode Bus Input Range -7 V to 12 V
- Propagation Delay Times <16 ns
- Low Standby Power Consumption <20 μA
- Pin-Compatible Upgrade for MC3486, DS96F175, LTC489, and SN75175

#### description

The SN65LBC175A and SN75LBC175A are quadruple differential line receivers with 3-state outputs, designed for TIA/EIA-485 (RS-485), TIA/EIA-422 (RS-422), and ISO 8482 (Euro RS-485) applications.

These devices are optimized for balanced multipoint bus communication at data rates up to and exceeding 50 million bits per second. The transmission media may be twisted-pair cables, printed-circuit board traces, or backplanes. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.



SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005

logic diagram



Each receiver operates over a wide range of positive and negative common-mode input voltages, and features ESD protection to 6 kV, making it suitable for high-speed multipoint data transmission applications in harsh environments. These devices are designed using LinBiCMOS<sup>™</sup>, facilitating low power consumption and inherent robustness.

Two EN inputs provide pair-wise enable control, or these can be tied together externally to enable all four drivers with the same signal.

The SN75LBC175A is characterized for operation over the temperature range of 0°C to 70°C. The SN65LBC175A is characterized over the temperature range from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments.

<sup>1</sup>The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated

SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005

| FUNCTION TABLE<br>(each receiver)                         |              |             |  |  |  |  |  |  |
|-----------------------------------------------------------|--------------|-------------|--|--|--|--|--|--|
| DIFFERENTIAL INPUTS<br>A – B (V <sub>ID</sub> )           | ENABLE<br>EN | OUTPUT<br>Y |  |  |  |  |  |  |
| $V_{ID} \le -0.2 V$                                       | Н            | L           |  |  |  |  |  |  |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < -0.01 \text{ V}$ | Н            | ?           |  |  |  |  |  |  |
| –0.01 V ≤ V <sub>ID</sub>                                 | Н            | Н           |  |  |  |  |  |  |
| Х                                                         | L            | Z           |  |  |  |  |  |  |
| Х                                                         | OPEN         | Z           |  |  |  |  |  |  |
| Short circuit                                             | Н            | Н           |  |  |  |  |  |  |
| Open circuit                                              | Н            | Н           |  |  |  |  |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance (off),

? = indeterminate

|  | AVAILA | ABLE | OPTIONS |  |
|--|--------|------|---------|--|
|--|--------|------|---------|--|

|               | PACH                                                    | AGE                                       |
|---------------|---------------------------------------------------------|-------------------------------------------|
| TA            | PLASTIC<br>SMALL OUTLINE <sup>†</sup><br>(JEDEC MS-012) | PLASTIC<br>DUAL-IN-LINE<br>(JEDEC MS-001) |
| 0°C to 70°C   | SN75LBC175AD                                            | SN75LBC175AN                              |
| -40°C to 85°C | SN65LBC175AD                                            | SN65LBC175AN                              |

<sup>†</sup>Add an R suffix for taped and reeled

<sup>†</sup>For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

### equivalent input and output schematic diagrams





SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005

## absolute maximum ratings<sup>†</sup> over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> (see Note 1)<br>Voltage range at any bus input (steady sta<br>Voltage range at any bus input (transient p<br>Voltage input range at 1,2EN and 3,4EN, V<br>Receiver output current, I <sub>O</sub><br>Electrostatic discharge: | te), A and B<br>pulse through 100 Ω, see Figu<br>/ <sub>I</sub> |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|
| 3                                                                                                                                                                                                                                                                   |                                                                 |      |
| Charged-device model (see Note 3):<br>Continuous power dissipation                                                                                                                                                                                                  | All pins                                                        | 2 kV |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to GND, and are steady-state (unless otherwise specified).

2. Tested in accordance with JEDEC Standard 22, Test Method A114-A.

3. Tested in accordance with JEDEC Standard 22, Test Method C101.

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>†</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 1080 mW                               | 8.7 mW/°C                                                   | 690 mW                                | 560 mW                                |
| Ν       | 1150 mW                               | 9.2 mW/°C                                                   | 736 mW                                | 598 mW                                |
| L       |                                       |                                                             |                                       |                                       |

<sup>†</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### recommended operating conditions

|                                       |             | MIN  | NOM | MAX  | UNIT |
|---------------------------------------|-------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>       |             | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus terminal           | А, В        | -7   |     | 12   | V    |
| High-level input voltage, VIH         |             | 2    |     | VCC  |      |
| Low-level input voltage, VIL          | EN          | 0    |     | 0.8  | V    |
| Output current                        | Y           | -8   |     | 8    | mA   |
|                                       | SN75LBC175A | 0    |     | 70   |      |
| Operating free-air temperature, $T_A$ | SN65LBC175A | -40  |     | 85   | °C   |



SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005

#### electrical characteristics over recommended operating conditions

|                  | PARAMETE                             | R                       | TEST CONDITIONS                                        |                                 |      | TYP† | MAX | UNIT |
|------------------|--------------------------------------|-------------------------|--------------------------------------------------------|---------------------------------|------|------|-----|------|
| V <sub>IT+</sub> | Positive-going differential          | input voltage threshold |                                                        |                                 |      | -80  | -10 |      |
| V <sub>IT-</sub> | Negative-going differentia threshold | al input voltage        | $-7 V \le V_{CM} \le 12 V$ (                           | $V_{CM} = (V_A + V_B) / 2)$     | -200 | -120 |     | mV   |
| V <sub>HYS</sub> | Hysteresis voltage (VIT+             | – V <sub>IT–</sub> )    |                                                        |                                 |      | -40  |     | mV   |
| VIK              | Input clamp voltage                  |                         | l <sub>l</sub> = –18 mA                                |                                 | -1.5 | -0.8 |     | V    |
| VOH              | High-level output voltage            |                         | $V_{ID} = 200 \text{ mV},$<br>$I_{OH} = -8 \text{ mA}$ |                                 | 2.7  | 4.8  |     |      |
| V <sub>OL</sub>  | Low-level output voltage             |                         | $V_{ID} = -200 \text{ mV},$<br>$I_{OL} = 8 \text{ mA}$ | See Figure 1                    |      | 0.2  | 0.4 | V    |
| I <sub>OZ</sub>  | High-impedance-state ou              | tput current            | $V_{O} = 0 V \text{ to } V_{CC}$                       |                                 | -1   |      | 1   | μΑ   |
| 1j               | Line input current                   |                         | Other input at 0 V,<br>V <sub>CC</sub> = 0 V or 5 V    | $V_{I} = 12 V$ $V_{I} = -7 V$   | -0.7 |      | 0.9 | mA   |
| IIН              | High-level input current             |                         |                                                        | •                               |      |      | 100 | μA   |
| ΙĮĽ              | Low-level input current              | Enable inputs           |                                                        |                                 | -100 |      |     | μA   |
| RĮ               | Input resistance                     | •                       | А, В                                                   |                                 | 12   |      |     | kΩ   |
|                  |                                      |                         | V <sub>ID</sub> = 5 V                                  | 1,2EN, 3,4EN at 0 V             |      |      | 20  | mA   |
| ICC              | Supply current                       |                         | No load                                                | 1,2EN, 3,4EN at V <sub>CC</sub> |      | 11   | 16  | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V and 25°C.

#### switching characteristics over recommended operating conditions

|                    | PARAMETER                                                   | TEST CONDITIONS                      | MIN | TYP† | MAX | UNIT |
|--------------------|-------------------------------------------------------------|--------------------------------------|-----|------|-----|------|
| t <sub>r</sub>     | Output rise time                                            |                                      |     | 2    | 4   | ns   |
| t <sub>f</sub>     | Output fall time                                            |                                      |     | 2    | 4   | ns   |
| <sup>t</sup> PLH   | Propagation delay time, low-to-high level output            | $V_{ID} = -3 V$ to 3 V, See Figure 2 | 9   | 12   | 16  | ns   |
| <sup>t</sup> PHL   | Propagation delay time, high-to-low level output            | ]                                    | 9   | 12   | 16  | ns   |
| <sup>t</sup> PZH   | Propagation delay time, high-impedance to high-level output |                                      |     | 27   | 38  | ns   |
| <sup>t</sup> PHZ   | Propagation delay time, high-level to high-impedance output | See Figure 3                         |     | 7    | 16  | ns   |
| <sup>t</sup> PZL   | Propagation delay time, high-impedance to low level output  |                                      |     | 29   | 38  | ns   |
| <sup>t</sup> PLZ   | Propagation delay time, low-level to high-impedance output  | See Figure 4                         |     | 12   | 16  | ns   |
| <sup>t</sup> sk(p) | Pulse skew (  (tpLH - tpHL)  )                              |                                      |     | 0.2  | 1   | ns   |
| <sup>t</sup> sk(o) | Output skew (see Note 4)                                    |                                      |     |      | 2   | ns   |
| tsk(pp)            | Part-to-part skew (see Note 5)                              |                                      |     |      | 2   | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V and 25°C.

NOTES: 4. Outputs skew (t<sub>sk(o)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together.

 Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



Generators: PRR = 1 MHz, 50% Duty Cycle, tr <6 ns, Z\_0 = 50  $\Omega$ 

#### Figure 2. Switching Test Circuit and Waveforms







SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005





Generators: PRR = 1 MHz, 50% Duty Cycle, tr <6 ns, Z\_0 = 50  $\Omega$ 





Figure 5. Test Circuit and Waveform, Transient Over-Voltage Test



SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005







SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005



**TYPICAL CHARACTERISTICS** 

Figure 10. Receiver Inputs and Outputs, 50 Mbps Signaling Rate



SLLS455B - NOVEMBER 2000 - REVISED MARCH 2005



#### **APPLICATION INFORMATION**

Figure 11. Typical Application Circuit, DSP-to-DSP Link via Serial Peripheral Interface



Figure 12. Typical Application Circuit, High-Speed Servomotor Encoder Interface



## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------|
| SN65LBC175AD     | ACTIVE                | SOIC            | D                  | 16   | 40            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175ADG4   | ACTIVE                | SOIC            | D                  | 16   | 40            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175ADR    | ACTIVE                | SOIC            | D                  | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175ADRG4  | ACTIVE                | SOIC            | D                  | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175AN     | ACTIVE                | PDIP            | Ν                  | 16   | 25            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN65LBC175ANE4   | ACTIVE                | PDIP            | Ν                  | 16   | 25            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75LBC175AD     | ACTIVE                | SOIC            | D                  | 16   | 40            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175ADG4   | ACTIVE                | SOIC            | D                  | 16   | 40            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175ADR    | ACTIVE                | SOIC            | D                  | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175ADRG4  | ACTIVE                | SOIC            | D                  | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175AN     | ACTIVE                | PDIP            | Ν                  | 16   | 25            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75LBC175ANE4   | ACTIVE                | PDIP            | Ν                  | 16   | 25            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |      |                    |    |      |                          |                          |         |         |         |            |           |                  |
|----|---------------------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
|    | Device                    |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | SN65LBC175ADR             | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |
|    | SN75LBC175ADR             | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LBC175ADR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN75LBC175ADR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

D (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated