

### 3.3V DUAL DIFFERENTIAL LVPECL-TO-LVTTL TRANSLATOR

Precision Edge™ SY89323L

### **FEATURES**

- 3.3V power supply
- 1.9ns typical propagation delay
- Maximum frequency > 275MHz
- **■** Differential LVPECL inputs
- 24mA LVTTL outputs
- **■** Flow-through pinouts
- Internal input resistors: pull-down on IN, pull-down and pull-up on /IN
- Q output will default LOW with inputs open
- Available in ultra-small 8-pin MLF<sup>TM</sup> (2mm × 2mm) package

### **BLOCK DIAGRAM**





### Precision Edge™

### **DESCRIPTION**

The SY89323L is a dual differential LVPECL-to-LVTTL translator. Because LVPECL (Low Voltage Positive ECL) levels are used, only +3.3V and ground are required. The SY89323L is functionally equivalent to the SY100EPT23L, but in an ultra-small 8-lead MLF™ package that features a 70% smaller footprint. The ultra-small package and the dual gate design of the SY89823L make it ideal for applications that require the translation of a clock and data signal in a minimal space. The inputs are compatible with 10k and 100k input levels and any standard differential LVPECL input referenced to a V<sub>CC</sub> of 3.3V.

## **PACKAGE/ORDERING INFORMATION**



8-Pin MLF™ Ultra-Small Outline (2mm x 2mm)

## **Ordering Information**

| Part Number                      | Package | Operating  | Package |  |
|----------------------------------|---------|------------|---------|--|
|                                  | Type    | Range      | Marking |  |
| SY89323LMITR <sup>(Note 1)</sup> | MLF-8   | Industrial | 323L    |  |

Note 1. Tape and Reel.

## PIN DESCRIPTION

| Pin Number | Pin Name            | Туре           | Pin Function                                                                                                                                                                                                                                       |
|------------|---------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4       | INO, IN1            | 100k ECL Input | Differential PECL/ECL Input: Internal 75k $\Omega$ pull-down resistor. If left open, pin defaults LOW. Q output will be LOW. See "Input Interface Applications" section for single-ended inputs.                                                   |
| 2, 3       | /IN0, /IN1          | 100k ECL Input | Differential PECL/ECL Input: Internal 75k $\Omega$ pull-up and pull-down resistors. If left floating, pin defaults to $V_{CC}/2$ . When not used, this input can be left open. See "Input Interface Applications" section for single-ended inputs. |
| 7, 6       | Q0, Q1              | LVTTL Output   | Single-ended LVTTL Outputs: Default to LOW if IN inputs left open.                                                                                                                                                                                 |
| 8          | VCC                 | VCC Power      | Positive Power Supply: Bypass with 0.1μF//0.01μF low ESR capacitors.                                                                                                                                                                               |
| 5          | GND,<br>Exposed Pad | Ground         | GND and exposed pad must be tied to ground plane.                                                                                                                                                                                                  |

# Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )         | 0.5V to +3.8V            |
|-------------------------------------------|--------------------------|
| Input Voltage (V <sub>IN</sub> )          | –0.5V to V <sub>CC</sub> |
| LVPECL Output Current (I <sub>OUT</sub> ) |                          |
| Continuous                                | 50mA                     |
| Surge                                     | 100mA                    |
| Input Current                             |                          |
| Source or sink current on IN, /IN         | ±50mA                    |
| Lead Temperature (soldering, 10 sec.).    | +220°C                   |
| Storage Temperature (T <sub>S</sub> )     | –65°C to +150°C          |

# Operating Ratings(Note 2)

| Supply Voltage (V <sub>CC</sub> )           | 3.0V to 3.6V   |
|---------------------------------------------|----------------|
| Ambient Temperature (T <sub>A</sub> )       | –40°C to +85°C |
| Package Thermal Resistance, Note 3          |                |
| $MLF^{\mathsf{TM}}\left(\theta_{JA}\right)$ |                |
| Still-Air                                   | 93°C/W         |
| 500lfpm                                     | 87°C/W         |
| $MLF^{\mathsf{TM}}\ (\Psi_{JB})$            |                |
| Junction-to-Board                           | 60°C/W         |

- Note 1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- Note 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.

### LVTTL DC ELECTRICAL CHARACTERISTICS

 $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted.

| Symbol          | Parameter                    | Condition                | Min | Тур | Max  | Units |
|-----------------|------------------------------|--------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output HIGH Voltage          | I <sub>OH</sub> = −3.0mA | 2.0 | _   | _    | V     |
| $V_{OL}$        | Output LOW Voltage           | I <sub>OL</sub> = 24mA   |     | _   | 0.5  | V     |
| I <sub>CC</sub> | Power Supply Current         |                          |     | _   | 30   | mA    |
| I <sub>os</sub> | Output Short Circuit Current | V <sub>OUT</sub> = 0V    | -80 | _   | -240 | mA    |

## LVPECL DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = +3.3V±10%;  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol             | Parameter                    | Condition | Min                    | Тур | Max                    | Units |
|--------------------|------------------------------|-----------|------------------------|-----|------------------------|-------|
| $V_{IH}$           | Input HIGH Voltage           |           | V <sub>CC</sub> -1.230 | _   | V <sub>CC</sub> -0.735 | V     |
| V <sub>IL</sub>    | Input LOW Voltage            |           | V <sub>CC</sub> -1.950 | -   | V <sub>CC</sub> -1.475 | V     |
| V <sub>IHCMR</sub> | Input HIGH Common Mode Range | Note 4    | V <sub>EE</sub> +1.5   | 1   | V <sub>CC</sub>        | V     |
| V <sub>PP</sub>    | Minimum Peak-to-Peak Input   |           | 200                    |     |                        | mV    |
| I <sub>IH</sub>    | Input HIGH Current           |           | _                      | 1   | 150                    | μΑ    |
| I <sub>IL</sub>    | Input LOW Current IN         |           | 0.5                    | -   | _                      | μΑ    |
|                    | /IN                          |           | -300                   | -   | _                      | μΑ    |

Note 4. V<sub>IHCMR</sub> (min) varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

### **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = +3.3V±10%;  $C_L$  = 20pF,  $T_A$  = -40°C to +85°C, unless otherwise noted. All parameters guaranteed by design and characterization.

| Symbol              | Parameter                             | Condition  | Min | Тур | Max | Units               |
|---------------------|---------------------------------------|------------|-----|-----|-----|---------------------|
| f <sub>MAX</sub>    | Maximum Input Frequency               | Notes 1, 2 | 275 | _   | _   | MHz                 |
| t <sub>pd</sub>     | Propagation Delay                     |            | 1.5 | _   | 2.5 | ns                  |
| t <sub>skpp</sub>   | Part-to-Part Skew                     | Notes 3    | _   | _   | 0.5 | ns                  |
| t <sub>skew++</sub> | Within-Device Skew                    | Notes 4    | _   | _   | 0.3 | ns                  |
| t <sub>skew</sub>   | Within-Device Skew                    | Notes 5    | _   | _   | 0.3 | ns                  |
| t <sub>jitter</sub> | Cycle-to-Cycle                        | Note 6     |     |     | 2   | ps <sup>rms</sup>   |
|                     | Total Jitter                          | Note 7     |     |     | 25  | ps <sup>pk-pk</sup> |
| t <sub>r</sub>      | Output Rise/Fall Time<br>1.0V to 2.0V |            | 0.5 | _   | 1.0 | ns                  |

- Note 1. Frequency at which guaranteed for functionality.  $V_{OH}$  and  $V_{OL}$  levels are guaranteed at DC only.
- Note 2. The f<sub>MAX</sub> value is specified as the minimum guaranteed maximum frequency. Actual operational maximum frequency may be greater.
- Note 3. Device-to-Device Skew considering HIGH-to-HIGH transitions at common  $V_{CC}$  level.
- Note 4. Within-Device Skew considering HIGH-to -HIGH transitions at common V<sub>CC</sub> level.
- $\textbf{Note 5.} \quad \text{Within-Device Skew considering LOW-to-LOW transitions at common V}_{\text{CC}} \text{ level}.$
- Note 6. Cycle-to-cycle jitter definition: The variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub>, where T is the time between rising edges of the output signal.
- Note 7. Total jitter definition: with an ideal clock input of frequency ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edge will deviate by more than the specified peak-to-peak jitter value.

### INPUT INTERFACE APPLICATIONS



Single-Ended Input (Terminating unused input)

## 8 LEAD ULTRA-SMALL EPAD-*Micro*LeadFrame™ (MLF-8)



TOP VIEW







- ALL DIMENSIONS ARE IN MILLIMETERS.
  MAX. PACKAGE WARPAGE IS 0.05 mm.
  MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.
  PIN #1 ID UN TIP WILL BE LASER/INK MARKED.



PCB Thermal Consideration for 8-Pin MLF™ Package

#### Package Notes:

- Note 1. Package meets Level 2 qualification.
- All parts are dry-packaged before shipment.
- Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 **USA**

TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.