TOSHIBA BIPOLAR LINEAR INTEGRATED CIRCUIT SILICON MONOLITHIC # TA8225H, TA8225L #### 45W BTL AUDIO AMPLIFIER The TA8225H, TA8225L is BTL audio power amplifier for consumer application. It is designed for high power, low distortion and low It contains various kind of protectors and the function of stand-by SW. In addition, the functions of output short or over voltage detection and junction temperature are involved. #### **FEATURES** - High Power - : POUT(1) = 45W (Typ.) - $(V_{CC} = 14.4V, f = 1kHz, THD = 10\%, R_L = 2\Omega)$ - : POUT(2) = 40W (Typ.) - $(V_{CC} = 13.2V, f = 1kHz, THD = 10\%, R_L = 2\Omega)$ - : POUT (3) = 24W (Typ.) ( $V_{CC}$ = 13.2V, f = 1kHz, THD = 10%, R<sub>L</sub> = 4 $\Omega$ ) Low Thermal Resistance - - : $\theta_{j-c} = 1.5$ °C/W (Infinite Heat Sink) - Excellent Output Power Band Width - : $P_{OUT}(4) = 18W \text{ (Typ.)}$ ( $V_{CC} = 13.2V, f = 50Hz \sim 20kHz, THD = 1\%, R_L = 4\Omega$ ) - Low Distortion Ratio - : THD = 0.015% (Typ.) Z - $(V_{CC} = 13.2V, f = 1kHz, P_{OUT} = 4W, R_{L} = 4\Omega)$ - TA8225H TA8225L HSIP17-P-2.00 Weight HZIP17-P-2.00 : 9.8g (Typ.) HSIP17-P-2.00 : 9.8g (Typ.) - Built-in Stand-by Function (With pin 1) set at high, power is turned ON) - Built-in Output Short or Over Voltage Detection Circuit, Output to Vcc and Output to GND Short. (Pin 8 : Open Collector) - Built-in Junction Temperature Detection Circuit. (Pin ②: Open Collector) - **Built-in Various Protection Circuits** - Thermal Shut Down, Over Voltage - Output to GND Short - Output to V<sub>CC</sub> Short - **Output to Output Short** - Operating Supply Voltage : $V_{CC(opr)} = 9 \sim 18V$ TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. This product concernes heat during normal operation. However, substandard performance or malfunction may cause - and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. This product generates heat during normal operation. However, substandard performance or malfunction may cause the product and its peripherals to reach abnormally high temperatures. The product is often the final stage (the external output stage) of a circuit. Substandard performance or malfunction of the destination device to which the circuit supplies output may cause damage to the circuit or to the product. The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice - The information contained herein is subject to change without notice. #### **BLOCK DIAGRAM** #### **CAUTION FOR USE AND METHOD OF APPLICATION** 1. Voltage gain adjustment Voltage gain $G_V$ of this IC is decided by the external feedback resistors $R_{f1}$ and $R_{f2}$ . Gain fluctuation by temperature can be made smaller than they are housed in IC. Voltage gain GV is decided by the following expression : If $$R_0 = 20k\Omega \gg R_{f1} > R_{f2}$$ $G_V = 20log \frac{R_{f1} + R_{f2}}{R_{f2}} + 6$ (dB) If $$R_0 = 20k\Omega > R_{f1} > R_{f2}$$ $G_V = 20log \frac{(R_0 // R_{f1}) + R_{f2}}{R_{f2}} + 6 \text{ (dB)}$ If $R_{f1}$ and $R_{f2}$ are made small, the following problems may be caused : - (1) When output short is released, output DC voltage is not restored. - (2) Fluctuation of output DC voltage by current I in (Fig.1). If voltage gain is made small excessively, oscillation may be taken place and therefore, this IC shall be used at $G_V = 34$ dB or above. #### 2. Preventive measure against oscillation For preventing the oscillation, it is advisable to use $C_4$ , the condenser of polyester film having small characteristic fluctuation of the temperature and the frequency. the condenser (C<sub>6</sub>) between input and GND is effective for preventing oscillation which is generated with feedback signal from an output stage. The resistance R to be series applied to C<sub>4</sub> is effective for phase correction of high frequency, and improves the oscillation allowance. Since the oscillation allowance is varied according to the causes described below, perform the temperature test to check the oscillation allowance. (1) Voltage gain to be used (G<sub>V</sub> Setting) (2) Capacity value of condenser (3) Kind of condenser (4) Layout of printed board In case of its use with the voltage gain G<sub>V</sub> reduced or with the feedback amount increased, care must be taken because the phase-inversion is caused by the high frequency resulting in making the oscillation liable generated. #### 3. Pop noise A pop noise generated when the power source is turned ON depends on rise times of the in-phase side output (①pin) and the negative-phase side output (⑥pin), that is, output offset voltage. The following two points may be pointed out as causes for generation the output offset voltage : - (1) In-phase and negative-phase NF capacitor charging times - (2) Input offset voltage Especially, the factor (2) relates to the pop noise level. (1) In-phase and negative phase NF capacitor charging time In (Fig.2), when the power source is turned ON, $Q_1$ and $Q_2$ are turned ON, and NF capacitors are charged in the route of $V_{CC} \rightarrow Q_2 \rightarrow R \rightarrow Boot \rightarrow C_{BS} \rightarrow OUT \rightarrow R_0 \rightarrow C_{NF}$ . For instance, if the capacity of an in-phase capacitor is not properly paired with that a negative-phase capacitor, output offset voltage = pop noise is produced because a charging time of NF capacitor differs between the in-phase and negative-phase outputs. Therefore, to suppress the pop noise it is necessary to properly pair the in-phase and negative-phase NF capacitors. Output and NF DC voltage waveforms by the pairing of NF capacitors: C<sub>NF</sub> are shown in (Fig.3) and (Fig.4). Further, voltage waveforms are shown when the power source was turned ON, under the following conditions : $V_{CC} = 13.2V$ , $R_L = 4\Omega$ , $T_0 = 25$ °C, and input shot-circuit. Output DC Voltage $V_{OUT}$ : (2V/div, 200ms/div) NF DC Voltage $V_{NF}$ : (1V/div, 200ms/div) $\label{eq:LARGE Voffset} \mbox{(When CNF are improperly paired)}$ (Fig.3) SMALL V<sub>offset</sub> (When C<sub>NF</sub> are properly paired) (Fig.4) #### (2) Input offset voltage Input offset voltage is increased by as many times as a gain and appears as output offset voltage. Input offset voltage is affected by an external resistor in addition to properness of pair of capacitor in IC. An example of a general application circuit is shown in (Fig.5). In this case, input to the differential amplifier composing the buffer amplifier is decided to be $30k\Omega + 1.1k\Omega = 31.1k\Omega$ at the IN (+) side and 1.1k at the IN (-) side. Therefore a rising difference of about 30 times between the IN (+) side and the IN (-) side. So, to fit input offset voltages, it is possible to suppress the input offset voltage by adjusting it to 31.1k $\Omega$ both at the IN (+) and IN (-) sides according to the application example shown in (Fig.6). As input coupling capacitors are used in actual set, the circuit shown in (Fig.7) is considered. In this case, it is necessary to take the utmost care of proper pair of $C_{IN}$ (-)· Pop noise level affected by input offset voltage shall be checked on an actually mounted set. #### 4. Junction temperature detecting pin 2 Using temperature characteristic of a band gap circuit and in proportion to junction temperature, pin ② DC voltage: $V_2$ rises at about $\pm$ 10mV/°C temperature characteristic. So, the relation between $V_2$ at $T_j = 25$ °C and $V_2\chi$ at $T_j = \chi$ °C is decided by the following expression: $$T_j (\chi^{\circ}C) = \frac{V_2\chi - V_2 (25^{\circ}C)}{10mV/^{\circ}C} + 25 (^{\circ}C)$$ In deciding a heat sink size, a junction temperature can be easily made clear by measuring voltage at this pin while a backside temperature of IC was so far measured using a thermocouple type thermometer. 5. Output-V<sub>CC</sub> short, output-GND short and over voltage detecting pin ® In case of such abnormalities as output-V<sub>CC</sub> short, output-GND short, overvoltage (Fig.9), it is possible to inform the abnormal state to the outside by turning a NPN transistor is turned ON. It is possible to improve the reliability of not only power IC but also an entire equipment by (1) display by LED and LCD and (2) by turning the power supply relay off. #### 6. Stand-by SW function By means of controlling pin ① (Stand-by terminal) to High and Low, the power supply can be set to ON and OFF. the threshold voltage of pin 1 is set at about $3V_{BE} = 2.1V$ (Typ.), and the power supply current is about $1\mu A$ (Typ.) at the stand-by state. Control Voltage of ①pin: V(SB) | Stand-By | Power | V (SB) (V) | |----------|-------|-------------------| | ON | OFF | 0~2 | | OFF | ON | 3~V <sub>CC</sub> | With pin ① set to high, power is turned ON. (Fig.11) #### <Caution> Must be set the control voltage value less than $V_{CC}$ when the stand-by terminal (Pin ①) is applied. In this case, we recommended the series connecting resistance for current limit : $R_{STBY}$ (100k $\Omega \sim 1 k\Omega$ to pin ①.) Standby switch method #### **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |----------------------------|-------------------------|-----------------|--------| | Peak Supply Voltage (0.2s) | V <sub>CC</sub> (surge) | 50 | V | | DC Supply Voltage | VCC (DC) | 25 | ٧ | | Operating Supply Voltage | V <sub>CC (opr)</sub> | 18 | \<br>\ | | Output Current (Peak) | I <sub>O</sub> (peak) | 9 | Α | | Power Dissipation | PD | 50 | W | | Operating Temperature | T <sub>opr</sub> | <i>-</i> 30∼85 | °C | | Storage Temperature | T <sub>stg</sub> | <b>-</b> 55∼150 | °C | #### **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, V<sub>CC</sub> = 13.2V, R<sub>L</sub> = $4\Omega$ , R<sub>g</sub> = $600\Omega$ , f = 1kHz, Ta = $25^{\circ}$ C) | CHARACTERISTIC | SYMBOL | TEST<br>CIR- | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------------|---------------------|--------------|--------------------------------------------------------|-------|-------|------|-------------------| | Quiescent Current | lccQ | CUIT<br>— | V <sub>IN</sub> = 0 | _ | 150 | 250 | mA | | Output Power | POUT (1) | _ | $V_{CC}$ = 14.4V, THD = 10%, $R_L$ = 2 $\Omega$ | _ | 45 | _ | w | | | POUT (2) | _ | THD = 10%, $R_L = 2\Omega$ | 33 | 40 | _ | W | | | POUT (3) | _ | THD = 10% | 20 | 24 | _ | W | | | POUT (4) | _ | THD = 1%,<br>f = 50Hz~20kHz | _ | 18 | _ | w | | Total Harmonic Distortion | THD | _ | P <sub>OUT</sub> = 4W | _ | 0.015 | 0.07 | % | | Voltage Gain | GV | _ | $V_{IN} = 10 \text{mV}_{rms}$ | 38.5 | 40 | 41.5 | dB | | Output Noise Voltage | V <sub>NO</sub> (1) | _ | R <sub>g</sub> = 0, DIN45405<br>Noise filter | _ | 0.26 | _ | mV <sub>rms</sub> | | | V <sub>NO</sub> (2) | <b>—</b> | $R_g = 0$ , BW = 20Hz $\sim$ 20kHz | _ | 0.23 | 0.5 | $mV_{rms}$ | | Ripple Rejection Ratio | R.R. | _ | f = 100Hz,<br>$V_{ripple} = 0.775$ $V_{rms}$<br>(0dBm) | 50 | 60 | _ | dB | | Output Offset Voltage | Voffset | _ | V <sub>IN</sub> = 0 | - 100 | 0 | 100 | mV | | Current at Stand-By State | ISB | _ | _ | _ | 1 | 30 | $\mu$ A | #### **TEST CIRCUIT** (Note) The purpose of $R_{\mbox{\scriptsize STBY}}$ is current limiting resistance. Unit: mm ### **OUTLINE DRAWING** HZIP17-P-2.00 17 Weight: 9.8g (Typ.) ## OUTLINE DRAWING HSIP17-P-2.00 Unit: mm Weight: 9.8g (Typ.)