### 查询TC255供应商

### 捷多邦,专业PCB打样工厂,24小时加急出货 TC255P 336- $\times$ 244-PIXEL CCD IMAGE SENSOR

SOCS057 - JUNE 1996



### description

The TC255P is a frame-transfer charge-coupled device (CCD) designed for use in B/W NTSC TV and specialpurpose applications where low cost and small size are desired.

The image-sensing area of the TC255P is configured in 243 lines with 336 elements in each line. Twelve elements are provided in each line for dark reference. The blooming-protection feature of the sensor is based on recombining excess charge with charge of opposite polarity in the substrate. This antiblooming is activated by supplying clocking pulses to the antiblooming gate, which is an integral part of each image-sensing element.

The sensor can be operated in a noninterlace mode as a 324(H) by 243(V) sensor with low dark current. The device can also be operated in an interlace mode, electronically displacing the image-sensing elements during the charge integration in alternate fields, and effectively increasing the vertical resolution and minimizing aliasing.

One important aspect of this image sensor is its high-speed image-transfer capability. This capability allows for an electronic-shutter function comparable to interline-transfer and frame-interline-transfer sensors without the loss of sensitivity and resolution inherent in those technologies.

The charge is converted to signal voltage with a 12-uV per electron conversion factor by a high-performance charge-detection structure with built-in automatic reset and a voltage-reference generator. The signal is buffered by a low-noise two-stage source-follower amplifier to provide high output-drive capability.

The TC255P uses TI-proprietary virtual-phase technology, which provides devices with high blue response, low dark signal, high photoresponse uniformity, and single-phase clocking. The TC255P is characterized for operation from -10°C to 45°C.



This MOS device contains limited built-in gate protection. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to SUB. Under no circumstances should pin voltages exceed absolute maximum ratings. Avoid shorting OUTn to ADB during operation to prevent damage to the amplifier. The device can also be damaged if the output terminals are reverse-biased and an excessive current is allowed to flow. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling

Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments. PDF



SOCS057 - JUNE 1996

### functional block diagram





## $\begin{array}{c} \text{TC255P} \\ \textbf{336-} \times \textbf{244-PIXEL} \text{ CCD IMAGE SENSOR} \end{array}$

SOCS057 - JUNE 1996



### **Terminal Functions**

| TERM | INAL | 1/0 | DESCRIPTION                             |  |
|------|------|-----|-----------------------------------------|--|
| NAME | NO.  | 1/0 | DESCRIPTION                             |  |
| ABG  | 8    | I   | Antiblooming gate                       |  |
| ADB  | 2    | I   | Supply voltage for amplifier-drain bias |  |
| SUB  | 3    |     | Substrate                               |  |
| IAG1 | 7    | I   | Image-area gate 1                       |  |
| IAG2 | 1    | I   | Image-area gate 2                       |  |
| OUT  | 4    | 0   | Output                                  |  |
| SAG  | 6    | I   | Storage-area gate                       |  |
| SRG  | 5    | I   | Serial-register gate                    |  |



#### SOCS057 - JUNE 1996

### detailed description

The TC255P consists of five basic functional blocks: 1) the image-sensing area, 2) the image-clear line, 3) the image-storage area, 4) the serial register, and 5) the charge-detection node and output amplifier.

#### image-sensing area

Cross sections with potential-well diagrams and top views of image-sensing and storage-area elements are shown in Figure 1 and Figure 2. As light enters the silicon in the image-sensing area, free electrons are generated and collected in the potential wells of the sensing elements. During this time, the antiblooming gate is activated by the application of a burst of pulses every horizontal-blanking interval. This prevents blooming caused by the spilling of charge from overexposed elements into neighboring elements. To generate the dark reference that is necessary in subsequent video-processing circuits for restoration of the video-black level, there are 12 columns of elements on the left edge of the image-sensing area shielded from light. There is also one column of elements on the right side of the image-sensing area and one line between the image-sensing area and the image-clear line.



#### **Figure 1. Charge-Accumulation Process**





#### image-clear line

During start-up or electronic-shutter operations, it is necessary to clear the image area of charge without transferring it to the storage area. In such situations, the two image-area gates are clocked 244 times without clocking the storage-area gate. The charge in the image area is then cleared through the image-clear line.



SOCS057 - JUNE 1996

#### image-storage area

After exposure, the image-area charge packets are transferred through the image-clear line to the storage area. The stored charge is then transferred line by line into the serial register for readout. Figure 3 illustrates the timing to (1) transfer the image to the storage area and (2) to transfer each line from the storage area to the serial register.

#### serial register

After each line is clocked into the serial register, it is read out pixel by pixel. Figure 3 illustrates the serial-register clock sequence.



Figure 3. Timing Diagram



SOCS057 - JUNE 1996

#### charge-detection node and output amplifier

The buffer amplifier converts charge into a video signal. Figure 4 shows the circuit diagram of the charge-detection node and output amplifier. As charge is transferred into the detection node, the potential of this node changes in proportion to the amount of signal received. This change is sensed by an MOS transistor and, after proper buffering, the signal is supplied to the output terminal of the image sensor. After the potential change is sensed, the node is reset to a reference voltage supplied by an on-chip reference generator. The reset is accomplished by a reset gate that is connected internally to the serial register. The detection node and buffer amplifier are located a short distance from the edge of the storage area; therefore, two dummy cells are used to span this distance.



Figure 4. Buffer Amplifier and Charge-Detection Node



SOCS057 - JUNE 1996

### spurious-nonuniformity specification

The spurious-nonuniformity specification of the TC255P is based on several sensor characteristics:

- Amplitude of the nonuniform pixel
- Polarity of the nonuniform pixel
  - Black
  - White
- Column amplitude

The CCD sensor is characterized in both an illuminated condition and a dark condition. In the dark condition, the nonuniformity is specified in terms of absolute amplitude as shown in Figure 5. In the illuminated condition, the nonuniformity is specified as a percentage of the total illumination as shown in Figure 6.

The specification for the TC255P is as follows:

| WHITE SPOT | WHITE SPOT    | COLUMN     | COLUMN        | BLACK SPOT    | WHITE/BLACK <sup>†</sup> |  |
|------------|---------------|------------|---------------|---------------|--------------------------|--|
| (DARK)     | (ILLUMINATED) | (DARK)     | (ILLUMINATED) | (ILLUMINATED) | PAIR                     |  |
| x < 15 mV  | x < 15%       | x < 0.5 mV | x < 1 mV      | x < 15%       |                          |  |

<sup>†</sup> A white/black pair nonuniformity will be no more than 2 pixels even for integration times of 1/60 second.

The conditions under which this specification is defined are as follows:

- The integration time is 1/60 second except for illuminated white spots, illuminated black spots and white/black pair nonuniformities; in these three cases, the integration time is 1/240 second.
- The temperature is 45°C.
- The CCD video-output signal is 60 mV ± 10 mV.





SOCS057 - JUNE 1996

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> : ADB (see Note 1) | 0 V to 15 V   |
|----------------------------------------------------------|---------------|
| Input voltage range, VI: ABG, IAG1, IAG2, SAG, SRG       | -15 V to 15 V |
| Operating free-air temperature range, T <sub>A</sub>     | -10°C to 45°C |
| Storage temperature range, T <sub>STG</sub>              | -30°C to 85°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltages are with respect to the substrate terminal.

### recommended operating conditions

|                                                |                                                   |                                 | MIN   | NOM   | MAX  | UNIT      |  |
|------------------------------------------------|---------------------------------------------------|---------------------------------|-------|-------|------|-----------|--|
| Supply voltage, V <sub>CC</sub>                | ADB                                               | ADB                             |       |       | 13   | V         |  |
| Substrate bias voltage                         |                                                   |                                 |       | 0     |      | V         |  |
|                                                | IAG1, IAG2                                        | High level                      | 1.5   | 2     | 2.5  |           |  |
|                                                | Low level                                         |                                 | -10.5 | -10   | -9.5 |           |  |
|                                                | SAG                                               | High level                      | 1.5   | 2     | 2.5  |           |  |
|                                                | SAG                                               | Low level                       | -10.5 | -10   | -9.5 | V         |  |
| Input voltage, VI                              | I SRG                                             | High level                      | 1.5   | 2     | 2.5  |           |  |
|                                                |                                                   | Low level                       | -10.5 | -10   | -9.5 |           |  |
|                                                | ABG High level<br>Intermediate level<br>Low level | High level                      | 3.5   | 4     | 4.5  |           |  |
|                                                |                                                   | Intermediate level <sup>‡</sup> |       | -2.5  |      |           |  |
|                                                |                                                   | Low level                       | -8    | -7    | -6   |           |  |
|                                                | ABG                                               |                                 |       | 6.25  | 12.5 |           |  |
| Clock from upper fit.                          | IAG1, IAG2                                        | IAG1, IAG2                      |       |       | 25   | MHz       |  |
| Clock frequency, f <sub>clock</sub>            | SAG                                               | SAG                             |       |       | 12.5 |           |  |
|                                                | SRG                                               | SRG                             |       |       | 12.5 |           |  |
| Load capacitive                                | OUT                                               | OUT                             |       |       | 6    | pF        |  |
| Plastic package thermal conductivity           |                                                   |                                 |       | 0.008 |      | J/cm∙s∙°C |  |
| Operating free-air temperature, T <sub>A</sub> |                                                   |                                 | -10   |       | 45   | °C        |  |

<sup>‡</sup> Adjustment is required for optimum performance.



## $\begin{array}{c} \text{TC255P} \\ \textbf{336-} \times \textbf{244-PIXEL CCD IMAGE SENSOR} \end{array}$

SOCS057 - JUNE 1996

## electrical characteristics over recommended operating ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                                      | MIN                                | TYP† | MAX    | UNIT    |           |  |
|----------------------------------------------------------------------|------------------------------------|------|--------|---------|-----------|--|
| Dynamic range (see Note 2)                                           | Antiblooming disabled (see Note 3) |      | 66     |         | dB        |  |
| Charge-conversion factor                                             |                                    | 11   | 12     | 13      | μV/e      |  |
| Charge-transfer efficiency (see Note 4)                              |                                    |      | 0.9995 | 0.99999 |           |  |
| Signal-response delay time, $\boldsymbol{\tau}$ (see Note            | 5)                                 |      | 20     |         | ns        |  |
| Gamma (see Note 6)                                                   |                                    | 0.97 | 0.98   | 0.99    |           |  |
| Output resistance                                                    |                                    |      | 350    |         | Ω         |  |
| Noise-equivalent signal without correlated double sampling           |                                    |      | 62     |         | electrons |  |
| Noise-equivalent signal with correlated double sampling (see Note 7) |                                    |      | 31     |         | electrons |  |
|                                                                      | ADB (see Note 8)                   | 13   | 15     | 18      |           |  |
| Rejection ratio                                                      | SRG (see Note 9)                   |      | 50     |         | dB        |  |
|                                                                      | ABG (see Note 10)                  |      | 40     |         |           |  |
| Supply current                                                       |                                    |      | 5      | 10      | mA        |  |
|                                                                      | IAG1, IAG2                         |      | 1000   |         |           |  |
|                                                                      | SRG                                |      | 22     |         |           |  |
| Input capacitance, Ci                                                | ABG                                |      | 850    |         | рF        |  |
|                                                                      | SAG                                |      | 2000   |         | 1         |  |

<sup>†</sup> All typical values are at  $T_A = 25^{\circ}C$ .

NOTES: 2. Dynamic range is -20 times the logarithm of the mean-noise signal divided by saturation-output signal.

3. For this test, the antiblooming gate must be biased at the intermediate level.

- 4. Charge-transfer efficiency is one minus the charge loss per transfer in the output register. The test is performed in the dark using an electrical-input signal.
- 5. Signal-response delay time is the time between the falling edge of the SRG pulse and the output-signal valid state.
- Gamma (γ) is the value of the exponent is the equation below for two points on the linear portion of the transfer-function curve (this value represents points near saturation).

$$\frac{\text{Exposure (2)}}{\text{Exposure (1)}}\right)^{\gamma} = \left(\frac{\text{Output signal (2)}}{\text{Output signal (1)}}\right)$$

- 7. A three-level serial-gate clock is necessary to implement correlated double sampling.
- 8. ADB rejection ratio is -20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at ADB (see Figure 11 for measured ADB rejection ratio as a function of frequency).
- 9. SRG rejection ratio is -20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at SRG.
- 10. ABG rejection ratio is -20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at ABG.



SOCS057 - JUNE 1996

### optical characteristics, T<sub>A</sub> = 40°C (unless otherwise noted)

|                                                   | MIN                        | TYP                 | MAX | UNIT    |    |                    |
|---------------------------------------------------|----------------------------|---------------------|-----|---------|----|--------------------|
| Constitution                                      | No IR filter               |                     |     | 350     |    |                    |
| Sensitivity                                       | With IR filter             |                     |     | 45      |    | mV/lx              |
| Saturation signal, V <sub>Sat</sub> (see Note 11) | Antiblooming disabled, Int | erlace off          | 600 | 750     |    | mV                 |
| Maximum usable signal, V <sub>use</sub>           | Antiblooming enabled       |                     | 200 | 250     |    | mV                 |
| Blooming-overload ratio (see Note 12)             |                            |                     | 100 | 200     |    |                    |
| Image-area well capacity                          |                            |                     |     | 62500   |    | electrons          |
| Smear (see Notes 13 and 14)                       |                            |                     |     | 0.00012 |    |                    |
| Dark current                                      | Interlace disabled,        | $T_A = 21^{\circ}C$ |     | 0.20    |    | nA/cm <sup>2</sup> |
| Dark signal                                       |                            | 200                 |     | μV      |    |                    |
| Pixel uniformity Output signal = 60 mV ± 10 mV    |                            |                     |     | 15      |    | mV                 |
| Column uniformity                                 | Output signal = 60 mV ± 1  |                     | 0.5 |         | mV |                    |
| Shading                                           |                            | 15                  |     | %       |    |                    |
| Electronic-shutter capability                     | 1/15000                    | 1/60                |     | s       |    |                    |

NOTES: 11. Saturation is the condition in which further increase in exposure does not lead to further increase in output signal.

12. Blooming is the condition in which charge is induced in an element by light incident on another element. Blooming-overload ratio is the ratio of blooming exposure to saturation exposure.

13. Smear is a measure of the error introduced by transferring charge through an illuminated pixel in shutterless operation. It is equivalent to the ratio of the single-pixel transfer time to the exposure time using an illuminated section that is 1/10 of the image-area vertical height with recommended clock frequencies.

14. The exposure time is 16.67 ms, the fast-dump clocking rate during vertical transfer is 12.5 MHz, and the illuminated section is 1/10 of the height of the image section.

### timing requirements

|    |           |                             | MIN | NOM | MAX | UNIT |
|----|-----------|-----------------------------|-----|-----|-----|------|
|    |           | ABG                         | 10  | 40  |     |      |
|    |           | IAG1, IAG2 (fast clear)     | 10  | 10  |     |      |
| tr | Rise time | IAG1, IAG2 (image transfer) | 10  | 20  |     | ns   |
|    |           | SAG                         | 10  | 20  |     |      |
|    |           | SRG                         | 10  | 40  |     |      |
|    |           | ABG                         | 10  | 40  |     |      |
|    |           | IAG1, IAG2 (fast clear)     | 10  | 10  |     |      |
| tf | Fall time | IAG1, IAG2 (image transfer) | 10  | 20  |     | ns   |
|    |           | SAG                         | 10  | 20  |     |      |
|    |           | SRG                         | 10  | 40  |     |      |



SOCS057 - JUNE 1996



- NOTES: A. V<sub>use (typ)</sub> is defined as the voltage determined to equal the camera white clip. This voltage must be less than V<sub>use</sub> (max).
   B. A system trade-off is necessary to determine the system light sensitivity versus the signal/noise ratio. By lowering
  - B. A system trade-off is necessary to determine the system light sensitivity versus the signal/noise ratio. By lowering the V<sub>use (typ)</sub>,

the light sensitivity of the camera is increased; however, this sacrifices the signal/noise ratio of the camera.

Figure 7. Typical V<sub>sat</sub>, V<sub>use</sub> Relationship



SOCS057 - JUNE 1996



Figure 8. SRG and CCD Output Waveforms



## $\begin{array}{c} \text{TC255P} \\ \textbf{336-} \times \textbf{244-PIXEL CCD IMAGE SENSOR} \end{array}$

SOCS057 - JUNE 1996



## **TYPICAL CHARACTERISTICS**

Figure 10



SOCS057 - JUNE 1996



**TYPICAL CHARACTERISTICS** 

Figure 11. Measured ADB Rejection Ratio as a Function of Frequency



Figure 12. Noise-Power Spectral Density



## $\begin{array}{l} \text{TC255P} \\ \textbf{336-} \times \textbf{244-PIXEL CCD IMAGE SENSOR} \end{array}$

SOCS057 - JUNE 1996



Figure 13. Typical Application Circuit Diagram



SOCS057 - JUNE 1996

## **APPLICATION INFORMATION**

| SUPPORT CIRCUITS |                      |                  |                                                     |  |  |  |
|------------------|----------------------|------------------|-----------------------------------------------------|--|--|--|
| DEVICE           | PACKAGE              | APPLICATION      | FUNCTION                                            |  |  |  |
| TMC57750PM       | 64 pin flatpack      | Timing generator | EIA-170 timing and CCD control signals              |  |  |  |
| TMC57253DSB      | 24 pin small outline | Driver           | Driver for ABG, IAG1, IAG2, SAG, and SRG            |  |  |  |
| SN761210FR       | 44 pin flatpack      | Video processor  | SYNC, BLANK, AGC, IRIS, CLAMP, S/H, CDS, and WINDOW |  |  |  |

Figure 13. Typical Application Circuit Diagram (Continued)



## $\begin{array}{c} \text{TC255P} \\ \textbf{336-} \times \textbf{244-PIXEL} \text{ CCD IMAGE SENSOR} \end{array}$

SOCS057 - JUNE 1996

### **MECHANICAL DATA**

The package for the TC255P consists of a plastic base, a glass window, and an 8-lead frame. The glass window is sealed to the package by an epoxy adhesive. The package leads are configured in a dual in-line organization and fit into mounting holes with 2,54 mm (0.1 in) center-to-center spacings.





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated