TOSHIBA TC9317F TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # T C 9 3 1 7 F # **DTS MICROCONTROLLER (DTS-21)** The TC9317F is a 4bit CMOS microcontroller for digital tuning systems. It is capable of functioning at a low voltage of 3V and features a built-in PLL and LCD drivers. The CPU has 4bit parallel addition and subtraction instructions (e.g., AI, SI), logic operation instructions (e.g., OR, AND), composite judging and compare instructions (e.g., TM, SL), and time-base functions. The package is an pin 80, 0.5-mm-pitch quad flat pack package. In addition to various input/output ports and a dedicated key-input port, which are controlled by powerful input/output instructions (IN 1~3, OUT 1~3), there are many dedicated LCD pins, a PWM output port, a buzzer port, a 6bit A/D converter, a serial interface, an IF counter, and other pins. A digital tuning system (DTS) is formed in conjunction with prescalers TD6134AF, TD7101F, or TD7103F. Low-voltage and low-current consumption make this microcontroller suitable for portable DTS equipment. Weight : 0.45g (Typ.) #### **FEATURES** - 4bit microcontroller for digital tuning systems. - Operating voltage $V_{DD} = 1.8 \sim 3.6 \text{V}$ , with low current consumption because of CMOS circuitry (with only CPU operating, when $V_{DD} = 3V$ , $I_{DD} = 100 \mu A$ max.) - Features built-in 1/3-duty, 1/2-bias LCD drivers and a built-in 3V booster circuit for the display. - Data memory (RAM) and ports are easily backed up. - Program memory (ROM): 16bit × 4096 steps - Data memory (RAM) : 4bit × 256 words - 62-instruction set (all one-word instructions) - Instruction execution time : 40 $\mu$ s (with 75kHz crystal) (MVGS, DAL instructions : 80 $\mu$ s) - Many addition and subtraction instructions (12 types addition, 12 types subtraction) - Powerful composite judging instructions (TMTR, TMFR, TMT, TMF, TMTN, TMFN) #### Data can be transmitted between addresses on the same row. - TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. - Register indirect transfer available (MVGD, MVGS). - 16 powerful general registers (located in RAM) - Stack levels : 2 - JUMP or CAL instruction can be used anywhere in the 4096 steps of program memory (ROM) as there are no pages or fields. - 16bit of any address in the 1024 steps in program memory (ROM) can be referenced (DAL instruction). - Features independent frequency input pins (FM<sub>IN</sub> and AM<sub>IN</sub>) and two (DO1 and DO2) phase comparison outputs for FM and AM. - In FM or TV mode, a swallow counter is formed with prescalers TD6134AF, TD7101F or TD7103F, and signals of up to 250MHz can be received. - Seven reference frequencies can be selected by program. - Powerful input/output instructions (IN 1~3, OUT 1~3) - Dedicated input ports $(K_0 \sim K_3)$ for key input. 33 LCD drive pins (90 segments maximum) available. - 25 I/O ports: 24 with input/output programmable in 1bit units, and one output-only port. The three IF<sub>IN1</sub>, IF<sub>IN2</sub>, and DO1 pins can be switched by instruction to IN1 (input-only) or OT (output-only). All LCD output pins can be switched in 1bit units to I/O ports. (The S30 pin switches to an IN port). - Three back-up modes available by instruction: only CPU operation, crystal oscillation only, clock stop. - Features a built-in 2Hz timer F/F and a built-in 10/100Hz interval pulse output (internal port for time base). - Allows PLL lock status detection. - 12 of the LCD segment outputs (\$19~\$30) can also operate as key return timing outputs (KR0~KR11). The I/O ports are not dedicated key return timing outputs but can have other uses as well. - Built-in 20bit, general-purpose IF counter can detect stations during auto-tuning by counting the intermediate frequencies of each band. - Built-in 8bit buzzer output circuit can produce 254 different tone signals. - Built-in 12bit PWM circuit can be used as a simple D/A converter. - Features a built-in 2-channel, 6bit A/D converter. - To prevent CPU malfunctions, a built-in supply voltage drop detection circuit shuts down the CPU when voltage falls below 1.5V. # PIN CONNECTION (TOP VIEW) TC9317F(E) - 4 # PIN FUNCTION | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | | | |---------|-----------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--| | 1 | COM1 / P7-0 | | Output common signals to the LCD panel. Through a matrix with pins S1~S30, a maximum of 90 segments can be displayed. | <b>₽</b> VLCD | | | | 2 | COM2 / P7-1 | LCD common<br>output/input-<br>output ports | Three levels, V <sub>LCD</sub> , V <sub>EE</sub> , and GND, are output at 83Hz every 2ms. V <sub>EE</sub> is output after SYSTEM RESET and CLOCK STOP are released, and a | V <sub>LCD</sub> | | | | 3 | COM3 / P7-2 | | common signal is output after the DISP OFF bit is set to "0". These pins can also be programmed as I/O ports. | | | | | 4~21 | S1 / P7-3 | LCD segment<br>output/input-<br>output ports | Segment signal output pins for the LCD panel. Together with COM1, COM2, and COM3, a matrix is formed that can display a maximum of 90 segments. These pins can also be programmed as I/O ports. (Port S30, however, can only | VLCD VLCD | | | | 22~33 | S19 / P12-1<br>/ KR11 | LCD segment<br>output/input-<br>output ports (IN<br>port) / Key return<br>timing output | be programmed as an input pin). The signals for the key matrix and the segment signals from pins S19/KR11~S30/KR0 are output on a time division basis. $4 \times 12 = 48$ key matrix can be created in conjunction with key input ports $K_0 \sim K_3$ . | V <sub>LCD</sub> | | | | 34~37 | K0~K3 | Key input ports | 4bit input ports for key matrix input. When the key return timing outputs (KR0~KR11) of the LCD segment pins are combined in a matrix with the key return timing outputs (KR12~KR15) I/O port 1 (P1-0~P1-3) pins, data from a maximum of 4×16=64 keys can be input. An A/D comparator with a programmable 3bit threshold level is used as the input circuit. Input is selectable between pull-down, pull-up, or high impedance, making it possible to construct different types of key matrices. These key input ports may also be used as a sequential compare method 4-channel, 3bit A/D converter. The WAIT mode is released when high level is applied to key input ports set to pull-down. | R <sub>IN1</sub> Comparator R <sub>IN1</sub> Reference voltage | | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 38~41 | P1-0 / KR12 | port 1/Key | The input and output of these 4bit I/O ports can be programmed in 1bit units. Can be programmed to output key matrix timing signals. To form the key matrix, load resistance has been built into both the N-channel and P-channel sides. A key matrix combined with the LCD segment output can be formed, as well as a push-key matrix that does not need a key matrix diode. By altering the input to I/O ports set to input, the CLOCK STOP and WAIT modes can be released, and the MUTE bit of the MUTE pin can be set to "1". | RON RON RON | | 42~45 | P2-0 /<br>ADIN1<br>P2-1 /<br>ADIN2<br>P2-2 /<br>DC-REF<br>P2-3 / PWM | I/O port 2/A/D analog voltage input /A/D analog voltage input /Reference voltage input /PWM output | Abit I/O ports. Input and output may be programmed in 1bit units. Pins P2-0 through P2-2 can also be used for analog input to the built-in 6bit, 2-channel A/D converter. Conversion time of the built-in A/D converter using the successive comparison method is 280 μs. The necessary pin can be programmed to A/D analog input in 1bit units, and P2-2 can be set to the reference voltage input. Internal power supply (V <sub>DD</sub> ) or constant voltage (V <sub>EE</sub> ) can be used as the reference voltage. In addition, constant voltage (V <sub>EE</sub> ) can be input to the A/D analog input so battery voltage, etc., can be easily detected. The reference voltage input, for which a built-in operational amp is used, has high impedance. Pin P2-3 can also take over the output of the built-in 12bit PWM. The PWM output is a continuous 73.26Hz pulse, whose duty is converted in 256 steps (8bit). In addition, a further 4bit are output every 16 PWM pulse cycles (218.5ms). The A/D converter, PWM output, and their control are all executed by program. | to A/D converter (P2-3 pin is excluded) | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|--------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 46~49 | P3-0 / SI P3-1 / SO P3-2 / SCK P3-3 / BUZR | I/O port 3 /Serial data input /Serial data output /Serial clock input-output /Buzzer output | 4bit I/O ports, whose input/output can be programmed in 1bit units. Pins P3-0 through P3-2 also function as input/output pins for the serial interface circuit (SIO). The SIO serially inputs 4bit or 8bit data from the SI pin at the \$\overline{SCK}\$ pin's clock edge, and serially outputs data from the SO pin. For the serial operation clock (\$\overline{SCK}\$) there is an internal/external option, and a rising/falling shift option. Moreover, because the SO pin can be switched to serial input (SI), LSI control and communication between controllers is simple. All SIO input pins use built-in Schmitt circuits. The P3-3 pin also functions as the output for the built-in buzzer circuit. The buzzer sound can be output in 254 different tones between 18.75kHz and 147Hz, and at a duty of 50%. The SIO, the buzzer output, and all associated controls can be programmed. | | | 50~61 | P4-0<br>\$<br>P6-3 | I/O port 4<br>3<br>I/O port 6 | The input and output of these 16bit I/O ports can be programmed in 1bit units. | | | 62 | MUTE | Muting output port | 1bit output port. Normally, this port is used for muting control signal output. This pin can set the internal MUTE bit to "1" according to a change in the input of I/O port 1. MUTE bit output logic can be changed; PPL phase difference can also be output using this pin. | | | 63 | TEST | TEST mode control input | Input pin used for controlling TEST mode. High level indicates TEST mode, while low level indicates normal operation. The pin is normally used at low level or no-connection (NC). (A pull-down resistor is built in). | R <sub>IN2</sub> | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |----------|----------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 64 | IF <sub>IN</sub> / IN1 /<br>SC <sub>IN</sub> | IF signal input/<br>Input port<br>/Frequency<br>measuring input | IF counter's IF signal input pin for counting the IF signals of the FM and AM bands and detecting the automatic stop position. The input frequency is between 0.35~12MHz (0.2V <sub>p-p</sub> -min). A built-in input amp and C coupling allow operation at low-level input. The IF counter is a 20bit counter with optional gate times of 1, 4, 16, and 64ms. 20 bits of data can be readily stored in memory. The IF counter can also be used as a timer when not being used as an IF counter. This input pin can be programmed for use as an input port (IN port). It can also be used to measure the frequency with the IF counter (SCIN). CMOS input is used when the pin is set as an IN port. Note: When the pin is set for SCIN, use DC coupling and input a square wave. | | | 65<br>66 | DO1/OT | Phase comparison output /Output port Phase comparison output | PLL's phase comparison tri-state output pins. When the programmable counter's prescaler output is higher than the reference frequency, output is at high level. When output is lower than the reference frequency, output is at low level. When output equals the reference frequency, high impedance output is obtained. Because DO1 and DO2 are output in parallel, optimal filter constants can be designed for the FM / VHF and AM bands. Pin DO1 can be programmed to high impedance or programmed as an output port (OT). Thus, the pins can be used to improve lock-up time or used as output ports. | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 67 | HOLD | HOLD mode control input | Input pin for request/release HOLD mode. Normally, this pin is used to input radio mode selection signals or battery detection signals. HOLD mode includes CLOCK STOP mode (stops crystal oscillation) and WAIT mode (halts CPU). Setting is implemented with the CKSTP instruction or the WAIT instruction. When the CKSTP instruction is executed, request/release of the HOLD mode depends on the internal MODE bit. If the MODE bit is "0" (MODE-0), executing the CKSTP instruction while the HOLD pin is at low level stops the clock generator and the CPU and changes to memory back-up mode. If the MODE bit is "1" (MODE-1), executing the CKSTP instruction enters memory back-up mode regardless of the level of the HOLD pin. Memory back-up is released when the HOLD pin goes high in MODE-0, or when the level of the HOLD pin level in MODE-1. When memory back-up mode is entered by executing a WAIT instruction, any change in the HOLD pin input releases the mode. In memory back-up mode, current consumption is low (below 1µA), and all the output pins (e.g., display output, output ports) are automatically set to low level. | | | 68 | PSC | Prescaler control output | Output pin that controls the switching of two modulus prescaler ratios between 1/15 and 1/16. When the programmable counter is used in pulse swallow frequency division mode, this output pin controls the external prescaler ratio. High: 1/16, Low: 1/15 | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|-----------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 72 | V <sub>DD</sub> | | Pins to which power is applied. Normally, V <sub>DD</sub> = 1.8~3.6V (3.0V typ.) is applied. In back-up mode (when CKSTP instructions are being executed), voltage can be lowered to 1.0V. If voltage falls below 1.5V while the CPU is operating, the CPU stops to prevent malfunction (STOP mode). When the voltage rises above 1.5V, the CPU restarts. STOP mode can be detected by checking the STOP F/F bit. If necessary, execute initialization or adjust clock by program. | V <sub>DD</sub> | | 69 | GND | | When detecting or preventing CPU malfunctions using an external circuit, STOP mode can be invalidated and rendered non-operative by program. In that case, all four bits of the internal TEST port should be set to "1". If more than 1.8V is applied when the pin voltage is 0, the device's system is reset and the program starts from address "0". (Power on reset) Note: To operate the power on reset, the power supply should start up in 10~100ms. | GND | | 70 | FMIN | FM<br>programmable<br>counter input | Programmable counter input pin for the 16bit pulse swallow frequency division method. This pin inputs the external prescaler output signals. A built-in input amp and C coupling allow operation at low-level input. Note: When in the PLL OFF mode or when set to AMIN input, the input is pulled down. | R <sub>fIN1</sub> | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 71 | AM <sub>IN</sub> | AM local<br>oscillator signal<br>input | Programmable counter input pin when using the 12bit direct dividing method. Normally, the pin inputs AM band local oscillation signals. Built-in input amp operates with low-level input using a C coupling. Note: When in PLL OFF mode or when set to FMIN input, the input is pulled down. | R <sub>fIN1</sub> | | 73 | RESET | Reset input | Input pin for system reset signals. Reset takes place while at low level; at high level, the program starts from address "0". Normally, if more than 1.8V is supplied to V <sub>DD</sub> when the voltage is 0, the system is reset (Power on reset). Accordingly, this pin should be set to high level during operation. | | | 74 | Хоит | | Crystal oscillator pins A reference 75kHz crystal oscillator is connected to the X <sub>IN</sub> and X <sub>OUT</sub> pins. | Xout RfXT | | 75 | X <sub>IN</sub> | Crystal oscillator<br>pins | The oscillator stops oscillating during CKSTP instruction execution. The V <sub>XT</sub> pin is the power supply for the | V <sub>IN</sub> V <sub>X</sub> T | | 76 | $V_{XT}$ | | crystal oscillator. A stabilizing capacitor $(0.1\mu\text{F typ.})$ is connected. | | | 77 | $V_{LCD}$ | | Voltage doubler boosting pin for driving the LCD. A capacitor $(0.1\sim3.3\mu\text{F typ.})$ is connected to boost the voltage. The V <sub>LCD</sub> pin outputs voltage (3.0V), | | | 78 | C <sub>1</sub> | Voltage doubler<br>boosting pin | which has been doubled from the constant voltage (V <sub>EE</sub> : 1.5V) using the capacitors connected between C <sub>1</sub> and C <sub>2</sub> . That potential is supplied to the LCD drivers. If the internal V <sub>LCD</sub> OFF bit is set to "1" by program, an external | V <sub>LCD</sub> | | 79 | C <sub>2</sub> | | power supply can be input through the VLCD pin to drive the LCD. At this time, the V <sub>LCD</sub> /2 potential, whose V <sub>LCD</sub> voltage is divided using registers, is output from the C <sub>2</sub> pin. | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|-----------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 80 | V <sub>EE</sub> | Constant voltage supply pin | 1.5V constant voltage supply pin for driving the LCD. A stabilizing capacitor (0.47 $\mu$ F typ.) is connected. This is a reference voltage for the A/D converter, key input, and the LCD common output's bias potential. | | - (Note) 1. When the device is reset (voltage higher than 1.8V, or when RESET = low → high) I/O ports are set to input, the pins for LCD output and I/O ports are set to LCD output, the pins for I/O ports and additional functions (e.g., SIO, A/D converter) are set to I/O port input pins, while the IF<sub>IN</sub>/IN1/SC<sub>IN</sub> pins become IF input pins. - 2. When in PLL OFF mode (when the four bits in the internal reference ports all show "1"), the $IF_{\mbox{\scriptsize IN}}/SC_{\mbox{\scriptsize IN}}$ and $FM_{\mbox{\scriptsize IN}}/AM_{\mbox{\scriptsize IN}}$ pins are pulled down, and DO1 and DO2 are at high impedance. - 3. When in CLOCK STOP mode (during execution of CKSTP instruction), the output ports and the LCD output pins are all at low level, while the constant voltage circuit (V<sub>EE</sub>), the voltage doubler circuit (V<sub>LCD</sub>), and the power supply for the crystal oscillator (V<sub>XT</sub>) are all off. - 4. When the device is being reset, the contents of the output ports and internal ports are undefined and initialization by program is necessary. - 5. If the pins for LCD output and I/O ports are set to I/O ports, because the V<sub>LCD</sub> potential is used as the power supply for their input and output, attention must be paid to the input potential when the ports are set to input, and to the high-level output current when set to output. TOSHIBA TC9317F #### **DESCRIPTION OF OPERATION** ## ○ CPU The CPU consists of: program counter, stack register, ALU, program memory, data memory, Gregister, data register, carry F/F and judge circuit. ## 1. Program counter (PC) This counter consists of a 12bit binary up-counter and is for addressing program memory (ROM). It is cleared by system reset and a program starts from address 0. Normally, when one instruction is executed, it is incremented by one. However, when JUMP or CAL instruction is executed, the address designated in the operand of the instruction will be loaded. When an instruction having the skip function (AIS, SLTI, TMT, RNS instruction, etc.) is executed and, if the result is a condition to be skipped it is incremented by two and skips next instruction. # 2. Stack register (STACK) It is a register consisting of $2 \times 12$ bits. When subroutine call instruction is executed, a value of the contents of program counter + 1, that is, return address is stored in this register. The contents of this register is loaded into program counter when return instruction (RN, RNS instruction) is executed. This stack level is 2 levels and the nesting also is 2 levels. # 3. ALU It has the following functions: binary 4bit parallel add-subtraction, logical operation, comparison, multiple bit judge. The contents of data memory are directly treated in every operation because this CPU has no accumulator. # 4. Program memory (ROM) It consists of 16 bits × 4096 steps and stores programs. The usable address range is 4096 steps from address 000H to FFFH. There is no concept of page and field in program memory, JUMP and CAL instructions are freely usable in 4096 steps. Any address in program memory can be used as data area. When DAL instruction is executed, the contents of 16 bits are loaded into data register. (Note) Set the data area in program memory to an address outside the program loop. (Note) When DAL instruction is executed, the address of program memory designat able as data area is within 1024 steps from 000H to 3FFH. # 5. Data memory (RAM) It consists of 4bit × 256 words and is used for data storage. These 256 words are expressed by the row address (4 bits) and column address (4 bits). 192-words in data memory (row address = 4H~FH address) are indirectly addressed by G-register. For this reason, when processing data within this area, it is necessary to process after the row address is designated by G-register in advance. The address 00H~0FH in data memory is called general register. This is also usable for designating only the column address (4 bits). These 16 general registers are used for operation and transfer with the data memory and are also usable as ordinary data memories. (Note) The column address (4 bits) designating general register become the register number of general register. (Note) It is possible to designate all row addresses (0H~FH address) indirectly by G-register. # 6. G-Register (G-REG) It is a 4bit register for addressing row addresses (DR = $4H\sim FH$ address) of 192 words of data memory. The contents of this register are valid when MVGD/MVGS instruction is executed and have nothing to do when other instructions are executed. This register is used as one port and the contents are set when OUT1 instruction of I/O instructions is executed. (Refer to Register Port, item 1.) # 7. Data register (DATA REG) It is a register consisting of $1 \times 16$ bit. When DAL instruction is executed, the 16bit data of any address between $000H\sim3FFH$ in program memory is loaded. This register is treated as one of port and when IN1 instruction of I/O instructions is executed, it's contents are loaded into data memory by 4 bits unit. (Refer to register port, item2.) # 8. Carry F/F (CF/F) This is set if carry or borrow is generated as a result of execution of the calculation instruction and reset if neither is generated. The contents of carry F/F changes only when addition/subtraction instruction is executed and remain unchanged when other instructions are executed. # 9. Judge circuit (J) When an instruction with the skip function is executed, it judges the skip condition. When the skip condition is satisfied, the program counter is incremented by two and the subsequent instruction is skipped. There are 29 instructions having the skip function. (Refer to item 11, Instruction Function, Table of Operational Instruction marked "\*".) # 10. Table of instruction set Total 62 kinds of instruction sets are available, and instructions are all one word. These instructions are expressed in a 6bit instruction code. | LOW HIGH O | | 00 | 01 | 10 | 11 | |------------|------|-----------|--------------------------------------|------------------------|------------------------------| | ORDER 4BIT | 2BIT | 0 | 1 | 2 | 3 | | 0000 | 0 | Al M, I | AD r, M | TMTR r, M | SLTI M, I | | 0001 | 1 | AIS M, I | ADS r, M | TMFR r, M | SGEI M, I | | 0010 | 2 | AIN M, I | ADN r, M | SEQ r, M | SEQI M, I | | 0011 | 3 | AIC M, I | AC r, M | SNE r, M | SNEI M, I | | 0100 | 4 | AICS M, I | ACS r, M | LD r, M | TMTN M, N | | 0101 | 5 | AICN M, I | ACN r, M | ST M, r | TMT M, N | | 0110 | 6 | ORIM M, I | ORR r, M | MVGD r, M | TMFN M, N | | 0111 | 7 | ANIM M, I | ANDR r, M | MVGS M, r | TMF M, N | | 1000 | 8 | SI M, I | SU r, M | | IN1 M, C | | 1001 | 9 | SIS M, I | SUS r, M | CALL ADDR. | IN2 M, C | | 1010 | Α | SIN M, I | SUN r, M | CALL ADDR <sub>1</sub> | IN3 M, C | | 1011 | В | SIB M, I | SB r, M | | OUT1 C, M | | 1100 | С | SIBS M, I | SBS r, M | | OUT2 C, M | | 1101 | D | SIBN M, I | SBN r, M | | OUT3 C, M | | 1110 | Е | XORI M, I | XORR r, M | JUMP ADDR <sub>1</sub> | DAL ADDR <sub>2</sub> , r | | 1111 | F | MVIM M, I | MVSR M <sub>1</sub> , M <sub>2</sub> | | RN, RNS, WAIT<br>CKSTP, NOOP | TOSHIBA TC9317F # 11. Table of functions and operation of instruction (Explanation of symbols in the table) M : Data memory address Generally one of data memory addresses 00H~3FH r : General register One of data memory addresses 00H~0FH PC : Program counter (12bit) STACK : Stack register (12bit) G : G-register (4bit) DATA : Data register (16bit) I : Immediate data (4bit) N : Bit position (4bit) — : ALL "0" C : Port code No. (4bit) CN : Port code No. (4bit) R<sub>N</sub> : General register No. (4bit) ADDR<sub>1</sub> : Program memory address (12bit) ADDR<sub>2</sub> : High order 6bit of program memory address in page 0 Ca : Carry b : Borrow IN1 $\sim$ IN3 : Port treated by execution of IN1 $\sim$ IN3 instruction OUT1~OUT3: Port treated by execution of OUT1~OUT3 instruction : Contents of register or data memory [ ] C : Contents of port indicated by Code No. C [ ] : Contents of data memory shown by the contents of register or data memory [ ] P : Contents of program memory (16bit) IC : Instruction code (6bit) : Instruction with skip function D<sub>C</sub> : Data memory column address (4bit) D<sub>R</sub> : Data memory row address (2bit) | INST. | MNEMONIC | SKIP<br>FUNC- | EXPLANATION OF | EXPLANATION OF | MACHI | NE LA<br>(16bi | | RAGE | |----------|-----------|---------------|----------------------------------------------------------------------------|---------------------------------------|------------|----------------|-----------|----------------| | GR. | MINEMONIC | TION | FUNCTION | OPERATION | IC<br>6bit | A<br>2bit | B<br>4bit | C<br>4bit | | 1 | Al M, I | | Add immediate data to memory | M← (M) +I | 000000 | D <sub>R</sub> | DC | 1 | | | AIS M, I | * | Add immediate data to memory, then skip if carry | M←(M) +1<br>Skip if carry | 000001 | D <sub>R</sub> | DC | I | | | AIN M, I | * | Add immediate data to memory, then skip if not carry | M←(M) + I<br>Skip if not carry | 000010 | D <sub>R</sub> | DC | I | | | AIC M, I | | Add immediate data to memory with carry | M← (M) +I+ca | 000011 | D <sub>R</sub> | DC | _ | | instruc- | AICS M, I | * | Add immediate data to memory with carry, then skip if carry | M←(M) +l+ca<br>Skip if carry | 000100 | D <sub>R</sub> | DC | I | | tion | AICN M, I | * | Add immediate data<br>to memory with carry,<br>then skip if not carry | M←(M) +l+ca<br>Skip if not carry | 000101 | D <sub>R</sub> | DC | I | | | AD r, M | | Add memory to general register | r← (r) + (M) | 010000 | DR | DC | R <sub>N</sub> | | | ADS r, M | * | Add memory to general register, then skip if carry | r←(r) + (M)<br>Skip if carry | 010001 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ADN r, M | * | Add memory to general register, then skip if not carry | r←(r) + (M)<br>Skip if not carry | 010010 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ACr, M | | Add memory to general register with carry | r←(r) + (M) + ca | 010011 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ACS r, M | * | Add memory to general register with carry,then skip if carry | r←(r) + (M) + ca<br>Skip if carry | 010100 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ACN r, M | * | Add memory to<br>general register with<br>carry, then skip if not<br>carry | r←(r) + (M) + ca<br>Skip if not carry | 010101 | D <sub>R</sub> | DC | R <sub>N</sub> | | INST. | MNEM | IONIC | SKIP<br>FUNC- | EXPLANATION OF | EXPLANATION OF | MACHI | NE LA<br>(16b | | RAGE | |-------------------------|----------|--------|---------------|-------------------------------------------------------------------------------------|---------------------------------------|------------|----------------|-------------------------------------------------|----------------| | GR. | IVIIVEIV | IOIVIC | TION | FUNCTION | OPERATION | IC<br>6bit | A<br>2bit | B<br>4bit | C<br>4bit | | Subtraction instruction | SI | М, І | | Subtract immediate data from memory | M← (M) – I | 001000 | DR | DC | I | | | SIS | М, І | * | Subtract immediate data from memory, then skip if borrow | M←(M) - I<br>Skip if borrow | 001001 | D <sub>R</sub> | DC | I | | | SIN | M, I | * | Subtract immediate data from memory, then skip if not borrow | M←(M) - I<br>Skip if not borrow | 001010 | D <sub>R</sub> | DC | I | | | SIB | M, I | | Subtract immediate data from memory with borrow | M←(M) -I-b | 001011 | D <sub>R</sub> | DC | - | | 1 | SIBS | М, І | * | Subtract immediate data from memory with borrow, then skip if borrow | M←(M) -I-b<br>Skip if borrow | 001100 | D <sub>R</sub> | DC | - | | instruc- | SIBN | М, І | * | Subtract immediate data from memory with borrow, then skip if not borrow | M←(M) −I−b<br>Skip if not borrow | 001101 | D <sub>R</sub> | PR DC | - | | | SU r, | М | | Subtract memory from general register | r←(r) - (M) | 011000 | D <sub>R</sub> | | RN | | | sus | r, M | * | Subtract memory from<br>general register, then<br>skip if borrow | r←(r) - (M)<br>Skip if borrow | 011001 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SUN | r, M | * | Subtract memory from<br>general register, then<br>skip if not borrow | r←(r) - (M)<br>Skip if not borrow | 011010 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SB r, | M | | Subtract memory from general register with borrow | r←(r) - (M) - b | 011011 | DR | DC | R <sub>N</sub> | | | SBS | r, M | * | Subtract memory from<br>general register with<br>borrow, then skip if<br>borrow | r←(r) - (M) - b<br>Skip if borrow | 011100 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SBN | r, M | * | Subtract memory from<br>general register with<br>borrow, then skip if<br>not borrow | r←(r) - (M) - b<br>Skip if not borrow | 011101 | D <sub>R</sub> | DC | R <sub>N</sub> | | INST. | MNEMONIC | SKIP<br>FUNC- | EXPLANATION OF | EXPLANATION OF | MACHII | | | RAGE | |------------------------|--------------------------------------|---------------|--------------------------------------------------------------------------------|------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------| | GR. | MINTENNONIC | TION | FUNCTION | OPERATION | IC<br>6bit | A<br>2bit | B<br>4bit | C<br>4bit | | Comparison instruction | SLTI M, I | * | Skip if memory is less than immediate data | Skip if (M) <1 | 110000 | D <sub>R</sub> | DC | I | | Compo | SGEI M, I | * | Skip if memory is greater than or equal to immediate data | Skip if (M) ≧ I | 110001 | D <sub>R</sub> | DC | I | | rison<br>instruc- | SEQI M, I | * | Skip if memory is equal to immediate data | Skip if (M) = I | 110010 | D <sub>R</sub> | DC | ı | | | SNEI M, I | * | Skip if memory is not equal to immediate data | Skip if (M) ≠ I | 110011 | D <sub>R</sub> | DC | _ | | | SEQ r, M | * | Skip if general register is equal to memory | Skip if (r) = (M) | 100010 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SNE r, M | * | Skip if general register is not equal to memory | Skip if (r) ≠ (M) | 100011 | D <sub>R</sub> | DC | R <sub>N</sub> | | | LD r, M | | Load memory to general register | r← (M) | 100100 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ST M, r | | Store general register to memory | M← (r) | 100101 | D <sub>R</sub> | DC | R <sub>N</sub> | | Transfer instruction | MVSR M <sub>1</sub> , M <sub>2</sub> | | Move memory to memory in the same row | $(D_R, D_{C1}) \leftarrow (D_R, D_{C2})$ | 011111 | D <sub>R</sub> | D <sub>C1</sub> | D <sub>C2</sub> | | | MVIMM, I | | Move immediate data to memory | M←I | 001111 | 2bit 4bit | I | | | | MVGD r, M | | Move memory to destination memory referring to G-register and general register | $[(G),(r)] \leftarrow (M)$ | 100110 | D <sub>R</sub> | DC | R <sub>N</sub> | | | MVGSM, r | | Move source memory referring to G-register and general register to memory | M←[(G), (r)] | 100111 | D <sub>R</sub> | DC | R <sub>N</sub> | | Input<br>and<br>output | IN1 M, C | | Input IN1 port data to memory | M←[IN1] C | 111000 | D <sub>R</sub> | DC | c <sub>N</sub> | | instruc-<br>tion | OUT1 C, M | | Output contents of memory to OUT1 port | [OUT1] <sub>C</sub> ← (M) | 111011 | D <sub>R</sub> | DC | c <sub>N</sub> | These ports perform the input form setting of key input. The input form is set under the condition as below. | K0Hz | K0P | INPUT FORM | |------|-----|-------------------------| | 0 | 0 | Pull down | | 0 | 1 | V <sub>EE</sub> pull up | | 1 | 0 | V <sub>DD</sub> pull up | | 1 | 1 | High impedance | It will always be pull-down at pull down setting. At pull up setting, it will be pull-up only when LCD segment changes, otherwise it becomes high impedance. At pull-down or pull-up setting, the key input terminal configures a key matrix in combination with the key return output signal. At high impedance setting, it can be used as a 3bit A/D converter of the sequential comparison method by software. Each of K0P $\sim$ K3P bits and K0Hz $\sim$ K3Hz bits correspond to K0 $\sim$ K3 terminal. The key input terminal at pull-down setting, if "H" level (VDD $\times$ 0.6V or more) is applied when WAIT mode, it cancels to execute WAIT instruction and it's possible to restart CPU operation. The CPU operation restarts only at "H" level setting and not at pull-up or high impedance setting. | INST. | MNEMONIC | SKIP<br>FUNC- | EXPLANATION OF | EXPLANATION OF | MACHII | NE LA<br>(16b | | RAGE | |----------------------------------|---------------|---------------|--------------------------------------------------------------------------------------|------------------------------|------------|----------------|-----------|----------------| | GR. | MINEMONIC | TION | FUNCTION | OPERATION | IC<br>6bit | A<br>2bit | B<br>4bit | C<br>4bit | | | IN2 M, C | | Input IN2 port data to memory | M←[IN2] C | 111001 | $D_{R}$ | DC | c <sub>N</sub> | | Input<br>and | OUT2 C, M | | Output contents of memory to OUT2 port | [OUT2] <sub>C</sub> ← (M) | 111100 | D <sub>R</sub> | DC | cN | | output<br>instruc-<br>tion | IN3 M, C | | Input IN3 port data to memory | M←[IN3] C | 111010 | D <sub>R</sub> | DC | cN | | | OUT3 C, M | | Output contents of memory to OUT3 port | [OUT3] <sub>C</sub> ← (M) | 111101 | D <sub>R</sub> | DC | c <sub>N</sub> | | | ORR r, M | | Logical OR of general register and memory | $r \leftarrow (r) \lor (M)$ | 010110 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ANDR r, M | | Logical AND of general register and memory | r← (r) ∧ (M) | 010111 | D <sub>R</sub> | DC | R <sub>N</sub> | | Logical<br>opera- | ORIM M, I | | Logical OR of memory and immediate data | M← (M) ∨I | 000110 | D <sub>R</sub> | DC | I | | tion<br>instruc-<br>tion | ANIM M, I | | Logical AND of<br>memory and<br>immediate data | M← (M) ∧I | 000111 | D <sub>R</sub> | DC | Ι | | | XORIM M, | | Logical exclusive OR of memory and immediate data | M← (M) ⊕I | 001110 | D <sub>R</sub> | DC | I | | | XORR r, M | | Logical exclusive OR of general register and memory | r← (r) ⊕ (M) | 011110 | D <sub>R</sub> | DC | RN | | | TMTR r, M × | | Test general register bits by memory bits, then skip if all bits specified are true | Skip if r[N(M)]<br>= all "1" | 100000 | D <sub>R</sub> | DC | RN | | Bit<br>judge<br>instruc-<br>tion | TMFR r, M % | | Test general register bits by memory bits, then skip if all bits specified are false | Skip if r[N(M)]<br>= all "0" | 100001 | D <sub>R</sub> | DC | R <sub>N</sub> | | | TMT M, N | * | Test memory bits,<br>then skip if all bits<br>specified are true | Skip if M (N) = all "1" | 110101 | D <sub>R</sub> | DC | N | | | TMF M, N * | | Test memory bits,<br>then skip if all bits<br>specified are false | Skip if M (N) = all "0" | 110111 | D <sub>R</sub> | DC | N | | INST. | MNEMONIC | SKIP<br>FUNC- | EXPLANATION OF | EXPLANATION OF | MACHINE LANGUE<br>(16bit) | | | | AGE | |---------------------------|---------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------|------|------------|-----------------|----------------| | GR. | IVIIVEIVIONIC | TION | FUNCTION | OPERATION | IC<br>6bit | | ۱<br>Dit | B<br>4bit | C<br>4bit | | Bit<br>judge | TMTNM, N | * | Test memory bits,<br>then not skip if all<br>bits specified are true | Skip if M (N)<br>= not all "1" | 11010 | 00 D | 'nR | DC | N | | instruc-<br>tion | TMFN M, N | * | Test memory bits,<br>then not skip if all<br>bits specified are false | Skip if M (N)<br>= not all "0" | 11011 | 0 0 | 'nR | DC | N | | Subrou- | CALL ADDR <sub>1</sub> | | Call subroutine | STACK← (PC) + 1 and PC←ADDR <sub>1</sub> | 1010 | AD | DR | 1 (12k | oit) | | tine<br>instruc- | RN | | Return to main routine | PC← (STACK) | 11111 | 1 0 | 0 | 1 | 1 | | tion | RNS | * | Return to main routine and skip unconditionally | PC← (STACK) and skip | 11111 | 1 0 | 1 | ı | ı | | Jump<br>instruc-<br>tion | JUMP ADDR <sub>1</sub> | | Jump to the address specified | PC←ADDR <sub>1</sub> | 1011 | AD | DR- | 1 (12b | oit) | | | DAL ADDR <sub>2</sub> , r | | Load program<br>memory in page 0 to<br>DATA register | DATA←[ADDR <sub>2</sub> + (r)] p<br>in page 0 | 11111 | 0 | 4DI<br>(6b | DR <sub>2</sub> | R <sub>N</sub> | | Other<br>instruc-<br>tion | WAIT P | | At P = "0" H, the condition is CPU waiting (Soft wait mode) At P = "1" H, except for clock generator, all function is waiting (Hard wait mode) | ·Wait at condition P | 11111 | 1 1 | 0 | 0000 | Р | | | CKSTP | | Clock generator stop | Stop clock generator in HOLD = "0" | 11111 | 1 1 | 0 | 1000 | | | | NOOP | | No operation | _ | 11111 | 1 1 | 1 | | _ | - (Note 1) Low order 4 bits out of the program memory address 10 bits designated by DAL instruction are to be indirectly address according to contents of the general register. DAL instruction execution time is $80\mu s$ (2 machine cycles). - (Note 2) MVGS instruction execution time is $80\mu$ s (2 machine cycles). **TOSHIBA** # ○ I/O map All ports within the device are expressed by a matrix of 6 I/O instructions (OUT1~3 instruction, IN1~3 instruction) and a 4bit code number. The allocation of these ports is described as I/O map in the following page. In this I/O map, port names treated in execution of I/O instructions are assigned on the axis of ordinates and port code numbers on the axis of abscissas. The G-register and data register are treated also as ports. The OUT1~3 instruction and IN1~3 instruction are designated at an output port and input port, respectively. - (Note 1) The oblique lined ports shown on the I/O map are actually not existed in the device. If data are outputted to a non-existing output port when an output instruction is executed, other ports or the contents of data memory are not especially affected. If a non-existing input port is specified when an input instruction is executed, the contents loaded to data memory is all "1". - (Note 2) Ports with \*mark out of output ports on the I/O map are unused ports. Data outputted to these ports will become "don't care". - (Note 3) The contents of the ports expressed by 4 bits, Y1 corresponds to LSB of data of the data memory and Y8 correspond to MSB. Ports that are designated by 6 I/O instructions and No. C are expressed in coding as follows. K : Input port (IN1~IN3 instructions) L : Output port (OUT1~OUT3 instructions) (Example) The G-register setting is allotted in the code "F" of OUT1 instruction. At this time the encoded expression is " $\phi$ L1F". | I/O map | ap | | | | | | | | | | | | | | | | | | |------------|---------------------|-----------------------------------------|---------------|----------|---------|------------------------|--------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|------------|------------------|--------------|-----------------|---------------------------------|----------|-----------------| | 0/1 | | ¢L1 | | | | þ | φ12 | | | φL3 | | | φK1 | | | ∲K2 | | φK3 | | | | OUT1 INSTRUCTION | Z | | | OUT2 INS | OUT2 INSTRUCTION | | OUT3 II | OUT3 INSTRUCTION | NC | INI | IN1 INSTRUCTION | NOIT | Z | IN2 INSTRUCTION | Z | IN3 INSTRUCTION | | CODE | 7- | Υ2 | Y4 | Υ8 | ۲۱ | ٨5 | ¥4 | У.В | Y1 Y2 | 7.4 | γ8 | ۲, | 7.5 | Y4 Y8 | ۲, | Y2 Y4 | Υ8 | Y1 Y2 Y4 Y8 | | ، | 7 | IF offset | | | | A/D control | ontro | | 3/1 | I/0-1 data | | FCO | IF control data | ,<br>g | | A/D data | | 1/0-1 data | | 0 | <b>x</b> | +1 | -1 | Ž. | AD SELO | | AD SEL1 REF SELOREF SEL1 | REF SEL1 | -0 -1 | 1 -2 | -3 | BUSY N | BUSY Manual OVER | VER | AD0 | AD1 AD2 | AD3 | -0-1-2-3 | | • | Programmable | Programmable counter select | * | | | A/D control | ontrol | | 3/1 | 1/O-2 data | | | IF data | | ٩ | A/D data | ,-<br> | 1/0-2 data | | _ | #1 | #2 | | | STA | DCREF ON AD1 ON AD2 ON | AD1 ON | AD2 ON | -0 -1 | 12 | ۳3 | £0 | f1 | £J 23 | AD4 | AD5 BUSY | $\dashv$ | -0-1-2-3 | | í | P. | Programmable counter | nter | | | SIO control | ntrol | | 3/1 | I/O-3 data | | | IF data | | <u>/</u> | | | I/O-3 data | | 7 | PA | PB | PC | PD | edge | SCK-INV | SCK-INV SCK-I/O SIO ON | NO OIS | -0 -1 | 1 -2 | ۳<br>ا | <b>+</b> 4 | £5 | te 17 | _ | / | $\int$ | -0 -1 -2 -3 | | ŕ | | Reference port | | | | SIO control | | * | ) <u>/</u> | I/O-4 data | | | ata | - 1 | | SIO contorl data | _<br> | I/O-4 data | | ກ | 80 | R1 | R2 | R3 | STA | <u>0</u> /l-os | SO-1/0 4/8 bit | | -01 | 1 -2 | -3 | -<br>\$ | | f10 f11 | | BUSY COUNTSIO F/F | - | -0-1-2-3 | | • | | IF counter contro | _ | | | SIO out | SIO output data | | ٦/١ | I/ 0-5 data | | | IF data | | S | SIO input data | | 1/0-5 data | | 4 | * | SCON | IF/IN1 | * | SO | 51 | 52 | 83 | -0 -1 | 1 -2 | -3 | f12 | f13 | f14 f15 | SO | S1 S2 | S3 | -0-1-0-3 | | , | | IF counter control | _ | | | SIO out | SIO output data | | 3/1 | 1/ 0-6 data | | | ata | | | Ď | | I/O-6 data | | n | STA / STP | Manual | 05 | 61 | 72 | SS | 98 | LS. | -0 -1 | 1 -2 | -3 | £16 | f17 | f18 f19 | \$4 | S5 S6 | 57 | -0-1-2-3 | | , | | MUTE OUT | | | Timer | | TEST | TEST data | 1/0 | 1/0-7 data | | | | | | | · , | | | ٥ | MUTE | 0/1 | POL | UNLOCK | 2H2 F/F | Timer | #4 | #2 | -0 -1 | 1 -2 | -3 | | | $/\!\!/$ | 2Hz F/F 10Hz | 10Hz 100Hz | z F/F | ٦ | | , | 2000 | 0100 | DO1 control | | | Key scan | in start | | 1/1 | 1/ O-8 data | | UNLOCK | ČK | | _ | Key scan digit | | I/O-8 data | | ` | UNLOCK RESEL | OTC | ТО | Ηz | KS1 | KS2 | KS4 | KS8 | -0 -1 | 1 -2 | -3 | F/F ENABLE | NABLE | - | KR <sub>1</sub> | KR <sub>2</sub> KR <sub>4</sub> | KR8 | ĭ | | 6 | | PWM/BUZR data | _ | | | Key sc | scan end | | )/ | /0-9 data | | UNE | da: | e - | | ont c | i | /O-9 data | | <b>x</b> > | PW <sub>0</sub> /B0 | PW1/B1 | PW2/B2 PW3/B3 | PW3/83 | KE1 | KE2 | KE4 | KE8 | -0 -1 | 1 -2 | -3 | UN1 | UNZ | NN3 | 8 | K1 K2 | K3 | -0-1-3-3 | | , | | PWM/BUZR data | ,,, | | | Key scan control | control | | 0/1 | /O-10 data | | | | | | Key scan data | | 7-10 | | ת | PW4/B4 | PW5/85 | PW6/B6 PW7/B7 | PW7/B7 | KC0 | KC1 | KC2 | KC3 | -0 -1 | 1 -2 | -3 | / | | | χ<br>0 | K1 K2 | K3 | -0-1-2-3 | | Ĺ | | PWW data | | | | Key scan data select | lata select | 4.5 | 0/1 | /O-11 data | | | / | | _ | | | 0-11 da | | ∢ | PW8 | PW9 | PW10 | PW11 | KSD1 | KSD2 | KSD4 | KSD8 | -0 -1 | 1 -2 | -3 | | | | | | | -0-1-2-3 | | α | NO MWd | RIIZE ON | / MMd | Buffer | / | / | | | _ | -12 | | HOLD | - | - | _ | | | 0-12 da | | , | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | BUZR | transfer | | / | | | [- \frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\fir}{\fir}}}}}}}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\fir}}}}}}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\fra | 7- 1 - | ŗ | $\dashv$ | - ATAG | <del> </del> | | | | -0 -1 -4 -3 | | U | | TES data | | 6,1 | | | / | _/ | -⊢ | - IS data | ٦ | H | 7 7 | ران<br>مان | | / | | 1/ O-13 data | | | 0# | #1 | #5 | #3 | | 010 | | / | 1 | 7- | r r | | | | | 1 | | 7 - 1 - 7 | | ۵ | | | | | | SEG dat | SEG data select | | ⁻⊦ | <u>+</u> | , | ŀ | DA!A-reg | [ | | / | | 4 - 14 ua | | | | | | | 21 | 25 | \$4 | 22 | [-<br> <br> - | 7 | ν. | 44 | - E | ap a/ | | 1 | Ī | -0-1-6-0- | | ш | | | | CKSTP | | SEG-1 | ٧, | | οŀ | roi sele | ช | ŀ | 함 | | | / | _ | N3 1 1 1 | | , | | | | MODE | COM1 | COM2 | COM3 | SEG | 1/01 1/02 | 2 1/04 | 80/ | 88 | 69 | d10 d11 | | | $\int$ | | | u | | G-reg | | | | SEG-2 | SEG-2 data | | 0/- | trol dat | e | - | 빏 | | | | / | / | | - | #0 | #1 | #2 | #3 | 00M1 | COM2 | COM3 | SEG | 10-0 | 052 | -<br>- | d12 | d13 | d14 d15 | | | 1 | | A0047E - 34 TOSHIBA TC9317F # O Connection of crystal resonator Connect a 75kHz crystal resonator to crystal oscillator terminal of the device (XIN, XOUT) as shown below. This oscillation signal is supplied to clock pulse generator, reference frequency divider and generates various CPU timing signals and reference frequency signals. The crystal circuit uses voltage (VXT = 1.3V Typ.) supplied from a built-in regular voltage circuit as power supply. Because of this, it can stabilizes the crystal resonator and reduces the consumption current. (Note) Use a crystal oscillator of good starting characteristic such as low CI value. # O System reset When "L" level signal is input to the $\overline{RESET}$ terminal or more than $0\sim1.8V$ is supplied to the $V_{DD}$ terminal (Power on rest), system reset is applied to a device. After standby period of 100ms has passed after system reset, a program will start from address 0. Since it normally uses POWER ON RESET function, fix RESET terminal at "H" level. (Note 1) During system reset and the subsequent stand-by period, LCD common and segment outputs are fixed at "L" level. (Note 2) The internal ports shown in the following table are fixed after system reset, but the other ports are not fixed. Accordingly it is necessary to initialize them by program. ## Fixed internal port | PORT FIXED TO "0" | PORT FIXED TO "1" | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------| | SCON bit ( $\phi$ L14) 、Manual bit ( $\phi$ L15) | Reference port ( $\phi$ L13) | | IO, POL, UNLOCK bit ( $\phi$ L16) | MUTE bit (φL16) | | DO1 control port ( $\phi$ L17) | IF / ĪN1 (φ L14) | | PWM <sub>ON</sub> , BUZR <sub>ON</sub> , PWM/BUZR, Transfer bit ( $\phi$ L1B) | · | | Test port ( $\phi$ L1C、 $\phi$ L26) | | | CKSTP MODE bit ( $\phi$ L1E) | | | AD control port ( $\phi$ L20 $\sqrt{\phi}$ L21) | | | SIO control port ( $\phi$ L22、 $\phi$ L23) | | | Timer port (φK26) | | | Key scan start, control port ( $\phi$ L27、 $\phi$ L290~ $\phi$ L295) | Key scan end port ( $\phi$ L28) | | V <sub>LCD</sub> OFF bit (φL2FF) | · | | IO-1~IO-6 IO control port ( $\phi$ L3F0~ $\phi$ L3F5) | DISP OFF bit (φL2FF) | | | SEG bit (LCD/IO switching bit | | | ; $\phi$ L2E0 $\sim$ $\phi$ L2EF $\sim$ $\phi$ L2F0 $\sim$ $\phi$ L2FE) | # O Backup mode When CKSTP or WAIT instruction is executed, the following three kinds of backup modes are selected. #### 1. Clock stop mode It is a function to stop operating system and holds the operation state of device just before stop with low current consumption (below $1\mu A$ at $V_{DD}=3.0V$ ). At this time the crystal oscillation stops and the LCD display driver terminal and output ports are all fixed at "L" level or OFF state automatically. The supply voltage can be reduced to 1.0V in this clock stop mode. Program stops at the address of executing CKSTP instruction when CKSTP instruction is executed. If clock stop mode is released, the next address is executed after lapse of stand-by time of 100ms. # (1) Clock stop mode setting The clock stop mode setting has two kinds of mode. The setting is selected by CKSTP MODE bit. This bit is accessed when OUT1 instruction designated [CN = EH] in the operand is executed. #### ① MODE-0 In this mode, CKSTP instruction is executed while $\overline{HOLD}$ terminal is "L" level, it becomes clock stop mode. If CKSTP instruction is executed while $\overline{HOLD}$ terminal is "H" level, it does the same operation as that of NOOP instruction. #### ② MODE-1 In this mode, CKSTP instruction is executed regardless of the level of HOLD terminal, it becomes clock stop mode. (Note) The PLL will be off state while CKSTP instruction is executed. #### (2) Released condition of clock stop mode ## ① MODE-0 When clock stop mode is set by this mode, the clock stop mode is released when $\overline{\text{HOLD}}$ terminal is "H" level or changing the input condition of I/O port (P1-0~3) set at input port. ## 2 MODE-1 When clock stop mode is set by this mode, the clock stop mode is released by $\overline{\text{HOLD}}$ terminal or changing the input condition of I/O port (P1-0 $\sim$ 3) set at input port. # (3) Clock stop mode timing # MODE-0 HOLD terminal XOUT terminal CPU operation Clock stop Clock stop (Clock stop mode release) NOOP operation CKSTP execution It sets to clock stop mode when CKSTP instruction is executed while $\overline{\text{HOLD}}$ terminal is "L" level. ## 2 MODE-1 (Release clock stop mode by changing the input condition) NOOP operation (It sets to clock stop mode whenever CKSTP instruction is executed.) # (4) Example of circuit (example of MODE-0 circuit) Example of backup circuit using battery Example of backup circuit using capacitor **TOSHIBA** #### 2. Wait mode This mode stops system and holds the operation state of a device just before stop and therefore reduces current consumption. In this mode there are two kinds as follows: - HARD WAIT mode - SOFT WAIT mode Program stops at the address of executing WAIT instruction when WAIT instruction is executed. If WAIT mode is released, the next address will be executed without stand-by time. #### (1) SOFT WAIT mode It stops only CPU operation internal a device when WAIT instruction is executed at designated operand port [P = 0H]. At this time others such as crystal oscillator and display circuit, etc. operate properly. SOFT WAIT mode is efficient in reducing current consumption for use in the program of clock function at clock operation. (Note) Current consumption differs depending on the program. #### (2) HARD WAIT mode It stops all operations except crystal oscillation circuit when WAIT instruction is executed at designated operand port [p=1H]. For this reason, this mode can reduce further current consumption than SOFT WAIT mode. At this time, CPU and display circuit stop operation and LCD display output terminals are all fixed at "L" level automatically. (10 $\mu$ A Typ. at V<sub>DD</sub> = 3V) #### (3) WAIT mode setting It will be in waiting condition whenever WAIT instruction is executed. (Note) It will be PLL off condition during HARD WAIT mode but not during SOFT WAIT mode. Therefore, it is necessary to set PLL off condition by program before SOFT WAIT mode is executed. #### (4) Released condition of WAIT mode The WAIT mode is released under one of following conditions; - 1. When the input level of HOLD terminal changes, - 2. When "H" level is inputted to key input terminal (K0~K3) (only when key input mode) - 3. When 2Hz timer F/F is set to "1", (only SOFT WAIT mode) - 4. When input level of I/O port (P1-0~3) set in input port is changed, # 3. HOLD input port The $\overline{\text{HOLD}}$ terminal is used as an input port. Data is read in the data memory when IN1 instruction designated [C<sub>N</sub> = BH] in the operand. When this clock stop mode is set, it is necessary to access to this port before CKSTP instruction is executed. It may not be clock stop mode when CKSTP instruction is executed without accessing to this port. TOSHIBA TC9317F # O Programmable counter It consists of external 2-modulus prescaler, 4bit + 12bit programmable counter and port to control these. Programmable counter controls ON/OFF according to the contents of reference port. 1. Programmable counter control port It is a port to control frequency division number, frequency division system and IF correction (IF offset) at FM band. (Note) Whenever accessing to $\phi$ L12, the $\phi$ L11 data is +1 incremented. The frequency division system and IF offset are accesse by OUT1 instruction designated $[C_N = 0H]$ in the operand. The frequency division number setting is accessed by OUT1 instruction designated [C<sub>N</sub> = 1H, 2H] in the operand and write to PA~PD bit ( $\phi$ L12). This port is divided by the programmable counter select port ( $\phi$ L11) and the programmable counter data corresponding to the select port is set by setting data to them. After the programmable data select is set to "3", set the programmable counter data (P12~P15) and all of P0~P15 data are updated. Because of this, make sure to access to P12~P15 port and set the P12~P15 port data at last even if changing only partially. The programmable counter select is +1 incremented whenever accessing to the programmable counter data ( $\phi$ L12). Normally the setting can easily be done by setting "0" to the programmable counter select port and accessing to the programmable counter data successively. # 2. Setting of frequency division system The pulse swallow system or the direct frequency division system are selected according to FM port. At AM band mode, the direct frequency division system is selected. When SW band, FM band or VHF/TV band mode, it selects the pulse swallow system which combines with external 2-modulas prescalers of TD6134AF, TD7101F and TD7103F. | FM | FREQUENCY DIVISION SYSTEM | EXAMPLE OF<br>RECEIVING<br>BAND | OPERATION<br>FREQUENCY<br>RANGE | INPUT<br>TERMINAL | FREQUENCY<br>DIVISION NUMBER<br>(Note 2) | PRESCALER | |----|---------------------------------------------|---------------------------------|---------------------------------|-------------------|------------------------------------------|--------------------------------| | 0 | Direct frequency division system | MW / LW | 0.5~12MHz | AMIN | n | None | | | (1/15 or 1/16)<br>Pulse swallow system | SW | (Note 1)<br>1.5~35MHz | | n | TD7101F | | 1 | 1/4× (1/15 or 1/16)<br>Pulse swallow system | FM | (Note 1)<br>50~150MHz | FM <sub>IN</sub> | 4·n | TD6134AF<br>TD7101F<br>TD7103F | | | 1/8× (1/15 or 1/16)<br>Pulse swallow system | VHF/TV | (Note 1)<br>50~250MHz | | 8·n | TD6134AF<br>TD7103F | (Note 1) It indicates the input frequency range for each prescaler of TD6134F, TD7101F and TD7103F. (Note 2) The "n" denotes a programmed divided frequency value. # 3. IF correction function at FM band In the pulse swallow system, the actual frequency division number can be $\pm 1$ variable without changing programmable frequency division value by $\Delta IF + 1$ port and $\Delta IF - 1$ port. This is used for IF offset condition at FM band. At the direct division system, the IF offset function does not operate. | ⊿IF + 1 | ⊿IF – 1 | FREQUENCY DIVISION NUMBER (VHF) | FREQUENCY DIVISION<br>NUMBER (FM OR HF) | |---------|---------|---------------------------------|-----------------------------------------| | 0 | 0 | 2∙n | n | | 0 | 1 | 2· (n − 1) | n – 1 | | 1 | 0 | 2· (n + 1) | n + 1 | | 1 1 | | Inhibit | Inhibit | 4. Setting of frequency division number Set frequency division number of the program counter in binary number to P0~P15bit. The pulse swallow system (16 bits) • The direct frequency division system (12 bits) - (Note) Since offset is not provided to the program counter, a programmed division number will become an actual division number. However when a prescaler is used, the actual dividing value will become 4 times of the programmed value in case of FM band mode and 8 times at VHS/TV band mode. - (Note) In the direct frequency division system, the P0 $\sim$ P3 ports data ( $\phi$ L11) become unconcerned and P4 port are used as LSB. - 5. Programmable counter circuit configuration - Circuit configuration of the pulse swallow system The circuit consists of: 2-modulus prescaler (TD6134AF, TD7101F, TD7103F), 4bit swallow counter and 12bit binary counter. At FM band, 1/4 divider is added to the front stage of the prescaler and 1/8 divider is added at VHF/TV band. The diagram with prescaler (TD6134AF) as shown below. • Circuit configuration of direct frequency division system In this case, the external prescaler is unnecessary and a 12bit programmable counter is used. (Note) Both FM<sub>IN</sub> and AM<sub>IN</sub> terminals have built-in an amplifier respectively, and are operable at small amplitude with coupled capacitors. When the input terminal not selected according to the frequency division system and PLL off mode (Setting be reference port) the input is pull-down. # O Reference frequency divider This frequency divider generates 7 kinds of PLL reference frequency signals 1, 3, 3.125, 5, 6.25, 12.5 and 25kHz by dividing external 75kHz crystal oscillation signal. This frequency selection is executed by the contents of reference port. The selected signal is used as reference frequency of the phase comparator as described below. According to the contents of the reference port, PLL ON/OFF is performed. #### 1. Reference port It is an internal port to select the 7 kinds of reference frequency signals. This port is accessed when OUT1 instruction designated [ $C_N = 3H$ ] in the operand ( $\phi$ L13) is executed. When the contents of reference port are all "1", the programmable counter, IF counter and reference counter will stop and be in PLL off mode. O Phase comparator & lock detection port The phase comparator compares the phase between reference frequency signal supplied from reference frequency divider and programmable counter dividing output to output the difference. It controls VCO through a low pass filter so that the frequency and phase difference of these two signals can be equivalent. Because two tri-state buffers DO1 and DO2 terminals are outputted from the phase comparator, the filter constant can be optimally designed for each FM/VHF band and AM band. The DO1 terminal is usable as general output terminal by means of DO1 control port. This terminal is capable of setting to high impedance. By using two terminals of DO1 & DO2, it is possible to improve the characteristics of PLL loop lock-up type, etc. The lock detection port is capable of detecting the lock state of PLL circuit. 1. DO1 control port and unlock detection port Each OTC, OT and Hz bit of DO1 control port is a control bit as below condition. - DO1 output terminal is used as general output port. - DO1 output terminal is set to high-inspendance state without outputting DO1 output phase difference. These are set by program according to the specification. The UNLOCK F/F bit detects the phase difference between the programmable counter divider output and the reference frequency when the phase is about 180° shift. If the phase difference does not accord at this time, that is, if in unlock state, UNLOCK F/F will be set. UNLOCK F/F will be reset whenever setting "1" to UNLOCK RESET bit. DO output detects the phase difference at the cycle of reference frequency. It's necessary to access the UNLOCK F/F that its has more time than a cycle of reference frequency after resetting the UNLOCK F/F. Because ENABLE bit is prepared. After confirm that UNLOCK enable bit sets to "1", UNLOCK F/F is accessed. UNLOCK enable bit is reset whenever setting "1" to UNLOCK RESET bit. UNLOCK F/F detects when the phase is about 180° shift. It has the unlock data port that uses at more accurate detection of the phase difference. This port detects the phase difference as shown before table and is capable of detecting between $-80\mu\text{s} \sim +86.6\mu\text{s}$ . However if setting to high reference frequency (at 25, 12.5kHz setting), it can't detect under the half cycle of the reference frequency. UNLOCK data port detects data constantly in the phase width between −180°~180° of the reference frequency cycle. Normally after it is detected by UNLOCK F/F, the UNLOCK data will be referred. Control of each port and data loading are performed when OUT1/IN1 instruction designated $[C_N = 7H \text{ or } 8H]$ in the operand is executed. (Note) When PLL OFF mode, the DO output becomes high impedance. However when DO1 is set as output port (OT output), the output data will be outputted directly. # 2. Phase comparator and unlock port timing ## 3. Phase comparator and unlock port circuit construction In case of setting the filter constant for each band In case of using LPF in common (Switching of filter constant is done by setting DO1 to high impedance.) Example of active low pass filter circuit (for reference) (Note) Since the above filter circuit is just an example, the actual circuit should be examined and designed in accordance with the system band construction and desired characteristics. #### O IF counter It is a 20bit general IF counter for counting FM/AM intermediate frequency (IF) and can be used for detecting the auto stop signal, etc. It also has a function to measure the cycle of a low frequency pilot signal. When not counting IF, this general IF counter can be used as a timer. The IF counter consists of 20bit binary counter and control port. ## 1. IF counter control port, data port 1997-04-07 37/76 (Note) The IF counter becomes disable at PLL off mode. (It becomes enable at timer counter.) ## (1) IF counter auto mode (frequency measurement) The method to use IF counter auto mode is to set IF terminal to IF input by means of IF/IN switching bit and set SC<sub>ON</sub> bit to "0". To set the gate time for IF input frequency bandwidth and $STA/\overline{STP}$ bit to "1" while manual bit "0", then the IF counter is operated. During the set gate time, the 20bit binary counter is inputted a clock pulse from IF terminal, counted the inputted pulse and finished. Whether IF counter counting has finished or not, it can be judged by referring to BUSY bit. The OVER bit becomes "1" when a pulse number of more than 20 count value is inputted. The frequency inputted to IF input terminal can be measured by loading $f_0 \sim f_{19}$ IF data after judging that both BUSY bit and OVER bit are "0". #### (2) IF counter Manual mode (frequency measurement) When the IF frequency is measured by the gate time which controlled by an internal time base (10Hz, etc.), the manual mode is used. In this mode, the setting IF counter input is set the same as auto mode. The G0/G1 bit data should be set except "1". Counting starts if setting Manual and $STA/\overline{STP}$ bits to "1". Counting stops if setting "0" to $STA/\overline{STP}$ bit and data will be loaded in binary. (3) IF counter cycle mode (cycle measurement) It is used for measuring the low frequency when it couldn't be measured by the frequency measurement. In the cycle measurement, the cycle can be measured by judging this pulse number during the inputting reference clock (75kHz) to the 20bit binary counter. As this input terminal, it uses as the IF input terminal, it switches to $SC_{IN}$ terminal if setting $SC_{ON}$ bit to "1". It sets Manual, G0 and G1 bits to "0" when SCIN setting. The start of the cycle measurement is as same as the frequency measurement, the counting data is loaded after confirming the operation state by BUSY bit. (Note) Input rectang waveform by means of DC coupling when SCIN input. (Note) The BUSY bit will not be "0" unless inputting a clock pulse to SCIN bit. (4) Timer counter mode When not using IF counter, it can be used as a timer binary counter. If setting each Manual, G0 and G1 bit to "1", it will start counting a 75kHz clock in binary as reference clock. This counter will be reset whenever setting STA/STP bit to "1". ## 2. IF counter circuit configuration The IF counter consists of input amplifier, gate time control circuit and 20bit binary counter. The IF counter becomes OFF state when PLL OFF mode, but when timer counter is setting, the IF counter can be operatable. (Note) As an amplifier is built-in at IF<sub>IN</sub> terminal, small amplitude operation is possible in coupling with capacitor. Frequency measurement auto mode Cycle measurement mode #### O LCD driver The LCD driver is of 1/3 duty and 1/2 bias drive (167Hz frame frequency) method. The common output outputs three voltage potentials of $V_{LCD}$ , $V_{LCD}/2$ ( $V_{EE}$ ) and GND. The segment output outputs two voltage potentials of $V_{LCD}$ and GND. It is possible to display maximum 90 segments by combining three common outputs and 30 segment outputs. The LCD driver segment output of $S_{19} \sim S_{30}$ is used both as the key return output for loading key matrix data. As the LCD driver is built-in a constant voltage circuit for display ( $V_{EE} = 1.5V$ ) and voltage circuit to double ( $V_{LCD} = 3.0V$ ), the contrast of LCD display will not change even if supply voltage varies. The LCD driver is capable of switching to I/O port in a unit of 1bit and can be programmed according to the system. (In this case, set V<sub>LCD</sub> OFF bit to "1" and connect V<sub>LCD</sub> terminal to V<sub>DD</sub> terminal to use.) #### 1. LCD driver port The LCD driver control port consists of segment data select port and segment data port. These ports are accessed when OUT2 instruction designated [CN = DH-FH] in the operand is executed. The LCD driver can uses both as I/O port and this control is done by SEG/IO control bit ( $\phi$ L2E, $\phi$ L2F). It will be segment output if setting "1" to this bit and I/O port if "0". The LCD driver segment data is set at the segment data port ( $\phi$ L2E, $\phi$ L2F). The LCD display turns off if setting "0" to the segment data port and turns on if setting "1". The segment -2 data ( $\phi$ L2FF) designated FH at the segment select port are DISP OFF bit and V<sub>LCD</sub> OFF bit. The DISP OFF bit can turns off LCD display completely without setting segment data. If setting "1" to this bit, the common output will be non-selected waveform and the LCD display will be completely OFF. The contents of the segment is held at this time and the preceding display will appear as it is if setting "0" to DISP OFF bit. The segment data is rewritable during DISP OFF state. The DISP OFF bit be set to "1" after reset or after CKSTP instruction is executed. In case of using LCD terminal as I/O port, avoid LCD drive voltage supply booster ( $V_{LCD}$ terminal) as much as possible. The reason is that current consumption may increase dramatically by supply voltage (The relation between $V_{LCD}$ and $V_{DD}$ levels). In this case, the doubler voltage circuit is off state by setting "1" to $V_{LCD}$ OFF bit and used as external input, then used connect $V_{LCD}$ terminal to $V_{DD}$ . At this time, LCD display contrast changes by supply voltage change, it's necessary to stabilize of supply voltage. Further it can use the external supply which is efficient in changing the liquid crystal drive voltage by means of V<sub>LCD</sub> OFF bit. These data are outputted after they were divided by the segment data select port ( $\phi$ L2D). The segment output S<sub>19</sub>~S<sub>30</sub> terminal also uses both as the key return timing signal to load key matrix data. The segment output becomes the GND level by the timing as loaded a key data. ## 2. LCD driver circuit configuration The LCD driver wave voltage potential outputs $V_{LCD}$ and GND voltage potentials and half the intermediate level of these voltage potentials. A key return signal is outputted from $S_{19} \sim S_{30}$ when this switching is performed. When loading key data, it becomes "L" level during $80 \mu s$ . (Note) When CKSTP instruction or initialization is executed, the common and segment terminal will be "L" level. O Key input & key return timing Since there are four kinds of the key loading method, please design according to the system. 1. Key control port and key scan data port The key scan control port is a port to excute the input level setting control key scan start/stop, setting of I/O port output form (P1-0 $\sim$ P1-3) and key input form. The key scanned key data are inputted to the key scan data port ( $\phi$ K29), and loaded into data memory by accessing to this port. These ports are divided by the key scan data select port ( $\phi$ L2A), and by setting data to this port data corresponding to this data are accessed. When accessing to the key scan control port ( $\phi$ L29) or key scan data port, the key scan data select port ( $\phi$ L2A) is +1 incremented. It is a port to perform the key input level setting. The reference level of key input supply can be switched to VEE terminal or supply voltage (VDD terminal) by means of VEE bit. By comparing the level that divides the reference supply by means of DA bit to the key input terminal level as shown in the above table, the result will be outputted to the key scan data port and key input data port. If setting "1" to this port, it becomes the output form as described below. It becomes "L" level when key scanning. [Output circuit and timing when setting KR<sub>12</sub> bit to "1"] The KR $_{12}$ ~KR $_{15}$ bits correspond to P1-0~P1-3 terminal, respectively. If setting "0" to this bit, it becomes an I/O port. If setting "1" to the port of I/O port-1 key return control ②, it becomes the output form as described below. The "H" and "L" level settings of this output are controlled by the I/O port-1 data. [Output circuit when setting KT<sub>12</sub> bit to "1"] Each $KT_{12} \sim KT_{15}$ bit corresponds to P1-0 $\sim$ P1-3, respectively. If setting "0" to this bit, it becomes an I/O port. When operating a key scan by means of the I/O port-1 key scan control port ① & ②, the contents of I/O-1 control port is necessary to set the bit corresponding to the port to make key scan operate (the output port state [ $\phi$ L3F0]) to "1". In case of setting "1" to each of KR and KT bit, the KT bit is given priority. These ports perform the input form setting of key input. The input form is set under the condition as below. | K0Hz | K0P | INPUT FORM | |------|-----|-------------------------| | 0 | 0 | Pull down | | 0 | 1 | V <sub>EE</sub> pull up | | 1 | 0 | V <sub>DD</sub> pull up | | 1 | 1 | High impedance | It will always be pull-down at pull down setting. At pull up setting, it will be pull-up only when LCD segment changes, otherwise it becomes high impedance. At pull-down or pull-up setting, the key input terminal configures a key matrix in combination with the key return output signal. At high impedance setting, it can be used as a 3bit A/D converter of the sequential comparison method by software. Each of K0P $\sim$ K3P bits and K0Hz $\sim$ K3Hz bits correspond to K0 $\sim$ K3 terminal. The key input terminal at pull-down setting, if "H" level (VDD $\times$ 0.6V or more) is applied when WAIT mode, it cancels to execute WAIT instruction and it's possible to restart CPU operation. The CPU operation restarts only at "H" level setting and not at pull-up or high impedance setting. Whenever setting "1" to STA/STP bit, it starts scanning from the key scan start port data. If setting "0" to this bit, it stops key scanning. When changing the key return control port or the contents of key scan start/end port described the following, to change after the key scan stopped and restart by setting "1" to STA/STP bit afterwards. If not set like this, a key except the ones between scan start data and scan end data may be loaded or key data within a cycle of scan may not be loaded. The key scan start and end ports are ports to set up the range in which a key scan is performed and they perform scanning within the range between start data and end data. Set the data of these ports to be "start data value ≤ end data value". Which key line is loaded during scan operation can be judged by referring to the key scan operation monitor. The key scan data ( $\phi$ K29) outputs "1" when a key pressed, and "0" when not. (Note) When supply voltage is less than 1.5V by CPU stop function, the CPU stopped. And just after restarted, the key scan data is unknown. Due to this load key scan data into data memory after judging that key scan scanned one cycle by referring to STOP F/F. From the key input data port, the key input data is loaded into data memory directly. If this is higher than comparison voltage, it becomes "1" and "0" if lower. These ports are accessed when OUT2/IN2 instructions designated [CN=7H $\sim$ AH] in the operand is executed. ## 2. Key scan circuit configuration The key input of key scan circuit consists of input setting circuit, 3bit D/A converter, comparator and latch circuit for loading key data. The key return timing output consists of output setting circuit of I/O port, LCD segment driver and counter/decoder to control I/O port output unit. ## 3. Key matrix configuration The key matrix can be configured in the following four ways. (1) Key data loading by software When loading key data by program, it configures the key matrix as above. The I/O port-1 data ( $\phi$ K30) which you want to load the key line is "H" level, is pressed load. The key input port ( $\phi$ L28) data into the data memory and judge whether the key or not. At this time, the I/O port -1 data not to be loaded should be set to "L" level. If a key is pressed, the key input port data "1" is loaded into data memory and "0" if not pressed. Only $4 \times 4 = 16$ key matrices are usable in this method. However, since data is loaded at high speed and the structure of high resistance is in N channel FET part of P1-0~P1-3, it is unnecessary to have a diode for preventing reverse current owing to double key press. As to the method for loading data by software, set the data to the port as described below. | | DA1~DA3 | $V_{EE}$ | KR <sub>12</sub> ~KR <sub>15</sub> | KT <sub>12</sub> ~KT <sub>15</sub> | KOP~K3P | K0Hz~K3Hz | |----------------|---------------------|----------|------------------------------------|------------------------------------|---------|-----------| | With jumper | 4/9 V <sub>DD</sub> | 0 | All "0" | All "1" | All "0" | All "0" | | Without jumper | 3/9 V <sub>DD</sub> | 0 | All "0" | All "1" | All "0" | All "0" | (Note) In case of using as I/O output of I/O port -1, set the bit corresponding to $KT_{12} \sim KT_{15}$ to "0". (Note) When configuring a diode jumper, voltage of diode VF (-0.6V) lower than supply voltage is applied to the key input voltage. For this reason, the key input threshold value should be set low. As shown the above diagram, a diode for preventing reverse current owing to double key press is necessary. When configuring without a diode jumper, this diode is unnecessary. In such mode, adding "H" level ( $V_{DD} \times 0.6V$ or above) at WAIT mode, WAIT instruction execution is canceled and CPU operation is restarted. (The "H" level at this time is not related to DA<sub>1</sub>~DA<sub>3</sub> bits.) (2) Key data loading by LCD segment output - (Note) Maximum $4 \times 12 = 48$ key matrices can be configured. - (Note) A push key and diode jumper cannot be mixed in the same key line. The position of diode jumper should be on the side of key return signal output. In case of key data loading by means of LCD segment output, the key matrix as described in the preceding diagram is configured. A diode for preventing reverse current is necessary for this key matrix, therefore be careful for this diode and the diode jumper direction. In this case, V<sub>LCD</sub> (3V) and GND voltage potentials are outputted from segment terminal when LCD output changes. When key data loading, the segment signal to load will be GND voltage potential at LCD output change and the key input terminal is pulled up to V<sub>EE</sub> voltage potential. At this time, if a key is not pressed (or without diode jumper), V<sub>EE</sub> level is inputted to the key input terminal and voltage worth of one diode voltage (–0.6V) is inputted from GND voltage potential if a key is pressed (or with diode jumper). The voltage potential inputted is compared with the D/A output level of which V<sub>EE</sub> voltage potential is divided into nine and latches the signal comparated to the key scan data port corresponding to the segment output line of key loading. This key data becomes "1" when a key is pressed and "0" when not. As to the method for key loading by means of LCD segment output, set up the data described below to the port. | DA <sub>1</sub> ~DA <sub>3</sub> | $V_{EE}$ | KR <sub>12</sub> ~KR <sub>15</sub> | KT <sub>12</sub> ~KT <sub>15</sub> | K0P~K3P | K0Hz~K3Hz | |----------------------------------|----------|------------------------------------|------------------------------------|---------|-----------| | 6/9 V <sub>EE</sub> | 1 | All "0" | All "0" | All "1" | All "0" | If setting the range in which key scan is performed to the key scan start ( $\phi$ L27) and key scan end ( $\phi$ L28) and setting "1" to STA/ $\overline{\text{STP}}$ bit after the above setting, key scan will load key data one after another within the setting range. The time required to load one line key data takes 2ms. Due to this the key scan data ( $\phi$ L29) will be loaded into data memory during referring to the key scan operation monitor. In case of changing the range in which key scan is performed, there are two ways as follows: - Restart by setting "1" to STA/STP bit again after change. - After stop the scan operation by setting "0" to STA/STP bit, change the range. Then start key scan again. - (Note) Because the diode jumper data is stored in the latch, the data memory space can be utilized efficiently by referring to the contents of stored latch without loading into data memory, as needed. After CPU operation has stopped by CPU stop function and just after CPU restart, the contents of this latch will be unknown. - (Note) The range in which key scan is performed is between $KR_0 \sim KR_{11}$ . (3) Key data loading by means of LCD segment output and I/O port ① The method to load key data by LCD segment output and I/O port is the same as that for loading key data by LCD segment output (3-(2)) except the following setting. | KR <sub>12</sub> ~KR <sub>15</sub> | KT <sub>12</sub> ~KT <sub>15</sub> | |------------------------------------|------------------------------------| | All "1" | All "0" | (Note) In case of using as I/O output of I/O ports (P1-0~P1-3), set the bit corresponding to $KR_{12}\sim KR_{15}$ to "0". (Note) Maximum $4 \times 16 = 64$ key matrices can be configured. (Note) The configuration equivalent to the item 3-(2), [key data loading by means of LCD segment output] is possible at $KR_0 \sim KR_{15}$ . (4) Key data loading by LCD segment output and I/O port ② It is a usage method combining the key loading method by software and LCD segment output. (Refer to 3-(1), (2).) The characteristics of this method are below. - It perform key loading on the I/O port side at high speed. - It's possible to expand keys by allocating the keys which need not to load at high speed on the LCD segment output side. As to key loading, the I/O port side performs it at input data port ( $\phi$ K28) and the segment output side at key scan data port ( $\phi$ K29). Accessing to the key input data port can be done by switching comparison voltage of key input. The setting of this method is performed as described below. Setting of I/O port side | KR <sub>12</sub> | KR <sub>13</sub> | KR <sub>14</sub> | KR <sub>15</sub> | KT <sub>12</sub> | KT <sub>13</sub> | KT <sub>14</sub> | KT <sub>15</sub> | |------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | Key input setting | КОР | K1P | K2P | КЗР | K0Hz | K1Hz | K2Hz | K3Hz | |-----|-----|-----|-----|------|------|------|------| | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | The key input settings on the I/O port side and on the LCD segment output side can be done in a unit of 1bit. - (Note) In WAIT mode, supplying "H" level (V<sub>DD</sub>×0.6V or more) to the key input terminal whose key input is set to pull down (K2 and K3 terminal in the above diagram), WAIT instruction execution is cancelled and CPU operation is restarted. - (Note) Key data on the segment side is loaded when LCD segment changes. Therefore, if at the same time loading data on the I/O port, the key input threshold level will be different and data on the segment side will be loaded by mistake. For this reason, control by key scan operation monitor will be required. - (Note) Set the contents of I/O port -1 control port ( $\phi$ L3F0) to all "1" (output setting). #### O Serial interface The serial interface is a serial I/O port to send/receive synchronously 4 or 8bit data with an internal/external serial chock. By means of SI, SO and SCK terminals, it performs sending/receiving data of LSI (for expansion) and microcomputer, etc. ## 1. Serial interface control port and data port Serial output data ...... The data which set to this port is outputted in serial. Serial input data ...... The data which is inputted in serial can be loaded into the data memory. (Note) As for the serial input data, the contents of shift register is directly acceessed. (Note) After system reset, the contents of serial interface control port ( $\phi$ L22, $\phi$ L23) is reset to "0". The serial interface control and serial data are accessed when OUT2/IN2 instruction designated [CN = 2H-5J] in the operand is executed. The serial interface terminal is combined with P3-0, P3-1, P3-2 of I/O port and if setting "1" to SIO ON bit, each I/O port-3 terminal is switched to SI, SO and $\overline{SCK}$ terminal, respectively. ## ① $\overline{SCK}$ -INW, $\overline{SCK}$ -I/ $\overline{O}$ bit The $\overline{SCK}$ -INV and $\overline{SCK}$ -I/ $\overline{O}$ bits are bits to set the input and output form of $\overline{SCK}$ terminal. By means of this bit data, the condition as described following will be set. #### **SCK** terminal state | INV | I/Ō | INPUT / OUTPUT | SCK CLOCK WAVEFORM | |-----|-----|----------------|--------------------| | 0 | 0 | Output | | | 1 | 0 | Output | | | * | 1 | Input | _ | ## 2 Edge bit The edge bit sets the shift logic of serial data. By means of this data, data will be shifted as shown below. #### ● When edge = "0" When setting the edge bit to "0", the SO output is outputted at rising edge of SCK clock, and the SI input, as well as the SO output, is inputted to shift register at rising edge of clock. ● When edge = "1" When setting edge bit to "1", SO output is outputted at falling edge of SCK clock, and SI input as well as SO output is inputted to shift register at falling edge of clock. ## 3 4/8bit The $4/\overline{8}$ bit is a bit to select the serial data length. When this bit is "0", it becomes 4bit length and 8bit length when "1". If selecting the 4bit at an internal clock, $\overline{SCK}$ clock outputs 4 clocks and 8 clocks if 8bit. • When $4/\overline{8}$ bit is "0", (In case of edge = "0", SCK-INV = "0") • When $4/\overline{8}$ bit is "1", (In case of edge = "0", SCK-INV = "0") #### 4 SO-I/ $\overline{O}$ bit The SO-I/ $\overline{O}$ bit is a bit to set the serial input/output of SO terminal. When setting SO-I/ $\overline{O}$ bit to "0", SO terminal outputs the serial data. When setting this bit to "1", it becomes the serial data input. By means of controlled this bit, LSI of serial bus system such as T-BUS which conducts data input/output by one terminal can easily be controlled. (Note) In this case, it is necessary to pull up SO terminal for the floating timing. In this system, when transmit mode, it performs SIO operation by setting data to the serial output data port. When receiving, it performs SIO operation after SO terminal is set to input and loads the contents of the serial input data port into the data memory. Also when selecting the serial interface, SI terminal is controllable as I/O port (P3-0). The I/O output (P3-0) can be used as strobe pulse terminal in T-BUS, etc. (Note) When SI terminal is use as serial data input mode, P3-0 bit of I/O control port which corresponding to I/O port-3 should be set to "0". #### 5 Serial interface operation monitor The operational state of serial interface can be judged by referring to BUSY, COUNT or SIO F /F bit. Since BUSY bit will be "1" during SIO operation, control data switching and serial data access will be done when BUSY bit is "0". The COUNT bit is a bit to judge whether data transmitting/receiving was performed in a unit of 4bit. In case shift operation is performed by multiple of 4, this bit outputs "0" and in case shift operation is not performed by multiple of 4, it outputs "1". The SIO F/F bit is set to "1" when $\overline{SCK}$ terminal starts clock operation. The COUNT bit and SIO bit are all reset to "0" if setting "1" to STA bit. These two bits are mainly used when SCK terminal is set to an external clock. It can be judged that information that an external clock was inputted and serial data was transferred/received and if operation was properly performed. #### 6 STA bit Whenever setting "1" to STA bit during $\overline{SCK}$ internal clock setting, serial output data will be set to shift register and clock pulse will be outputted from $\overline{SCK}$ terminal to start shift operation. At the same time COUNT bit and SIO F/F bit will also be reset to "0". ## 2. Serial interface configuration The serial interface consists of : control circuit, shift register and I/O port. - (Note) The SI terminal can directly be used as I/O port-3 (P3-0). - (Note) The contents of data set to serial output data do not accord with the contents of serial input data. - (Note) The SI terminal set as SI input, SCK terminal set as SCK input and SO terminal set at input will be all Schmitt inputs. ## 3. Serial interface timing When setting SCK clock to an internal clock, the clock frequency outputted from SCK terminal is 37.5kHz (duty 50%). The example of serial interface timing is as shown below. O D/A converter (pulse-width modulation : PWM) output The pulse-width modulation output (PWM) can obtain D/A conversion output easily by external low-pass filter. The PWM output is a 12bit resolution and has one-channel output. 1. PWM control port and data port The $\overline{PWM}$ output combines the P2-3 I/O port. When the setting of $\overline{PWM}$ output, the P2-3 switches to $\overline{PWM}$ output by setting $\overline{PWM}$ ON bit to "1". The PWM data setting is done after setting PWM/BUZR bit to "1" and buffer transfer bit to "0". If setting "1" to buffer transfer bit after PWM data setting, the PWM data will be transferred to PWM data latch. After setting "1" to buffer transfer bit, maximum times of 109ms is required. The PWM output would not chnage if this bit is set to "0" before transferring to PWM data latch. In PWM data, PW0 is LSB and PW22 is MSB. The high 8bit (PW4-11) data controls the pulse-width of pulse output. The low 4bit (PW0-3) data controls the position to output the pulse that was added during one cycle of PWM output. These data settings are performed when OUT1 instruction designated [CN = $8H\sim BH$ ] in the operand is executed. ## 2. PWM output circuit configuration The PWM output circuit consists of: 12bit binary counter, PWM latch and comparison circuit. #### 3. PWM output waveform Example of PWM output timing (there are additional pulses in TS (4), TS (12): PW<sub>1</sub> bit "1") | PW DATA | | | TH | HE RA | | V WHI<br>MARK | | | | | | | PUTTE | D | | | |-----------------|---|---|----|-------|---|---------------|---|---|---|---|----|----|-------|----|----|----| | BIT | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | PW <sub>0</sub> | | | | | | | | | 0 | | | | | | | | | PW <sub>1</sub> | | | | | 0 | | | | | | | | 0 | | | | | PW <sub>2</sub> | | | 0 | | | | 0 | | | | 0 | | | | 0 | | | PW <sub>3</sub> | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | (Note) The above numbers indicate the i value of TS(i). When PW data bit is "1", the additional pulse is outputted to the above ○ position. One wave cycle of $\overline{PWM}$ output is $TM = 2^{12}/37.5 \text{kHz} = 109.2 \text{ms}$ and it outputs a pulse of 12bit resolution. The high-order 8 bits, $PW4 \sim PW11$ of PWM data controls the pulse-width of pulse output whose cycle is TS (TS = TM/16 = 6.834 ms). When the value of $PW4 \sim PW11$ is n (n = 0 ~ 255), the low level pulse width whose cycle is TS will be n × to (to = 1/37.5 kHz). The low-order 4 bits, PW0-3 controls the position to output the additinal pulse of "to" width in TS (i) (i = $0 \sim 15$ ) between 16 sections within TM cycle. In the section where an additional pulse is outputted, the low level pulse-width will be $(n + 1) \times to$ . When the low-order bit data are m ( $m = 0 \sim 15$ ), an additional pulse is outputted at m point within TS (i) section. The section where this additional pulse is outputted is shown in the preceding table. (However, the additional pulse is not outputted within TS (0) section.) ## O Buzzer output (BUZR) The buzzer output is usable for outputting the confirmation and alarm sounds when key operation or tuning scan mode. The buzzer frequency can freely be set and outputs a 50% duty waveform. #### 1. BUZR control port and data port The BUZR output combines the P3-3 I/O port. When BUZR output setting, the BUZR on bit is set to "1", then the P3-3 output switches to BUZR output. The BUZR data setting will be done after setting both PWM/BUZR bit and buffer transfer bit to "0". If setting "1" to buffer transfer bit after BUZR data setting, the BUZR data will be transferred to the BUZR data latch and the BUZR frequency will change. The frequency of dividing 75kHz into $2 \times n$ (n : B0~B7 value) is outputted to BUZR output and the B0~B7 setting and frequency ranges are : $$2 \le n \le 255$$ $\frac{75 \text{kHz}}{2 \times 2} = 18.75 \text{kHz} \le f_{\text{BUZR}} \le \frac{75 \text{kHz}}{2 \times 255} = 147 \text{Hz}$ If the B0~7 setting is lower than 1, it will be the condition as described below. | В7 | В6 | B5 | В4 | В3 | В2 | В1 | В0 | BUZR OUTPUT | |----|----|----|----|----|----|----|----|--------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Fixed at "L" level | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Fixed at "H" level | These data settings are performed when OUT1 instruction designated [ $C_N = 8H \sim BH$ ] in the operand is executed. (Note) The BUZR ON bit will be reset to "0" after system reset. ## 2. BUZR circuit configuration The BUZR circuit consists of : 8bit programmable counter, 1/2 counter, BUZR latch and BUZR port. ## 3. BUZR output timing #### ○ A/D converter The A/D converter is a 2-channel, 6bit resolution and usable for measuring field strength and battery voltage. 1. A/D converter control port and data port The A/D converter is a 6bit resolution. The reference voltage of A/D conversion can select the external voltage (DC-REF terminal), supply voltage and 1.5V constant voltage ( $V_{EE}$ ). The A/D conversion input is a multiplex method of 2-channel external input terminal ( $AD_{IN1}$ , $AD_{IN2}$ terminal) and also switchable to 1.5V constant voltage ( $V_{EE}$ ) as well. Normally field strength and volume level are measured by selecting external voltage or supply voltage as reference voltage and A/D converting the external input level. The A/D converter can also measure battery and supply voltages. It outputs a battery signal or performes control for backup mode when battery voltage or supply voltage drop. Following is the description as to this method. (when battery direct driving) (when battery boosting drive) The V<sub>DD</sub> supply voltage application system has two methods: - Method to drive directly from battery. - Method to drive LSI by boosting low voltage battery using DC-DC converter. In the case of direct-driving from battery, by setting the reference voltage of A/D converter to supply voltage ( $V_{DD}$ ) and A/D converting the internal 1.5V constant voltage, battery voltage is judged. If, for example, A/D converting when $V_{DD} = 3V$ , the A/D bit data will be about 20H (32) and about 30H (48) when $V_{DD} = 2V$ . In case of boosting battery of low voltage, the battery voltage level can be judged by inputting battery voltage (battery voltage at this time must be $\leq$ 1.5V) to A/DIN terminal and setting the internal 1.5V constant voltage (VEE) to reference voltage for A/D conversion. For example, the A/D data when battery voltage = 1.5V will be about 3FH (63) and about 2BH (43) when 1.0V. The A/D converter does A/D conversion whenever setting "1" to STA bit and the conversion will complete after 7 machine cycles (280 $\mu$ s). Whether A/D conversion is completed can be judged by referring to BUSY bit. After A/D conversion is completed, the data will be loaded into data memory. These controls are accessed when OUT2/IN2 instruction designated [CN = 0H, 1H] in the operand is executed. ## 2. A/D converter circuit configuration The A/D converter consists of : 6bit D/A converter, comparator, A/D conversion latch, control circuit, A/D data port and 1.5V constant voltage circuit (supply for LCD driver). The A/D converter will latch the data to A/D conversion data latch sequentially by means of the 6bit sequential comparison method. (Note) The DC-REF terminal is built-in an amplifier and is high impedance input. (Note) During A/D conversion, a proper data is not obtainable even if referring to the A/D conversion data. Therefore, make sure to confirm that the conversion has finished by referring to the A/D operation monitor. ## ○ Input/output port (I/O port) The I/O port consists of 56 ports (I/O port-1~I/O port-14), which are usable as control signal input /output. Within the 56 I/O ports, the I/O port-1, I/O port-2, I/O port-3 and I/O port-7~I/O port~I/O port-14 combines a key return signal, A/D converter and PWM output, serial interface and buzzer output and LCD driver output, respectively. The I/O port-7~I/O port-14 are normally used as LCD driver output. #### 1. I/O port control and I/O port data - (Note) After system reset, the contents of I/O-1~I/O-6 of the I/O control data will be set to "0" (input port). - (Note) The I/O-1, I/O-2···I/O-14 correspond to the terminal names of P1-0~3, P-20~3··· P14-0~3, respectively. - (Note) The S30 terminal will be the input port (IN2) when I/O port switching. The I/O port in/output will be set by the contents of I/O control data port. If setting to an input port, the bit of I/O control data port corresponding to the port should be set to "0" and "1" if output port. The I/O control data port is divided by the I/O control select port ( $\phi$ L3E). The I/O control data port should be accessed by setting data corresponding to the port you wish to set to I/O control select port. Normally whenever accessing to I/O control data port, the I/O control select data will be +1 incremented. Therefore, the I/O control data will be set successively after "OH" is set to the I/O control select. When output port setting, the output state of I/O port is controlled when OUT3 instruction corresponding to each I/O port is executed. The contents of data just outputted will be loaded into data memory when IN3 instruction is executed. When input port setting, the input state of I/O port is controlled when IN3 instruction corresponding to each I/O port is executed. At this time the contents of latch on the output side will never affect the input data. The I/O port-7 $\sim$ 14 combines the LCD driver output. In case of using even one terminal of LCD driver for I/O port, it is recommended to use after setting "1" to $V_{LCD}$ OFF bit and connecting $V_{LCD}$ terminal to $V_{DD}$ terminal. (Refer to item of LCD driver) I/O port-1~3 combines A/D converter and BUZR output. After system reset, these ports will be set to I/O port. Furthermore, after system reset, I/O port will be set to input port and combination terminal of LCD driver and I/O port will be set to LCD driver output. In the I/O port-1, when the input state of I/O port designated at input port is changed, execution of WAIT/CKSTP instruction is cancelled and CPU operation is restarted. Likewise, when I/O bit of MUTE port is "1", MUTE bit of MUTE port will forcibly be set to "1" by changing of the input state. (Note) In the combined terminal of LCD driver and I/O port, the I/O port input/output and I/O port data will be "don't care" when LCD driver setting. ## O Register port The G-register and data register mentioned in the description of CPU are used also as internal ports. ## 1. G-register ( $\phi$ L1F) It is a register for addressing data memory row addresses ( $D_R = 4H$ -FH) when MVGD/MVGS instruction is executed. This register is accessed when OUT1 instruction designated [ $C_N = FH$ ] in the operand is executed. (Note) The contents of this register is valid only when MVGD/MVGS instruction is executed and not valid when other instructions are executed. (Note) Also all the row addresses of data memory can indirectly be specified by setting data $0H\sim FH$ to G-register. ( $D_R = 0H\sim FH$ ) ## 2. Data register ( $\phi$ K1C $\sim$ $\phi$ K1F) It is a 16bit register for loading program memory data when DAL instruction is executed. The contents of this register is loaded into data memory in a unit of 4 bits when IN1 instruction designated $[C_N = CH \sim FH]$ in the operand is executed. This register can be used for loading LCD segment decoding operation, radio band egde data and coefficient data at "binary to BCD" conversion, etc. ## ○ Timer & CPU stop function The timer has 100Hz, 10Hz and 2Hz F/F bits. It is used for counting clock operation and tuning scan mode, etc. The CPU STOP function is a function to stop CPU by voltage detection circuit when $V_{DD}$ supply voltage drops lower than 1.5V, in order to prevent CPU miss-operation. #### 1. Timer port and STOP F/F bit Wenever setting "1", the 2Hz F/F, STOP F/F, 10Hz and 100Hz will be reset. The timer port and STOP F/F bit are accessed when OUT2/IN2 instruction deisgnated [ $C_N = 6H$ ] in the operand is executed. #### 2. Timer port timing The 2Hz timer F/F is set by 2Hz (500ms) signal. It is reset by setting "1" to 2Hz F/F of reset port. This bit can normally be used for clock counting. Since the 2Hz timer F/F is reset only by 2Hz F/F of reset port, count error will occur and correct time can not be obtained unless resetting within 500ms cycles. The 10Hz and 100Hz timers are outputted to 10Hz and 100Hz each by 50% duty pulse of 100ms and 10ms cycle. Wenever setting "1" to the timer bit of reset port, a counter lower than 1kHz will be reset. #### 3. CPU stop function and STOP F/F bit In order to prevent miss-function of CPU operation, the STOP F/F bit is set to "1" when $V_{DD}$ voltage lower than 1.5V is supplied, and the CPU operation stops. The CPU operation stops program counter at a timing of which voltage lower than 1.5V is supplied to $V_{DD}$ terminal, and the execution of instruction stops. If voltage more than 1.5V is supplied to $V_{DD}$ terminal again, the CPU operation will restart. Since the CPU operation, during this period, is not performed, the clock timing, etc. will be not correct. Whether such condition occurred can be judged by the contents of STOP F/F. Initialization and clock correction should be done as necessary. The STOP F/F bit will be reset to "0" whenever setting "1" to the 2Hz F/F of reset port. - (Note) The contents of timer port and STOP F/F will be reset to "0" after system reset or CKSTP instruction is executed. - (Note) When clock stop mode setting, the CKSTP instruction will not be executed if $V_{DD}$ voltage is below 1.5V. Execute the CKSTP instruction when $V_{DD}$ voltage is above 1.5V at the timing of radio off, etc. - (Note) The key scan data just after CPU operation is restarted will be unknown. ## ○ MUTE output It is a 1bit CMOS type output port exclusive for muting control. #### 1. MUTE port This port is accessed when OUT1 operation designated $[C_N = 6H]$ in the operand is executed. The MUTE output is used for muting control. This has a function to set MUTE bit to "1" at band switching by means of I/O port-1 input, etc. This function is to prevent noises which occur at the time of linear circuit switching, in case of band switching by I/O port-1 input with a slide switch, etc. This control is done by the contents of I/O bit. The POL bit sets up the MUTE output logic. The MUTE output is also capable of performing muting control by means of the phase difference output. The unlock state (when PLL system is not in lock state) is outputted as pulse. In this case, with an external low-pass filter this output is used for MUTE output. This selection can be done by UNLOCK bit. TOSHIBA ## 2. MUTE output configuration and timing (Note) When POL bit = "0" (Note) When using the phase difference output of phase comparator, MUTE output should be externally affixed with low-pass filter. ## O Test port It is an internal port to test the function of a device. It is accessed when OUT1 instruction designated $[C_N = CH]$ in the operand and OUT2 instruction designated $[C_N = 6H]$ in the operand are executed. In normal program it should be set to "0". (Note) These contents will be reset to "0" after system reset. #### O Application for evaluator chip If "H" level is supplied to TEST terminal (test mode), the device will operate as evaluator chip. Three kinds of the test modes are prepared. The software development tool is configured by means of three devices. By connecting this software development tool to a tuner IC, confirming the radio operation while proceeding software development can be done. As to the development tool specifications, please refer to the specifications of TC9317F software development tool. ## **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|---------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3~4.0 | V | | Input Voltage | $v_{IN}$ | -0.3~V <sub>DD</sub> +0.3 | ٧ | | Power Dissipation | PD | 400 | mW | | Operating Temperature | T <sub>opr</sub> | <b>− 10~60</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-</b> 55∼125 | °C | **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted, Ta = 25°C, V<sub>DD</sub> = 3.0V) | LEECTRICAL CHARACTE | ין כאווכווו. | Offica | ounerwise noted, ra = 25 C, VDD = 5.0V/ | | | | | |--------------------------------------|------------------|----------------------|---------------------------------------------------------------|------|------|------|------| | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | Range of Operating<br>Supply Voltage | V <sub>DD</sub> | _ | * | 1.8 | 3.0 | 3.6 | v | | Range of Memory<br>Retention Voltage | V <sub>HD</sub> | _ | Crystal ocillation stopped ** (CKSTP instruction executed) | 1.0 | ~ | 3.6 | V | | | I <sub>DD1</sub> | _ | Under ordinary operation and PLL on operation, no output load | _ | 0.5 | 1.5 | mA | | Operating Current | I <sub>DD2</sub> | _ | CPU only operating (PLL off, display lit) | _ | 50 | 100 | | | | I <sub>DD3</sub> | _ | In stand-by mode<br>(PLL off, crystal oscillator only) | _ | 10 | 20 | μΑ | | Memory Retention<br>Current | lHD | _ | Crystal oscillation stopped (CKSTP instruction executed) | _ | 0.1 | 1.0 | | | Crystal Oscillation<br>Frequency | fxT | _ | * | _ | 75 | _ | kHz | | Crystal Oscillation<br>Startup Time | t <sub>ST</sub> | _ | Crystal oscillation $f_{XT} = 75kHz$ | _ | _ | 1.0 | S | ## Voltage doubler circuit | Voltage Doubler<br>Reference Voltage | VEE | _ | GND reference (V <sub>EE</sub> ) | 1.3 | 1.5 | 1.7 | V | |----------------------------------------------------|------------------|---|-----------------------------------|-----|------------|-----|-------| | Constant Voltage<br>Temperature<br>Characteristics | D <sub>V</sub> | _ | GND reference (V <sub>EE</sub> ) | | <b>–</b> 5 | _ | mV/°C | | Voltage Doubler<br>Boosting Voltage | V <sub>LCD</sub> | _ | GND reference (V <sub>LCD</sub> ) | 2.6 | 3.0 | 3.4 | ٧ | # Operating frequency ranges for programmable counter and if counter | FM <sub>IN</sub> | fFM | _ | Sine wave input when $VIN = 0.2V_{p-p}$ $\%$ | 0.5 | ~ | 2.5 | | |-----------------------------------------------------|------------------|---|----------------------------------------------|------|---|--------------------------|------------------| | AMIN | f <sub>A</sub> M | _ | Sine wave input when $VIN = 0.2V_{p-p} \%$ | 0.5 | ~ | 12 | MHz | | IF <sub>IN</sub> | f <sub>IF</sub> | _ | Sine wave input when VIN = $0.2V_{p-p}$ $\%$ | 0.35 | ? | 12 | | | Input Amplitude | V <sub>IN</sub> | | FMIN, AMIN, IFIN input | 0.2 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | FM <sub>IN</sub> -PSC<br>Transmission Delay<br>Time | tpd | _ | PSC | _ | | 400 | ns | For conditions marked by an asterisk (%), guaranteed when $V_{DD} = 1.8 \sim 3.6 \text{V}$ , $T_0 = 10 \sim 60 ^{\circ}\text{C}$ . | CHARACTERISTIC | SYMBOL CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |----------------|---------------------|----------------|------|------|------|------| |----------------|---------------------|----------------|------|------|------|------| # LCD common output/segment output, general-purpose I/O ports (COM1/P7-0~COM3/P7-2, S1/P7-3~S30/IN2) | Output | High Level | I <sub>OH1</sub> | _ | $V_{LCD} = 3V, V_{OH} = 2.7V$ | - 300 | - 600 | 1 | | |------------|------------|------------------|---|-----------------------------------------------------------------------------------------|--------------------------|-------|--------------------------|---------| | Current | Low Level | <sup>I</sup> OL1 | _ | $V_{LCD} = 3V$ , $V_{OL} = 0.3V$ | 300 | 600 | | $\mu$ A | | Output Vo | oltage 1/2 | V <sub>BS</sub> | _ | No load | 1.3 | 1.5 | 1.7 | ٧ | | Level | | | | | | | | | | Input Leak | Current | ILI | _ | V <sub>IH</sub> = V <sub>LCD</sub> , V <sub>IL</sub> = 0V<br>(when I/O port or IN port) | | | ± 1.0 | μΑ | | Input | High Level | V <sub>IH2</sub> | _ | (when I/O port or IN port) | V <sub>LCD</sub><br>×0.6 | | V <sub>LCD</sub> | V | | Voltage | Low Level | V <sub>IL2</sub> | _ | (when I/O port or IN port) | 0 | ~ | V <sub>LCD</sub><br>×0.1 | V | # I/O port 1 (P1-0/KR<sub>12</sub>~P1-3/KR<sub>15</sub>) | | | | 10' | | | | | | |-------------|------------|------------------|-----|-------------------------------------------------|-------|-------|-------|---------| | Output | High Level | I <sub>OH2</sub> | _ | V <sub>OH</sub> = 2.7V | - 300 | - 600 | _ | ٠. | | Current | Low Level | l <sub>OL2</sub> | _ | V <sub>OL</sub> = 0.3V | 300 | 600 | 1 | $\mu$ A | | Input Leak | Current | ILI | _ | $V_{IH} = 3.0V$ , $V_{IL} = 0V$ (when I/O port) | - | _ | ± 1.0 | $\mu$ A | | Input | High Level | V <sub>IH2</sub> | _ | (when I/O port) | 2.4 | ~ | 3.0 | < | | Voltage | Low Level | V <sub>IL2</sub> | _ | (when I/O port) | 0 | ~ | 0.6 | V | | N-ch / P-ch | Load | Post | | $V_{OL} = 3.0V, V_{OH} = 0V$ | 50 | 100 | 200 | kΩ | | Resistance | | RON | | (when key return output) | 3 | 100 | 200 | K77 | ## **HOLD** input port | Input Leal | < Current | ILI | _ | $V_{IH} = 3.0V$ , $V_{IL} = 0V$ | _ | 1 | ± 1.0 | $\mu$ A | |------------|------------|------------------|---|---------------------------------|-----|----------|-------|----------| | Input | High Level | V <sub>IH3</sub> | _ | _ | 2.4 | <b>~</b> | 3.0 | W | | Voltage | Low Level | V <sub>IL3</sub> | _ | <del>_</del> | 0 | ~ | 1.2 | <b>'</b> | ## A/D converter (A/D<sub>IN1</sub>, A/D<sub>IN2</sub>, DC-REF) | | , , , | | | | | | | |-----------------------------------|------------------|---|-------------------------------------------------------------------------------------|-----|-------|--------------------------|-----| | Analog Input Voltage<br>Range | V <sub>AD</sub> | _ | AD <sub>IN1</sub> , AD <sub>IN2</sub> | 0 | ~ | $V_{DD}$ | < | | Analog Reference<br>Voltage Range | V <sub>REF</sub> | _ | DC-REF, V <sub>DD</sub> = 2.0~3.6V | 1.0 | ~ | V <sub>DD</sub><br>× 0.9 | ٧ | | Resolution | V <sub>RES</sub> | _ | _ | _ | 6 | _ | bit | | Conversion Total<br>Error | | 1 | V <sub>DD</sub> = 2.0∼3.6V | | ± 1.0 | ± 4.0 | LSB | | Analog Input Leak | ILI | _ | $V_{IH} = 3.0V$ , $V_{IL} = 0V$<br>(AD <sub>IN1</sub> , AD <sub>IN2</sub> , DC-REF) | _ | _ | ± 1.0 | μΑ | For conditions marked by an asterisk (%), guaranteed when $V_{DD} = 1.8 \sim 3.6 V$ , $T_0 = 10 \sim 60 ^{\circ} C$ . | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | | |--------------------------------------------------------|--------|-------------------|----------------------|------------------------------------------------------------------------------------|-------|-------|----------------|---------|--|--| | Key input ports (K0~K3) | | | | | | | | | | | | Key Input Voltag<br>Range | je | ٧ <sub>KI</sub> | _ | _ | 0 | ~ | $V_{DD}$ | V | | | | A / D Conversion<br>Resolution | | V <sub>RES</sub> | _ | _ | _ | 3 | | bit | | | | A/D Conversion<br>Combined Error | | | _ | V <sub>DD</sub> = 1.8~2.0V | _ | | ± 1.5<br>± 0.5 | LSB | | | | N-ch / P-ch Input | t | R <sub>IN1</sub> | | V <sub>DD</sub> = 2.0~3.6V | | 100 | 200 | kΩ | | | | Resistance | امیروا | | | M/hon M/AIT instruction valoused | | | | | | | | Output High Current Low L | | V <sub>IH1</sub> | _ | When WAIT instruction released When WAIT instruction released | 1.8 | ~ ~ | 3.0<br>0.3 | V | | | | | | V <sub>IL1</sub> | _ | When input resistance OFF, $V_{IH} = 3.0V$ , | U | ~ | | | | | | Input Leak Curre | ent | I <sub>LI</sub> | _ | V <sub>IL</sub> = 0V | _ | | ± 1.0 | $\mu$ A | | | | DO1/OT, DO2 ou | ıtput; | MUTE, P | SC ou | tput | | | | | | | | Output High | Level | I <sub>OH1</sub> | _ | V <sub>OH</sub> = 2.7V | - 300 | - 600 | _ | | | | | current Low L | | lOL1 | _ | V <sub>OL</sub> = 0.3V | 300 | 600 | - | $\mu$ A | | | | Output Off Leak<br>Current | | l <sub>TL</sub> | _ | V <sub>TLH</sub> = 3.0V, V <sub>TLL</sub> = 0V (DO1, DO2) | _ | _ | ± 100 | nA | | | | General-purpose | I/O pc | orts (P2-0 | ~P6-3 | 3) | | | | | | | | Output High | Level | I <sub>OH1</sub> | _ | V <sub>OH</sub> = 2.7V | - 300 | - 600 | _ | | | | | Current Low I | Level | lOL1 | _ | V <sub>OL</sub> = 0.3V | 300 | 600 | - | μΑ | | | | Input Leak Curre | ent | IП | _ | $V_{IH} = 3.0V$ , $V_{IL} = 0V$ | _ | ı | ± 1.0 | | | | | Input High | Level | $V_{\text{IH2}}$ | _ | _ | 2.4 | } | 3.0 | \ \ | | | | Voltage Low I | Level | $V_{IL2}$ | _ | _ | 0 | ? | 0.6 | ľ | | | | IN1 / SCIN, RESET | input | port | | | | | | | | | | Input Leak Curre | ent | ΙLI | _ | V <sub>IH</sub> = 3.0V, V <sub>IL</sub> = 0V<br>(excluding SC <sub>IN</sub> input) | _ | _ | ± 1.0 | μΑ | | | | Input High | Level | V <sub>IH2</sub> | _ | _ | 2.4 | ~ | 3.0 | V | | | | Voltage Low I | Level | V <sub>IL2</sub> | _ | _ | 0 | ? | 0.6 | \ \ | | | | Others | | | | | | | | | | | | Input Pull-Down<br>Resistance | | R <sub>IN2</sub> | _ | (TEST) | 15 | 30 | 60 | kΩ | | | | XIN Amp Feedba<br>Resistance | ck | R <sub>fXT</sub> | | (X <sub>IN</sub> -X <sub>OUT</sub> ) | _ | 20 | _ | МΩ | | | | XOUT Output<br>Resistance | | ROUT | _ | (X <sub>OUT</sub> ) | _ | 4 | _ | kΩ | | | | Input Amp Feedb<br>Resistance | oack | R <sub>fIN1</sub> | _ | (FM <sub>IN</sub> , AM <sub>IN</sub> , IF <sub>IN</sub> /SC <sub>IN</sub> ) | 500 | 1000 | 2000 | kΩ | | | | Voltage Used to<br>Detect Supply Vo<br>Drop | | V <sub>STP</sub> | | (V <sub>DD</sub> ) | 1.35 | 1.5 | 1.6 | V | | | | Supply Voltage D<br>Detection Tempe<br>Characteristics | rature | | | (VDD) | | -3 | | mV/°C | | | For conditions marked by an asterisk (%), guaranteed when $V_{DD} = 1.8 \sim 3.6 \text{V}$ , $T_0 = 10 \sim 60 ^{\circ}\text{C}$ . ## **OUTLINE DRAWING** LQFP80-P-1212-0.50A Unit: mm Weight: 0.45g (Typ.) Copyright Each Manufacturing Company. All Datasheets cannot be modified without permission. This datasheet has been download from: www.AllDataSheet.com 100% Free DataSheet Search Site. Free Download. No Register. Fast Search System. www.AllDataSheet.com