## PCM μ-LAW COMPANDING CODECS D2664, JUNE 1982 TCM 2910A is Designed to Be Interchangeable With Intel 2910A TCM4110 and TCM4910 Offer Improved Half-Channel Gain Tracking Error Max Half-Channel Gain Tracking Error for P<sub>I</sub> = -50 dBm0 to -37 dBm0 P<sub>I</sub> = -50 dBm0 to -37 dBm0 TCM2910A TCM4910 TCM4110 ± 0.9 dB ± 0.7 dB ± 0.5 dB - Compatible with CCITT Recommendations G.711 and G.712 - μ-255-law Encoding and 8th-bit Signaling Compatible with AT&T D-type Channel Banks - TTL-Compatible Digital Inputs and Outputs - Optional Programmable Time Slot Selection - ±5% Power Supplies: +12 V, +5 V, −5 V - High-Reliability, Advanced N-Channel MOS Technology - Low External Component Count - PEP Processing Available T-75-11-05 N AND JW (600-MIL) DUAL-IN-LINE PACKAGES (TOP VIEW) NC - No internal connection Caution. These devices have limited built-in gate protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### description These circuits are single-chip pulse-code-modulated encoders/decoders (PCM CODECs) that provide all the functions required to interface a full duplex (4-wire) voice telephone circuit with a time-division-multiplexed (TDM) system. Integrated into the CODECs are circuits for signaling interface, PCM time-slot control logic, analog-to-digital (A/D) conversion, and digital-to-analog (D/A) conversion. Primary applications of the devices include: - Line Interface for digital transmission and switching of T1 Carrier, PABX, and Central Office telephone systems. - Subscriber line concentrators - Digital encryption systems - Digital voice-band data storage systems - Digital signal processing Copyright © 1982 by Texas Instruments Incorporated ## TEXAS INSTRUMENTS 8961724 TEXAS INSTR (LIN/INTFC) 55C 33952 wanger gar and a state of 2.89m (\*\*\*) - 24 (\*\*\*) T-75-11-05 ## functional description These devices are designed to perform the transmit (encoding or A/D conversion) and receive (decoding or D/A conversion) functions in a pulse-code-modulated system. The functions of the CODEC are control, transmit, and receive. The control section is comprised of a precision voltage reference, a digital-to-analog converter, a multiplexer, and a control register. The voltage reference supplies the D/A-converter resistor ladder network with an accurate, stable reference. The analog output, in turn, is used to determine the A/D output as well as the D/A output. The control register multiplexes incoming receive and outgoing transmit data into the D/A converter. The control section also enhances the basic CODEC function with programmable time slot allocation and power-down circuits. These circuits allow dynamic allocation of both receive and transmit time slots. In small systems this feature could significantly reduce per-channel hardware for the first level of switching. In larger systems the time slot selection circuits can be disabled, and time slot allocation can be performed at a common system location. With either system design, these CODECs can be powered down during periods of inactivity, thereby significantly reducing average system power consumption. ## functional block diagram a same a distrib 8961724 TEXAS INSTR (LIN/INTFC) 55C 33953 T-75-11-05 ## Pin Functional Description | Pin | Name | Description | |-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CAPX1 | Connection for the transmit holding (analog sampling) capacitor. | | 2 | CAPX2 | Connection for the transmit holding (analog sampling) capacitor. | | 3 | ANLG IN | Analog input to be encoded into a PCM word. The signal on this pin is sampled at the same rate as the transmit frame synchronization pulse, FSX, and the sample value is held in the external capacitors connected at the CAPX1 and CAPX2 pins. | | 4 | AUTO ZERO | This output is the same as the most significant bit of the encoded PCM word ( $\pm 5$ V for negative, $\pm 5$ V for positive inputs). | | 5 | ANLG GND | Analog return common to the transmit and receive analog circuits. Not connected to DGTL GND internally. | | 6 | SIGR | Signaling output SIGR is updated with the 8th bit of the receive PCM word on signaling frames, and is latched between two signaling frames. TTL-compatible. | | 7 | V <sub>DD</sub> | Supply voltage (12 V ±5%) referenced to analog ground. | | 8 | PCM IN | Receive PCM highway (serial bus) interface. The CODEC serially receives a PCM word (8 bits) through this pin at the time defined by FSR, CLKR, and the contents of the receive control register. | | 9 | PDN | Power down output is active (high) when the CODEC is in the power-down state. The open-drain output is capable of sinking one TTL load (1.6 mA). | | 10 | ANLG OUT | Analog output. The voltage present on this pin is the decoded value of the PCM word received on PCM IN and is held constant between two conversions. | | 11 | NC | No internal connection. It is recommended that this pin be connected to ANLG GND. | | 12 | NC | No internal connection. It is recommended that this pin be connected to ANLG GND. | | 13 | DGTL GND | Ground return common to the logic power supply, V <sub>CC</sub> . | | 14 | PCM OUT | Output of the encoder onto the PCM highway. The 8-bit PCM word is serially sent out as defined by FSX, CLKX, and the control register. TTL three-state output capable of driving two TTL loads (4 mA). | | 15 | TSX | Normally high, the transmit time-slot output goes low while the CODEC is transmitting a PCM word on PCM OUT.<br>Time slot information is used for diagnostic purposes and also to gate the data on the PCM OUT pin to the PCM transmit highway. The open-drain output is capable of sinking two TTL loads (3.2 mA). | | 16 | v <sub>cc</sub> | Supply voltage (5 V ± 5%) referenced to digital ground. | | 17 | CLKR | Clock input that defines the bit rate on the receive PCM highway (1.544 megabits per second for a T1 carrier). The maximum rate is 2.1 megabits per second at 50% duty cycle. TTL-compatible. | | 18 | FSR | Frame synchronization pulse for the receive PCM highway. Resets the internal time slot counter for the receive section. Maximum frame synchronization repetition rate is 12 kHz. Also used to differentiate between non-signaling frames and signaling frames for the receive side. TTL-compatible. | | 19 | CLKX | Transmit clock input defining the bit rate on the transmit PCM highway. It is typically 1.544 megabits per second for a T1 carrier system. Maximum rate is 2.1 megabits per second at 50% duty cycle. TTL-compatible. | | 20 | FSX | Frame synchronization pulse for the transmit PCM highway. Resets the internal time slot counter for the transmit section. Maximum repetition rate is 12 kHz. Also used to differentiate between non-signaling frames and signaling frames on the transmit section. TTL-compatible. | | 21 | SIGX | Signaling input. This digital input is transmitted as the 8th bit of the PCM word on the PCM OUT pin in signaling frames. TTL-compatible. | | 22 | V <sub>BB</sub> | Supply voltage ( −5 V ± 5%) referenced to ANLG GND. | | 23 | DC | Data input to program the CODEC for either the direct or microcomputer mode of operation. TTL-compatible. | | 24 | CLKC | Clock input to clock in the data on the DC pin that defines the mode of operation of the CODEC. When CLKC is connected to V <sub>CC</sub> , DC becomes an active-low chip select. TTL-compatible. | ### operation These CODECs are capable of operating as transmitters and receivers in any of the 64 channels of a PCM system. The receive and transmit sections can be assigned to the same channel (time slot) or to different channels, and assignments can be changed under microcomputer control to meet changing system needs. Table 1 shows the control options. TABLE 1 | | | | | PERAIR | DIN CON | INOL | ONFIGU | 11.7110 | | | | | |------|-----|---------|-----------|----------|----------|----------|----------|--------------|----------------|-----------|-----------|-------------| | CONT | | | | | | | OPERA | TION | | | | | | CLKC | DC | | | | | | | | | | | | | L | Х | | ned oper | | | | | | | | | | | Vcc | н | | down or | | | | | | | | | | | Vcc | L | Direct- | control o | peration | . Receiv | re and t | ransmit | in the fi | rst time : | ilot. | | | | 1.00 | X | Microc | omputer | -control | operatio | n. Cloc | k in one | of 8 bit | s of the | control w | ord at th | e DC input. | | | , , | | and 2 | | | | | | that we | w# 3 | | 1 | | | 1 | 0 | 0 | Loa | d bits 3 | through | 8 into 1 | transmit | and rece | ive time- | slot cou | nters. | | | | ő | 1 | Loa | d bits 3 | through | 8 into | transmi | t counter | only. | | | | | | 1 | 0 . | | | | | | counter ( | | 5.4 | | | 1 | | 1 | 1 | | | | | | irrelevan | | | SE TO . | | | * * | Bite 3 | through | | | | | | | ime slot | numbers | | | 1 . | | aqual ( | ne mon | than th | e decim | al equiv | alent re | present | ed by bits | 3 (MSB | ) - | - ' | | - ' | | | h 8 (LSE | | | | | ٠. | | | | | | 1 | | Time | 0 (200 | , | | | | * - | | | • | | | | | slot | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | Bit 8 | | | | | | | | 1 | 0 | 0 - | - 0 | 0 | 0 | 0 | | | | | | | | 2 | 0 | o | Ó | 0 | 0 | .1 | | | | | | 1 | | 7.5 | 1 | 100 | | S. Jose | | 5 * C } .3 C | * . <b>?</b> * | | | | | 1 | | ۱ ه | ò | 0 | . 0 | 1 | .0. | .1 | | | 4 | 1 | | | | | • | | | | . ( ) | | * | ** | * | | | | | 63 | 1 | 1 | 1 | 1 | 1 | -0 | | | | • | | 1 | | 64 | . i | 1 | | . 1 | 1 | 1 | | | | | <sup>&#</sup>x27;H = high level, L = low level, see digital interface table. In microcomputer control operation, the control word at DC is divided into a mode section (bits 1 and 2) and a time slot assignment (bits 3 through 8). In mode 00 both the receive and transmit time slot counters are addressed, and they both receive the same subsequent 6-bit time slot assignment. In mode 01 the transmit time slot counter is addressed for time slot assignment. Mode 10 assigns a time slot only for the receive section. Mode 11 puts the device in the standby operational status and ignores the remaining 6 bits of the control word. Specific functional considerations for microcomputer-control operation are: - All 8 negative-going transitions of CLKC must occur within 125 microseconds for the frame rate of 8 kilobits per second. The first transition of CLKC may occur anywhere within a frame. The CLKC pin should be at a TTL low level after time slot assignment is completed. - A dead period of 250 microseconds (2 frames) must be observed between the first positive transition of CLKC in a time slot assignment and that of any subsequent time slot assignment. - It is recommended that either mode 00 or mode 01 be transmitted to the control register during power-up or system initialization to ensure that a valid time slot is always transmitted. - The receive or the transmit section of the CODEC will operate only after both sections have been assigned a time slot. Therefore, transmit-only and receive-only time slot allocation is not allowed. - Clocking the control register while the CODEC is active may cause an increase in idle-channel noise. X = irrelevant, 1 - V<sub>CC</sub>-to-low transition. T-75-11-05 Direct-control operation is implemented by connecting the CLKC pin to +5 volts (V<sub>CC</sub>) and using the DC pin as the chip select pin. When the DC pin is held low, the device transmits in the channel following FSX and receives in the channel following FSR. On the other hand, when the DC pin is held high, the device is in the power-down state. Operational considerations for direct time slot allocation are: - At least two framing pulses must occur after DC goes low to ensure that the CODEC is in directcontrol status. - Three frames (375 microseconds) are required to enter direct operation after power supply requirements are met and all clocks are available. - After DC is brought high, two framing pulses are required to put the CODEC into the standby mode. - The TCM2910A can replace a 2910 CODEC even though the CLKC characteristics are not the same for the two devices. ### encoding mode The analog input signal sampled at the ANLG IN pin is held by an external capacitor on pins CAPX1 and CAPX2. This sampling is done synchronously with the transmit time slot assigned to the device. The eight-bit digital PCM word will be transmitted on the PCM OUT pin in the frame immediately following the frame in which the analog signal was sampled. See Table 3. ### decoding mode When the assigned receive time slot occurs, the eight-bit digital PCM word is fetched from the PCM highway on the PCM IN pin. The word is converted from digital to analog and held with an internal capacitor until the next assigned receive time-slot update. See Table 3. ### signaling These devices are compatible with per-channel signaling and are capable of differentiating between the signaling and nonsignaling frames. A signaling frame is one in which the eighth bit of the PCM word contains signaling information while the seven most significant bits are normal information bits. The signaling frame is designated by the framing pulse (FSX or FSR) whose length is extended to two full clock periods as shown in the timing diagrams. A framing pulse of a nonsignaling frame is one full clock period in length. During a transmit signaling frame, the level present on the SIGX pin is substituted for the 8th bit of the PCM word. During a receive signaling frame the value of the 8th bit of the PCM word of the receive channel will be put on the SIGR pin and the signal level will remain unchanged until it is updated by the next signaling frame. The remaining 7 bits will be decoded according to the procedure in CCITT Recommendation G.733. See Figure 1 and Figure 2 for transmit and receive timing diagrams. #### framing These devices are compatible with the D3/D4 framing format (T1 framing), which inserts a 193rd bit after the 24th serial channel (8 bits per channel) frame. The extra bit raises the clock frequency (CLKX and CLKR) from 1.536 MHz to 1.544 MHz. #### standby operation The CODEC provides for powering down to standby status from both microcomputer-control and direct-control operation. The power consumption is reduced from 230 mW to 33 mW. Standby operation results in the powering down of all the CODEC functions except the DC, CLKC, SIGX, SIGR, and PDN inputs. Also, PCM OUT is forced into a high-impedance state thus helping to ensure that the PCM bus will not be driven. The SIGR output is held low to provide a known condition until changed by a signaling frame after reactivation. In microcomputer-control operation, the power-down state is invoked by clocking in 11 at the DC input as described in Table 1. In direct operation the power-down state is called by taking the DC pin high and connecting clock CLKC pin to $V_{CC}$ . Recovery from the power-down condition is accomplished by forcing DC to the low level and allowing at least 2 frame synchronization pulses to occur. #### internal reset These devices are designed to aid the designer in the elimination of certain system power-interruption problems. Three of the most common of these problems are: - (1) Plugging a card into a "hot" system thus causing spikes on the common power supplies - (2) Various transients such as caused by duplicated power supply faults or power feeder faults - (3) Transients and spikes that result from turning the power supplies on. These devices are tolerant of transients in the negative power supply ( $V_{BB}$ ) provided that $V_{BB}$ remains more negative than -3.5 volts. The device will go into the power-down (standby) status if, during power up (single-card or system), $V_{CC}$ or $V_{DD}$ is supplied after $V_{BB}$ or if a transient causes the positive power supplies to drop below approximately 2 volts. Since $\overline{TSX}$ is inhibited in standby operation, any CODEC in this status can be detected easily. ### companding The amplitude distribution of a speech message is not uniform. Moreover, the probability of occurrence for a small amplitude is greater than the probability for large amplitudes. Advantage can be taken of this fact by "compressing" digital resolution into the lower signal amplitude during transmission and "expanding" the signal upon the reception, thus increasing the overall signal-to-noise ratio. The Bell system has defined this function and entitled it the $\mu$ -law. $$f(x) = sgn(x) \quad \frac{\ln [1 + \mu |x|]}{\ln (1 + \mu)} \quad \text{for: } -1 \le x \le 1$$ where $\mu=255$ , x is the normalized input, and sgn(x) is the sign of x. A continuous implementation of f(x) would be impossible, therefore a piecewise continuous approximation of f(x) is used. The approximation divides the function into 16 segments, and each segment is divided into 16 equal intervals except for the first interval of the first segment. Refer to CCITT Recommendation G.711 for the segment and interval implementation details of the $\mu$ -law used for these circuits. ### absolute maximum ratings | VCC, VDD, ANLG GND, and DGTL GND with respect to VBB | -0.3 V to 20 V | |------------------------------------------------------|-------------------| | All inputs and outputs with respect to VBB | -0.3 V to 20 V | | Temperature under bias | | | Storage temperature range | 65 °C to 150 °C | NOTE: Stresses in excess of absolute maximum ratings may permanently damage the device. Functional operation outside the recommended operating conditions is not guaranteed. Prolonged exposure to absolute maximum ratings may have an adverse effect on device characteristics. #### recommended operating conditions | | MIN | NOM | MAX | UNIT | |--------------------------------------------------------------------------------|-------|------|-------|------| | Supply voltage, V <sub>DD</sub> (see Note 1) | 11.4 | 12 | 12.6 | V | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>BB</sub> | -4.75 | - 5 | -5.25 | V | | Grounds (ANLG GND and DGTL GND) | | 0 | | V | | Auto-zero resistor, R1 (see Figures 4 and 5) | | | 150 | kΩ | | Auto-zero resistor, R2 (see Figures 4 and 5) | | | 330 | Ω | | Auto-zero resistor, R3 (see Figures 4 and 5) | | | 470 | kΩ | | Analog coupling capacitor, C1 (see Figures 4 and 5) | | | 0.1 | μF | | Analog coupling capacitor, C2 (see Figure 5) | | | 0.3 | μF | | Analog sampling capacitor, CAPX, for 8-kHz sampling rate (see Figures 4 and 5) | 1600 | 2000 | 2400 | pF | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTE 1: Voltages at the analog input, analog output, and V<sub>DD</sub> terminals are with respect to the analog ground terminal. All other voltages are referenced to the digital ground terminal unless otherwise noted. T-75-11-05 ## electrical characteristics over recommended ranges of operating free-air temperature and supply voltages (unless otherwise noted) ### digital interface | | PARAMETER | | TEST CONDITIONS | MIN | TYP* | MAX | UNIT | |-----------------|---------------------------|---------|--------------------------|-----|------|-----|------| | V <sub>IH</sub> | High-level input voltage | • | | 2 | | | V | | VII | Low-level input voltage | | | | , | 0.6 | V | | Iн | High-level input current | | V <sub>I</sub> = 5.5 V | | | 10 | μΑ | | I <sub>II</sub> | Low-level input current | | V <sub>I</sub> = 0 V | | | -10 | μΑ | | | High-level output voltage | PCM OUT | l <sub>OH</sub> = 15 mA | 2.4 | | | V | | VOH | (see Note 2) | SIGR | I <sub>OH</sub> = 80 μA | 2.4 | | | | | | | PCM OUT | I <sub>OL</sub> = 4 mA | | | 0.4 | | | V | Low-level output voltage | SIGR | I <sub>OL</sub> = 0.5 mA | | | 0.4 | l v | | VOL | Low-level output voltage | PDN | I <sub>OL</sub> = 1.6 mA | | | 0.4 | ' | | | • | TSX | I <sub>OL</sub> = 3.2 mA | | | 0.4 | | ### analog interface | PARAMETER | TEST CONDITIONS | MIN | TYP* | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------|-----------------|-----|------| | Analog-input impedance (between ANLG IN and CAPX1) in series with CAPX to ANLG GND during sampling of ANLG IN | $V_1 = -3.1 \text{ V to } 3.1 \text{ V}$ | 125 | 300 | 500 | Ω | | Small-signal impedance at ANLG OUT | $V_0 = -3.1 \text{ V to } 3.1 \text{ V}$ | 100 | 180 | 300 | Ω | | Decoder output offset voltage | Serial 11111111<br>to PCM IN | - 50 | | 50 | mV | | Encoder input offset voltage (see Note 3) | Serial 11111111<br>from PCM OUT | - 5 | 1.5 | 5 | mV | | Peak negative output voltage at auto zero† | 400 kΩ to ANLG GND | V <sub>BB</sub> + 2 | V <sub>BB</sub> | | ٧ | | Peak positive output voltage at auto zero | 400 KM TO AIVEG GIVD | V <sub>CC</sub> -2 | Vcc | | V | ## power supplies | | PARAMETER | TEST CONDITIONS | MIN | TYP* | MAX | UNIT | |------------------|-----------------------------------|-------------------------------|-----|------|------|------| | I <sub>DD1</sub> | V <sub>DD</sub> standby current | | | 0.7 | 1.1 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> standby current | V <sub>DD</sub> = 12.6 V, | | 4 | 7 | mA | | I <sub>BB1</sub> | V <sub>BB</sub> standby current | $V_{CC} = 5.25 V,$ | | -1.4 | -2.5 | mA | | I <sub>DD2</sub> | V <sub>DD</sub> operating current | $V_{BB} = -4.75 V$ , | | 11 | 16 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> operating current | f <sub>CLK</sub> = 2.048 MHz, | | 13 | 21 | mA | | I <sub>BB2</sub> | V <sub>BB</sub> operating current | See Note 4 | • | - 4 | - 6 | mA | <sup>†</sup>Limits are expressed as magnitudes. For example, if $V_{BB} = -5 \text{ V}$ , the typical value is -5 V and the minimum value is -3 V. <sup>\*</sup> Typical values are for T<sub>A</sub> = 25 °C and nominal power supply voltages NOTES: 2. PDN and TSX outputs are open-drain transistors that only sink current to DGTL GND. External pull-up devices are required to source current. <sup>3.</sup> External auto-zero must be used when the required input offset is less than ±4 code steps or approximately 2.7 mV. The external auto-zero circuit shown in Figure 5 will bias the CODEC at the zero-crossing point and reduce the input offset voltage to zero. <sup>4.</sup> These measurements apply to the microcomputer and direct modes. All output pins are left open. The DC input (pin 23) is at 5 V for standby current and at 0 V for operating current. All other input pins are grounded with the clocks operating. T-75-11-05 operating characteristics over recommended ranges of operating free-air temperature and supply voltages and RL = 600 $\Omega$ (unless otherwise noted). gain and dynamic range | PARAMETER | TEST CONDITIONS | MIN | TYP* | MAX | UNIT | |-------------------------------------------------------------|-----------------------------------------------------------------------------|------|-----------|--------|---------| | Digital milliwatt response | Nominal supply voltages, T <sub>A</sub> = 25 °C,<br>See Note 5 and Figure 8 | 5.53 | 5.63 | 5.73 | dBm | | Temperature coefficient of digital milliwatt response | Nominal supply voltages,<br>See Note 5 | | -0.001 | -0.002 | dB/°C | | Change in digital milliwatt response | Supply voltages changing ±5%, TA = 25°C, See Note 5 | | | ±0.07 | dB | | RMS input dynamic voltage | Nominal supply voltages, TA = 25 °C, See Note 6 and Figure 8 | 2.17 | 2.20 | 2.23 | V | | Temperature coefficient of RMS input dynamic voltage range | Nominal supply voltages, | | · | -0.5 | mV/°C | | Change in RMS input dynamic voltage range | Supply voltages changing ±5%, TA = 25°C, See Note 6 | | | ±18 | mV | | RMS output dynamic voltage range | Nominal supply voltages, T <sub>A</sub> = 25 °C | 2.13 | 2.16 | 2.19 | | | Temperature coefficient of RMS output dynamic voltage range | Nominal supply voltages | · | | -0.5 | mV/°C | | Change in RMS output dynamic voltage range | Supply voltages changing ±5%, TA = 25°C | | · · · · · | ±18 | mV<br>: | | Self-loop gain | P <sub>I</sub> = 0 dBm 0 at 1.02 kHz,<br>See Note 7 and Figure 7 | | -0.2 | | dB | $^* Typical values are at T_A = 25\,^{o}C, \, V_{DD} = 12$ V, $V_{CC}$ = 5 V, $V_{BB}$ = -5 V. NOTES: 5. The input to PCM IN is a repetitive digital word sequence specified in CCITT Recommendation G.711. Measurement is made at ANLG OUT. Limits are not corrected for (sin x)/x degradation and no C-message-weighted filter is used. See Table 2 on Page 15. 6. In the dc procedure, the positive and negative clipping levels are measured and dynamic voltage range is calculated. In the ac procedure, a sinusoidal input signal to ANLG IN is used and input dynamic voltage range is measured directly. 7. The CODEC acts as both encoder and decoder (PCM OUT = PCM IN) in a digital loop-back configuration. Specified gain is in addition to normal (sin x)/x insertion loss. See Note 8. 8. In the term $(\sin x)/x$ $x = \pi \frac{\text{measurement frequency}}{\text{sampling frequency}}$ ## 55C 33959 D TYPES TCM2910A, TCM4110, TCM4910 PCM μ-LAW COMPANDING CODECS T-75-11-05 ## gain tracking error at f = 1.02 kHz \* | PARAMETER | | | TEST CONDITIONS | MOST<br>NEG. | TYP | MOST<br>POS. | UNIT | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|------------------------|--------------|-----|--------------|------|--| | | | P <sub>I</sub> = | - 37 dBm0 to 0 dBm0 | -0.4 | | 0.4 | | | | End-to-end gain tracking | ALL | P <sub>I</sub> = | -50 dBm0 to -37 dBm0 | -0.8 | | 0.8 | dB | | | error (see Figure 6) | • | P <sub>I</sub> = | -55 dBm0 to -50 dBm0 | -2.4 | | 2.4 | | | | | | P <sub>I</sub> = | -37 dBm0 to 0 dBm0 | -0.3 | | 0.3 | | | | المناه ويوريه والوالي | TÇM2910A | P <sub>I</sub> = | -50 dBm0 to -37 dBm0 | -0.9 | | 0.9 | dB | | | | | P <sub>1</sub> = | - 55 dBm0 to - 50 dBm0 | -1.5 | | 1.5 | | | | Half-channel gain tracking<br>error (encoder only<br>with ideal decoder)<br>See Figure 8 | | P <sub>I</sub> = | -37 dBm0 to 0 dBm0 | -0.25 | | 0.25 | | | | | TCM4110 | P1 = | -50 dBm0 to -37 dBm0 | -0.5 | | 0.5 | dB | | | | | P <sub>1</sub> = | -55 dBm0 to -50 dBm0 | -1.2 | | 1.2 | | | | | | P <sub>1</sub> = | -37 dBm0 to 0 dBm0 | -0.27 | | 0.27 | | | | ments and the company of the co | TCM4910 | P <sub>1</sub> = | -50 dBm0 to -37 dBm0 | -0.7 | | 0.7 | dB | | | | - | P <sub>1</sub> = | -55 dBm0 to -50 dBm0 | -1.2 | | 1.2 | | | | | | P <sub>1</sub> = | -37 dBm0 to 0 dBm0 | -0.3 | | 0.3 | | | | THE TOTAL STATE OF THE | TCM2910A | P <sub>1</sub> = | -50 dBm0 to -37 dBm0 | -0.9 | | 0.9 | dB | | | | | P <sub>1</sub> = | - 55 dBm0 to - 50 dBm0 | -1.5 | | 1.5 | 1 | | | Half-channel gain tracking | • | P <sub>1</sub> = | -37 dBm0 to 0 dBm0 | -0.25 | - | 0.25 | | | | with ideal encoder) | TCM4110 | P <sub>I</sub> = | -50 dBm0 to -37 dBm0 | -0.5 | - : | 0.5 | dB | | | | | P <sub>i</sub> = | - 55 dBm0 to - 50 dBm0 | -1.2 | | 1.2 | | | | See Figure 8 - · · · | · - 5 | P <sub>t</sub> = | -37 dBm0 to 0 dBm0 | -0.27 | | 0.27 | | | | | TCM4910 | P <sub>I</sub> = | -50 dBm0 to -37 dBm0 | -0.7 | | 0.7 | dB . | | | - | | P <sub>i</sub> = | - 55 dBm0 to - 50 dBm0 | -1.2 | | 1.2 | 1 | | ## transmission characteristics (see Figure 8), f = 1.02 kHz (unless otherwise noted) | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|-----------|---------|---------| | Signal-to-total-distortion ratio, C-Message weighting, End-to-End | - | | See Figu | re 9 | | | Signal-to-total-distortion ratio, C-message weighting (half-channel) | | S | ee Figure | s 8 & 9 | | | Harmonic distortion (2nd or 3rd overtone) measured at ANLG OUT, See Figure 8. | $P_1 = 0 \text{ dBm0}$ | | -48 | -44 | dB | | Encoder idle-channel noise measured at mid-tread | no external auto zero<br>See Figure 4 | | 2 | 10 | dBrncO | | (no quantizing noise) C-message weighting with no signaling | with external auto zero<br>See Figure 5 | | 8 | | автісо | | Encoder idle-channel noise measured at the riser (quantizing noise in C-message weighting, no signaling | ncluded) | | | 17 | dBrncO | | Encoder idle-channel noise measured at mid-tread | no external auto zero<br>See Figure 4 | | 10 | 13 | dBrnc0 | | (no quantizing noise), C-message weighting, 6th and 12th frame signaling per AT&T System requirements | with external auto zero<br>See Figure 5 | | 13 | | dBirico | | Decoder idle-channel noise, no sign-bit toggling, no signaling, quiet code (serial 11111111 to PCM IN) | | | -10 | 7 | dBrnc0 | | Decoder idle-channel noise with sign-bit toggling, no signaling, quiet code (serial 11111111 to PCM IN) | | | 13 | 17 | dBrncO | ## Texas Instruments 682 8961724 TEXAS INSTR (LIN/INTFC) 55C 33960 T-75-11-05 | | | | | ditions | icos nots 101 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-----------|------------|----------------|--| | the state of the second | Ander recommended | randas ot | operating | COHURTIONS | 1200 11010 101 | | | clock timing requirements | OABL IBCOMMISSINGO | i langus e. | | | | | | | | | | | | | | | | MIN N | OM MAX | UNIT | |---------------------------------|-----------------------------------------------------------|-------|---------------------------------------|------| | | PARAMETER Clock period for CLKX, CLKR(2.048-MHz systems) | 485 | · · · · · · · · · · · · · · · · · · · | ns | | t <sub>c</sub> (CLK) | Rise and fall times for CLKX, CLKR, and CLKC | 5 | 30 | ns | | t <sub>r</sub> , t <sub>f</sub> | Clock pulse duration for CLKX, CLKR, and CLKC | 215 | | ns | | tw(CLK) | Clock duty cycle [tw/CLK)/tc/CLK)] for CLKX and CLKR | 45 | 55 | % | ## transmit timing requirements over recommended ranges of operating conditions (see note 10) | | DADAMETER | MIN | NOM MAX | UNIT | |-----------------------------------------------|--------------------------------------------------------------------------------------------|-----|---------|-------| | | PARAMETER | | | time | | t <sub>conv</sub> (X) | Analog input conversion time referenced to leading edge of transmit time slot,(see Note 9) | 20 | | slots | | <del> </del> | Frame sync delay time | 20 | 150 | ns | | t <sub>d(FSX)</sub> | Setup time before Bit 7 falling edge | 0 | | ns | | <sup>t</sup> su(SIGX)<br><sup>t</sup> h(SIGX) | Hold time after Bit 8 falling edge | 100 | | ns | ## receive timing requirements over recommended ranges of operating conditions (see note 10) | | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------------|------------------------------------------------------|----------|---------------|-----|---------------| | | Analog output update from leading | 7 1/16 | | | time<br>slots | | t <sub>d(FSR)</sub> | edge of the channel time slot Frame sync delay time | 20 | | 150 | ns | | t <sub>su(PCM IN)</sub> | Receive data setup time | 20<br>60 | <del></del> . | | ns<br>ns | | th(PCM IN) | Receive data hold time | | | | L | ## control (microcomputer operation) timing requirements over recommended ranges of operating conditions | | | | MIN | NOM | MAX | UNIT | |---------------------|-------------------------|---|-----|--------|-----------|------| | | PARAMETER | · | | 140111 | 1017-07-0 | | | + | Control data setup time | | 100 | | | ns | | <sup>T</sup> su(DC) | | | 100 | | | ns | | things | Control data hold time | | | | | | # propagation delay times over recommended ranges of operating conditions (see note 10 and timing diagrams) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|-----|------|------| | <sup>t</sup> pd1 | From rising edge of transmit clock Bit 1 to Bit 1 data valid at PCM OUT (data enable time on time slot entry) | C <sub>L</sub> = 0 to 100 pF | 50 | | 180 | ns | | <sup>t</sup> pd2 | From falling edge of transmit clock Bit n<br>to Bit n+1 data valid at PCM OUT<br>(data valid time) | C <sub>L</sub> = 0 to 100 pF | 80 | | 230 | ns | | t <sub>pd3</sub> | From falling edge of transmit clock Bit 8<br>to Bit 8 Hi-Z at PCM OUT<br>(data float time on time slot exit) | C <sub>L</sub> = 0, See Note 10 | 75 | | 245 | ns . | | t <sub>pd4</sub> | From rising edge of transmit clock Bit 1 to TSX active (low) (time slot enable time) | C <sub>L</sub> = 0 to 100 pF | . 30 | | 220 | nş | | t <sub>pd5</sub> | From falling edge of transmit clock Bit 8 to TSX inactive (high) (time slot disable time) | C <sub>L</sub> = 0, See Note 10 | . 70 | | 225 | ns | | t <sub>pd6</sub> | From falling edge of receive clock Bit 8 on signaling frames to updated signaling bit on SIGR output (receive signaling update time) | | | | 1000 | ns | NOTES: 9. The 20-time-slot minimum ensures that the complete A/D conversion will take place under any combination of receive interrupt or asynchronous operation of the CODEC. If only the transmit channel is operated, the A/D conversion can be completed in a minimum of 11 time slots. 10. All timing parameters are referenced to 2 V except tpd3 and tpd5, which reference a high-impedance state. TEXAS INSTR {LIN/INTFC} 55 DE 8961724 0033961 3 ## TYPES TCM2910A, TCM4110, TCM4910 PCM μ-LAW COMPANDING CODECS VALID FIGURE 1b - TRANSMIT OUTPUT TIMING DON'T CARE SIGX INPUT FIGURE 2a - RECEIVE FRAME SYNCHRONIZATION TIMING FIGURE 26 - RECEIVE INPUT TIMING FIGURE 3 - CONTROL TIMING 8961724 TEXAS INSTR (LIN/INTFC) 550 33962 T-75-11-05 ### power supply rejection and crosstalk attenuation... | | PARAMETER | TEST CON | MIN | TYP* | MAX. | UNIT | | |-------|------------------------------------------------|----------------|-------------|------|------|------|----| | SVRR1 | V <sub>DD</sub> supply voltage rejection ratio | Decoder alone, | See Note 11 | 45 | 55 | | dB | | SVRR2 | V <sub>BB</sub> supply voltage rejection ratio | Decoder alone, | See Note 11 | 35 | 38 | | dB | | SVRR3 | V <sub>CC</sub> supply voltage rejection ratio | Decoder alone, | See Note 11 | 50 | 80 | | dB | | SVRR4 | V <sub>DD</sub> supply voltage rejection ratio | Encoder alone | | 50 | 75 | | dB | | SVRR5 | V <sub>BB</sub> supply voltage rejection ratio | Encoder alone | | 45 | 70 | | dB | | SVRR6 | V <sub>CC</sub> supply voltage rejection ratio | Encoder alone | | 50 | 85 | | dB | | SVRR7 | V <sub>DD</sub> supply voltage rejection ratio | Self loop, | See Note 12 | 40 | 50 | | dB | | SVRR8 | V <sub>BB</sub> supply voltage rejection ratio | Self loop, | See Note 12 | 35 | 38 | | dB | | SVRR9 | V <sub>CC</sub> supply voltage rejection ratio | Self loop, | See Note 12 | 50 | 80 | | dB | | XT | Crosstalk attenuation | See Figure 10, | See Note 13 | 75 | >80 | | dB | <sup>\*</sup>Typical values are for $T_A = 25$ °C and nominal power supply voltages. - NOTES: 11. With the test device acting as a decoder, a 200 mV peak-to-peak, 1.02-kHz signal is applied to the appropriate supply pin and measurements are made at the remote encoder output with the decoder in idle-channel conditions. - 12. With the test device acting as encoder and decoder, a 200 mV peak-to-peak, 1.02-kHz signal is applied to the appropriate supply pin and measurements are made at the decoder output with the encoder in idle-channel conditions. - 13. The analog input power is 0 dBm0 at 1.02 kHz and the decoder is under idle-channel conditions, Measurement is made at ANLG OUT. ### TYPICAL APPLICATION INFORMATION FIGURE 4 – ANALOG INTERFACE WITHOUT EXTERNAL AUTO ZERO And the second of o T-75-11-05 ### TYPICAL APPLICATION INFORMATION FIGURE 5 - ANALOG INTERFACE WITH EXTERNAL AUTO ZERO #### PARAMETER MEASUREMENT INFORMATION FIGURE 6 - END-TO-END GAIN TEST CIRCUIT FIGURE 7 - SELF-LOOP GAIN TEST CIRCUIT W & G: WANDEL AND GOLTERMANN ## PARAMETER MEASUREMENT INFORMATION FIGURE 8-TRANSMISSION PARAMETER TEST CIRCUIT W & G: WANDEL AND GOLTERMANN FIGURE 9 - SIGNAL-TO-TOTAL-DISTORTION RATIO POST OFFICE BOX 225012 • DALLAS, TEXAS 75265 T-75-11-05 ### PARAMETER MEASUREMENT INFORMATION #### **DIGITAL-TO-ANALOG TEST** #### ANALOG-TO-DIGITAL TEST FIGURE 10 - CROSSTALK ATTENUATION TEST CIRCUIT W & G: WANDEL AND GOLTERMANN TABLE 2 $\mu\text{-LAW DIGITAL WORD SEQUENCE FOR THE DIGITAL }$ MILLIWATT RESPONSE PER CCITT RECOMMENDATION G.711 | | | | Bit Number | | | | | | | | | |-------------|---|---|------------|---|---|---|---|---|---|--|--| | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | | | 2 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | | Jec. | 3 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | | | 4 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | | Z | 5 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | | Word Number | 6 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | | _ | 7 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | | | 8 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | TABLE $3a - \mu$ - LAW, POSITIVE INPUT VALUES Reproduced from $CCITT^{\ddagger}$ (Volume III -2 on Line Transmission) Recommendation G.711 on Pulse Code Modulation of Voice Frequencies | <u> </u> | <u> </u> | | tion G./11 on P | uise Code Modu | lation of Voice Frequenci | | | |-------------------|----------------------------|-------------------|-----------------|-------------------------------|--------------------------------------------------|----------------------|-----------------| | 1 | 2 | 3 | . 4 | 5 | . 6 | 7 | 8 | | | Number | Value | Donistan | Danisian | Character signal | Value | Decoder | | Segment<br>number | of intervals<br>X interval | at segment<br>end | Decision value | Decision value x <sub>n</sub> | (see Note 3) | at decoder output yn | output<br>value | | | size | points | number n | (see Note 1) | Bit number | (see Note 4) | number | | | | | | | 1 2 3 4 5 6 7 8 | | | | _ | | 8159 | (128) | (8159) — | | 8031 | 127 | | | | | 127 | 7903 — | 10000000 | - 8031 | 12/ | | 8 | 16 × 256 | | | | (see Note 2) | | į | | | | | i<br>113 | 4319 — | <u> </u> | | 1 | | | | 4063 | 112 | 4063 - | 10001111 | - 4191<br>I | 112<br>! | | 7 | 16 × 128 | ,,,,, | 112 | | (see Note 2) | | ! | | ′ | 10 / 120 | | 97 | 2143 — | (300 11010 2) | ] | į | | | | Commence | : | | 10011111 | 2079 | 96 | | | | 2015 | 96 | 2015 — | | | į | | 6 | 16 × 64 | | | | (see Note 2) | | i i | | | | | 81 | 1055 — | 10101111 | 1023 | 80<br>80 | | | | 991 | 80 | 991 - | <del> </del> | 4 ! ! | . ! | | 5 | 16 × 32 | ş, er | | *** | (see Note 2) | | | | | | | 65 | 51i <b>–</b> | 1 | 495 | 64 | | | | 479 | 64 | 479 - | 1011111 | - <sup>493</sup> | 1 | | 4 | 16 × 16 | | | | (see Note 2) | | | | | | | 1<br>49 | i<br>239 – | | i | i | | | | 223 | 48 | 223 — | 11001111 | 231 | 48<br>I | | • | 16 × 8 | 223 | Ï | 223 | (see Note 2) | | . ! | | 3 | 10 X 8 | | 1 - 1 | . | (See Note 2) | | | | | | | 33 | 103 - | 11011111 | - 99 | 32 | | | | - 95 | 32 | 95 - | | 1 ! | 1 | | 2 | 16 × 4 | - | | | (see Note 2) | | i | | | | ~ . | 17 | 35 - | 11101111 | - i<br>- 33 | i<br>16 | | | | 31 | 16 | 31 - | | | İ | | | 15 × 2 | | | | (see Note 2) | | ļ | | | | | 2 | 3 - | <del> </del> | - | | | 1 | | | 1 | 1 - | 1111110 | 2 | 1 | | | 1 × 1 | | 0 | 0 - | -11111111 | _ 0 | . 0 | | * | | | " | l | I | Ĭ | 1 | NOTES: 1. 8159 normalized value units correspond to the value of the on-chip voltage reference. 2. The PCM word corresponding to positive input values between two successive decision values numbered n and n + 1 (see column 4) is (255 - n) expressed as a binary number. 3. The PCM word on the highways is the same as the one shown in column 6. 4. The voltage output on the ANLG OUT lead is equal to the normalized value given in the table, augmented by an offset. The offset value is approximately 15 mV. 5. X128 is a virtual decision value. ‡ The International Telegraph and Telephone Consultative Committee. Published by the International Telecommunication Union, Geneva, Switzerland. T-75-11-05 #### TABLE $3b - \mu$ - LAW, NEGATIVE INPUT VALUES Reproduced from CCITT<sup>‡</sup> (Volume III - 2 on Line Transmission) nendation G.711 on Pulse Code Modulation of Voice Frequencies | | r | Necommendati | 5.711 OH FU | ise Code Modula | tion of Voice Frequencie | 1 | | |-------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|--------------------------|----------------------|-----------------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | Number | Value | | <u> </u> | Character signal | Value | Decoder | | Segment<br>number | of intervals<br>X interval | at segment<br>end | Decision value | Decision value x <sub>n</sub> | (see Note 3) | at decoder output yn | output<br>value | | number | size | points * | number n | (see Note 1) | Bit number | (see Note 4) | number | | | | | | | 1 2 3 4 5 6 7 8 | <u> </u> | · | | <b>A</b> | | | 0 | o · — | | <u> </u> | Ó | | | 1 × 1 | | 1 | -1 <del></del> | 0111111 | | | | 1 | | - | , | : -3 <b>-</b> | 01111110 | -2 | . 1<br>! | | | 15 × 2 | ام به المساحد المساحد | | g | (see Note 2) | | ! | | ÷ | 15 X Z | | | 31 - | (300 11010 2) | | | | | | -31 | 16 | -31 - | 01101111 | -33 | 16 | | | \$ | 1 47 <b>\$</b> , 2 4 | 17 | -35 <del>-</del> | | | | | 2 · | ∘16 × 4····· | and the second s | i | | (see Note 2) | | | | | 1 | 95 | 32 | -95 <b>-</b> | 0101111 | 99 | i<br>32 | | | | | 33 | 1 -103 - | 01011111 | | Ĩ | | 3 | . 16 × 8 | | | | (see Note 2) | | į | | _ | | -223 | 48 | -223 — | <u> </u> | | | | | _ | 2.25 | 49 | <b>−239 −</b> | 01001111 | -231 | 48<br>1 | | | : | | 49 | -239 — | ( )/ ( ) | | 1 | | 4 | 16 × 16 | | | | (see Note 2) | | | | | | -479 | -64 | 479 <del></del> | 00111111 | -495 | 64 | | | | | 65 | -511 <b>-</b> - | | <b>-</b> | . ! | | 5 | 16 × 32 | | i | | (see Note 2) | | | | | | -991 | 80 | -991 <b>-</b> | | - 1 | i<br>80 | | | | | 81 | _1055 <del>_</del> | 00101111 | 1023<br>- ! | • | | .6 | 16 × 64 | | | | (see Note 2) | | | | | | -2015 | 96 | -2015 <b>-</b> | | - | İ | | | | 2013 | 97 | -2143 — | 00011111 | -2079 | 96<br>1 | | _ | | | ļ | -2143 | (con Nata 2) | | | | 7 | 16 × 128 | | | | (see Note 2) | | | | | | 4063 | 112 | -4063 <b>-</b> | 00001111 | -4191 | 112 | | | | | 113<br>1 | -4319 <b>-</b> | (see Note 2) | 1 ! | | | 8 | 16 × 256 | | 126 | −76 <b>4</b> 7 <b>−</b> | | | 126 | | * | | | 127 | 7903 <b>-</b> - | 00000001 | 4 | 1 | | | | -8159 | (128) | (-8159) | 00000000 | -8031 | 127 | | | | 1 | \ \20, | ` | | | L | NOTES: 1. 8159 normalized value units correspond to the value of the on-chip voltage reference. 2. The PCM word corresponding to negative input values between two successive decision values numbered n and n + 1 (see column 4) is (255 - n) expressed as a binary number. 3. The PCM word on the highways is the same as the one shown in column 6. 4. The voltage output on the ANLG OUT lead is equal to the normalized value given in the table, augmented by an offset. The offset value is approximately 15 mV. \$\frac{1}{2}\$ The International Telegraph and Telephone Consultative Committee. \$\frac{1}{2}\$ Published by the International Telecommunication Union, Geneva, Switzerland. ## TYPICAL APPLICATION INFORMATION ## Codec Interface with TCM2912A Filter 18