# 13-BIT SERIES-PARALLEL CONVERTER # **GENERAL DESCRIPTION** The TEA1017 is a bipolar integrated circuit intended to drive displays, triacs and relays and small stepper motors. The data is serially shifted into the device and is stored in 13 latches that drive the outputs. # **Features** - TTL and CMOS compatible inputs - Outputs drive load in both directions - Power-on reset makes outputs floating - Wide supply voltage range # **QUICK REFERENCE DATA** | Supply voltage range | Vcc | 4,5 to 18 V | |-------------------------------------|------------------|-------------| | Output current, each output | IOL; —IOH max | . 80 mA | | Clock frequency | fCLK max | . 50 kHz | | Operating ambient temperature range | T <sub>amb</sub> | 0 to +80 °C | f.dzsc.com 18-lead DIL; plastic (SOT102). Fig. 1 Block diagram. #### **FUNCTIONAL DESCRIPTION** The control logic performs a key function in this device. It checks whether the input information has the correct format: a DLEN signal that has been HIGH during 14 clock pulses, and a DATA signal with its first bit LOW. When the format is found to be correct, the 15th clock pulse makes the control logic generate a signal that loads the content of the first 13 bits of the shift register into 13 latches. These drive the output stages. # "Acknowledge" (pin 4) After the 15th clock pulse an acknowledge signal drives the DATA pin to LOW. To use this information the DATA should be programmed HIGH and an open collector-device, or a series resistor should be used on the DATA-input. This signal is valid till the next clock pulse, LOW-to-HIGH transition, see Fig. 3. # Supply VCC (pin 7) The supply current of the TEA1017 is regulated internally. This permits the circuit to be used over a very wide range of supply voltages, viz. 4,5 to 18 V, with little variation of supply current. The circuit has a power-on reset arrangement that resets the circuit and sets the outputs to a high-impedance state. It requires a rise-time of the supply larger than 3 us/V. # DATA input (pin 4) The circuit requires input information on the DATA input consisting of 14 bits, the first bit being LOW. This information should be synchronous with the clock pulse. Data is loaded into the shift register at HIGH-to-LOW transitions of the clock pulse. ### Data line enable input DLEN (pin 5) A HIGH level on the DLEN input enables the shift register. This HIGH level should have a duration of 14 clock pulses (see Fig. 3). After the DLEN input has returned to LOW the subsequent (15th) clock pulse transfers the contents of the shift register to the latches and then to the outputs. # Clock input CLK (pin 6) The shift register shifts at the HIGH to LOW transitions of the clock pulse. The clock signal may be a continuously running clock or a clock burst of 15 clock pulses. # Outputs Q1 to Q13 The outputs are capable of supplying a load current in both directions, i.e. they can drive a load to the supply (VCC) or to ground (VEE). Fig. 2 Pinning diagram. # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | Vcc | max. | 18 V | |-------------------------------------|------------------|-----------|------------| | Input voltage range, all inputs | $v_l$ | −0,3 to V | CC +0,3 V | | Output current, all outputs | | | | | HIGH | —IОН | max. | 150 mA | | LOW | lor | max. | 150 mA | | Total power dissipation * | P <sub>tot</sub> | max. | 1,4 W | | Storage temperature range | $T_{stg}$ | -40 · | to +150 °C | | Operating ambient temperature range | T <sub>amb</sub> | 0 : | to + 80 °C | <sup>\*</sup> See Fig. 4. CHARACTERISTICS $V_{CC}$ = 4,5 to 18 V; $V_{EE}$ = 0 V; $T_{amb}$ = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------|------------------------------------|----------|-------------|----------|----------| | Supply (pin 7) | | | | | | | Supply current during normal operation, unloaded at V <sub>CC</sub> = 4,5 V at V <sub>CC</sub> = 18 V | lcc<br>lcc | <u>-</u> | 45<br>50 | 60<br>70 | mA<br>mA | | during power-on blanking, unloaded<br>at V <sub>CC</sub> = 4,5 V<br>at V <sub>CC</sub> = 18 V | lcc<br>lcc | <u>-</u> | 1,5<br>5 | 2<br>7 | mA<br>mA | | Supply voltage rise time to ensure power on reset | | 3 | _ | _ | μs/V | | Clock input CLK (pin 6) | | | | | | | Input voltage<br>HIGH<br>LOW | V <sub>IH</sub><br>V <sub>IL</sub> | 2<br>- | _<br>_ | _<br>0,8 | V<br>V | | Input current HIGH at VCLKH = 2 V LOW at VCLKL = 0,4 V | <br> | _<br>_ | _<br>_ | 10<br>10 | μΑ<br>μΑ | | Clock pulse duration<br>HIGH<br>LOW | tWH<br>tWL | 8<br>10 | _<br>_ | _<br>_ | μs<br>μs | | DATA input (pin 4) | | | | | | | Input voltage<br>HIGH<br>LOW | VIH<br>VIL | 2<br>- | <u> </u> | _<br>0,8 | V | | Input current<br>HIGH at V <sub>IH</sub> = 2 V<br>LOW at V <sub>IL</sub> = 0,4 V | | _<br>_ | _<br>_<br>_ | 10<br>10 | μΑ<br>μΑ | | DATA input in sink current<br>ACK = TRUE | IDACK | 1 | _ | _ | mA | | Data line enable input DLEN (pin 5) | | | | | | | Input voltage<br>HIGH<br>LOW | VIH<br>VIL | 2<br>- | _<br>_ | _<br>0,8 | V<br>V | | Input current HIGH at V <sub>5-3</sub> = 2 V LOW at V <sub>5-3</sub> = 0,4 V | 11H<br>-11L | _<br> | | 10<br>10 | μA<br>μA | # TEA1017 # **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------|-------------|----------|----------| | Outputs Q1 to Q13 | | | | | | | Output voltage during normal operation<br>HIGH at -I <sub>OH</sub> = 80 mA<br>LOW at I <sub>OL</sub> = 80 mA | V <sub>OH</sub><br>V <sub>OL</sub> | V <sub>CC</sub> –1,5 | <u> </u> | _<br>1 | V | | Output current during power-on reset<br>HIGH<br>LOW | −l0H | <u>-</u><br>- | _<br>_ | 10<br>10 | μΑ<br>μΑ | | Rise and fall times: no maximum | | | | | | | Minimum times as V <sub>CC</sub> = 4,5 volts (see Fig. 3) | | | | | | | Set-up time ENABLE | tSUDL | 2,8 | _ | _ | μs | | Hold time ENABLE | <sup>t</sup> HDL | 5,0 | <del></del> | | μs | | Set-up time DATA | tSDA | 0 | 5 m | | μs | | Hold time DATA | tHDA | 2,8 | | _ | μs | | Set-up time LOAD | tSLO | 1,4 | _ | _ | μs | | Pulse width LOW | tWL | 10 | _ | - | μs | | Pulse width HIGH | tWH | 8 | _ | _ | μs | | Max. clock input frequency = 1/(tWH + tWL) | f <sub>max</sub> | _ | _ | 50 | kHz | | Propagation delay | - | | | | | | clock to outputs | tPCQ | _ | - | 8,5 | μs | | acknowledge<br>acknowledge release | <sup>t</sup> PCA | - ! | - | 6 | μs | | acknowledge release | <sup>t</sup> PCAR | _ | - | 6 | μs | Fig. 3 Bus timing characteristics. Fig. 4 Derating curve. # **APPLICATION INFORMATION** - From the buffer-capacitors C1 of the power supply the supply connections to the TEA1017 and the loads should be separated. An extra capacitor of 10 μF with good high-frequency characteristics should be mounted across the V<sub>CC</sub> and V<sub>EE</sub> connections as close as possible to the TEA1017. - 2. If no use is made of the acknowledge information it is advised to program the data-output from the controller to LOW during the time ACK is valid. To use the acknowledge information the data-output has to be programmed HIGH. When a push-pull controller device is used a series resistor has to be connected in the data-line between the controller and TEA1017. The ACK may be sensed on the TEA1017-side of this resistor. See Fig. 5. Note. ACK is removed from the data-line after the next LOW-to-HIGH transition of the clock-line with a maximum delay of 6 $\mu$ s. (tp<sub>CA</sub> maximum). Fig. 5 TEA1017 with 3 loads to $V_{CC} Q = 0$ and 3 loads to $V_{EE} Q = 1$ .