### TIBPAL20R4-10M供应商 TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X™ PAL<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

- **High-Performance Operation:** fmax (no feedback) TIBPAL20R' -7C Series . . . 100 MHz TIBPAL20R' -10M Series . . . 62.5 MHz fmax (internal feedback) TIBPAL20R' -7C Series ... 100 MHz TIBPAL20R' -10M Series . . . 62.5 MHz fmax (external feedback) TIBPAL20R' -7C Series .... 74 MHz TIBPAL20R' -10M Series . . . 50 MHz **Propagation Delay** TIBPAL20L8-7C Series ... 7 ns Max TIBPAL20L8-10M Series ... 10 ns Max
- Functionally Equivalent, but Faster Than **Existing 24-Pin PLD Circuits**
- **Preload Capability on Output Registers** Simplifies Testing
- Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High)
- Package Options Include Both Plastic and • **Ceramic Chip Carriers in Addition to Plastic** and Ceramic DIPs
- **Security Fuse Prevents Duplication**
- **Dependable Texas Instruments Quality and** Reliability

| DEVICE  | I<br>INPUTS | 3-STATE REGISTERED<br>O OUTPUTS Q OUTPUTS |                     | I/O<br>PORT<br>S |
|---------|-------------|-------------------------------------------|---------------------|------------------|
| PAL20L8 | 14          | 2                                         | 0                   | 6                |
| PAL20R4 | 12          | 0                                         | 4 (3-state buffers) | 4                |
| PAL20R6 | 12          | 0                                         | 6 (3-state buffers) | 2                |
| PAL20R8 | 12          | 0                                         | 8 (3-state buffers) | 0                |

TIBPAL20L8' C SUFFIX ... JT OR NT PACKAGE **M SUFFIX ... JT PACKAGE** 

| (TOP VIEW) |                                                 |                                                                                                        |  |  |  |  |  |
|------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|            | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 24 V <sub>CC</sub><br>23 I<br>22 O<br>21 I/O<br>20 I/O<br>19 I/O<br>18 I/O<br>17 I/O<br>16 I/O<br>15 O |  |  |  |  |  |
|            | 11<br>12                                        | 14 ]  <br>13 ]                                                                                         |  |  |  |  |  |



(TOP VIEW)



NC - No internal connection Pin assignments in operating mode

### description

These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT-X™ circuits combine the latest Advanced Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for guick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are available for futher reduction in board space.

All of the register outputs are set to a low level during power-up. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence.

The TIBPAL20' C series is characterized from 0°C to 75°C. The TIBPAL20' M series is characterized for operation over the full military temperature range of -55°C to 125°C.

These devices are covered by U.S. Patent 4,410,987. IMPACT-X is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Advanced Micro Devices Inc.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters



### TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995

TIBPAL20R4' C SUFFIX ... JT OR NT PACKAGE M SUFFIX ... JT PACKAGE



TIBPAL20R6' C SUFFIX ... JT OR NT PACKAGE M SUFFIX ... JT PACKAGE





| •     |                                                 |                            |                                                                   |
|-------|-------------------------------------------------|----------------------------|-------------------------------------------------------------------|
|       | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 21<br>20<br>19<br>18<br>17 | )<br> <br> |
| 10    |                                                 | 15                         | JQ                                                                |
|       | 11<br>12                                        | 14                         |                                                                   |
| GND [ | 12                                              | 13                         | ] OE                                                              |



Pin assignments in operating mode



Ц9

L 10

111

. 12 13 14 15 16 17 18

GNC GND

NC - No internal connection

21 L Q

20 0 Q

Ø

functional block diagrams (positive logic)



TIBPAL20R4'



 $\bigcirc$  denotes fused inputs



# TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X TM PAL® CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995

### functional block diagrams (positive logic)



TIBPAL20R8'



 $\bigcirc$  denotes fused inputs







### TIBPAL20R4-7C TIBPAL20R4-10M HIGH-PERFORMANCE IMPACT-X TM PAL® CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995









### TIBPAL20R8-7C TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995





## TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE *IMPACT-X*™ *PAL*<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)    |                |
|-------------------------------------------------|----------------|
| Input voltage (see Note 1)                      | 5.5 V          |
| Voltage applied to disabled output (see Note 1) | 5.5 V          |
| Operating free-air temperature range            | 0°C to 75°C    |
| Storage temperature range                       | -65°C to 150°C |

NOTE 1: These ratings apply except for programming pins during a programming cycle.

### recommended operating conditions

|                     |                                                       |      | MIN  | NOM                                                                    | MAX  | UNIT |
|---------------------|-------------------------------------------------------|------|------|------------------------------------------------------------------------|------|------|
| VCC                 | Supply voltage                                        |      | 4.75 | 5                                                                      | 5.25 | V    |
| VIH                 | High-level input voltage (see Note 2)                 |      | 2    |                                                                        | 5.5  | V    |
| VIL                 | Low-level input voltage (see Note 2)                  |      |      |                                                                        | 0.8  | V    |
| IOH                 | High-level output current                             |      |      |                                                                        | -3.2 | mA   |
| IOL                 | Low-level output current                              |      |      |                                                                        | 24   | mA   |
| fclock <sup>†</sup> | Clock frequency                                       |      | 0    |                                                                        | 100  | MHz  |
| tw‡                 | Pulse duration, clock (see Note 2)                    | High | 5    |                                                                        |      | ns   |
| 'W'                 |                                                       | Low  | 5    | 4.75 5 5.25<br>2 5.5<br>0.8<br>-3.2<br>24<br>0 100<br>5<br>5<br>7<br>0 |      | 110  |
| t <sub>su</sub> †   | Setup time, input or feedback before clock $\uparrow$ |      | 7    |                                                                        |      | ns   |
| th‡                 | Hold time, input or feedback after clock $\uparrow$   |      | 0    |                                                                        |      | ns   |
| TA                  | Operating free-air temperature                        |      | 0    | 25                                                                     | 75   | °C   |
|                     |                                                       |      |      |                                                                        |      |      |

 $^{\dagger}\,f_{clock},\,t_{W}^{},\,t_{SU}^{},$  and  $t_{h}^{}$  do not apply for TIBPAL20L8'.

NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment.



## TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE *IMPACT-X*™ *PAL*<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

| electrical characteristics over | recommended operatin | ng free-air temperature range |
|---------------------------------|----------------------|-------------------------------|
|                                 |                      | <b>J</b>                      |

| PARAMETER          |                           | TEST CONDITIONS           |              | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|--------------------|---------------------------|---------------------------|--------------|-----|------------------|------|------|
| VIK                | V <sub>CC</sub> = 4.75 V, | lı = – 18 mA              |              |     | -0.8             | -1.5 | V    |
| VOH                | V <sub>CC</sub> = 4.75 V, | I <sub>OH</sub> = -3.2 mA |              | 2.4 | 3.2              |      | V    |
| VOL                | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 24 mA   |              |     | 0.3              | 0.5  | V    |
| lozн‡              | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 2.7 V    |              |     |                  | 100  | μΑ   |
| I <sub>OZL</sub> ‡ | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0.4 V    |              |     |                  | -100 | μΑ   |
| Ц                  | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 5.5 V    |              |     |                  | 100  | μΑ   |
| IIH‡               | V <sub>CC</sub> = 5.25 V, | VI = 2.7 V                |              |     |                  | 25   | μA   |
| IIL‡               | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 0.4 V    |              |     | -80              | -250 | μΑ   |
| IOS§               | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0.5 V    |              | -30 | -70              | -130 | mA   |
| ICC                | V <sub>CC</sub> = 5.25 V, | $V_{I} = 0,$              | Outputs open |     | 150              | 210  | mA   |
| Ci                 | f = 1 MHz,                | V <sub>I</sub> = 2 V      |              |     | 5                |      | pF   |
| Co                 | f = 1 MHz,                | $V_{O} = 2 V$             |              |     | 6                |      | pF   |
| C <sub>clk</sub>   | f = 1 MHz,                | $V_{CLK} = 2 V$           |              |     | 6                |      | pF   |

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          | FROM<br>(INPUT)                                   |            | TO<br>(OUTPUT)           | TEST CONDITION | MIN | түр† | MAX | UNIT |
|--------------------|---------------------------------------------------|------------|--------------------------|----------------|-----|------|-----|------|
|                    | w                                                 | ithout fee | edback                   |                | 100 |      |     |      |
| f <sub>max</sub> ¶ | with internal feedback<br>(counter configuration) |            |                          | 100            |     |      | MHz |      |
|                    | with external feedback                            |            |                          | 74             |     |      |     |      |
|                    | 1.1/0                                             |            | 1 or 2 outputs switching |                | 3   | 5.5  | 7   |      |
| <sup>t</sup> pd    | I, I/O O, I/O                                     | 0, I/O     | 8 outputs switching      | R1 = 200 Ω,    | 3   | 6    | 7.5 | ns   |
| <sup>t</sup> pd    | CLK↑                                              |            | Q                        | R2 = 390 Ω,    | 2   | 4    | 6.5 | ns   |
| tpd#               | CLK↑                                              |            | Feedback input           | See Figure 6   |     |      | 3   | ns   |
| t <sub>en</sub>    | OE↓                                               |            | Q                        |                |     | 4    | 7.5 | ns   |
| <sup>t</sup> dis   | OE↑                                               |            | Q                        |                |     | 4    | 7.5 | ns   |
| ten                | I, I/O                                            |            | O, I/O                   |                |     | 6    | 9   | ns   |
| <sup>t</sup> dis   | I, I/O                                            |            | O, I/O                   |                |     | 6    | 9   | ns   |
| t <sub>sk(o)</sub> | Skew betv                                         | veen reg   | istered outputs          |                |     | 0.5  |     | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

 $\ddagger$  I/O leakage is the worst case of IOZL and IIL or IOZH and IIH respectively.

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. V<sub>O</sub> is set at 0.5 V to avoid test problems caused by test equipment ground degradation.

 $\P$  See section for  $f_{max}$  specifications.

# This parameter applies to TIBPAL20R4' and TIBPAL20R6' only (see Figure 4 for illustration) and is calculated from the measured fmax with internal feedback in the counter configuration.

II This parameter is the measurement of the difference between the fastest and slowest tpd (CLK-to-Q) observed when multiple registered outputs are switching in the same direction.



## TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE *IMPACT-X*<sup>™</sup> *PAL*<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)    |                |
|-------------------------------------------------|----------------|
| Input voltage (see Note 1)                      | 5.5 V          |
| Voltage applied to disabled output (see Note 1) | 5.5 V          |
| Operating free-air temperature range            | -55°C to 125°C |
| Storage temperature range                       | -65°C to 150°C |

NOTE 1: These ratings apply except for programming pins during a programming cycle.

### recommended operating conditions

|                     |                                                       |                       |  | MIN | NOM | MAX  | UNIT |
|---------------------|-------------------------------------------------------|-----------------------|--|-----|-----|------|------|
| VCC                 | Supply voltage                                        |                       |  | 4.5 | 5   | 5.5  | V    |
| VIH                 | High-level input voltage                              |                       |  | 2   |     | 5.5  | V    |
| VIL                 | Low-level input voltage                               | w-level input voltage |  |     |     | 0.8  | V    |
| IOH                 | High-level output current                             |                       |  |     |     | -2   | mA   |
| IOL                 | Low-level output current                              |                       |  |     | 12  | mA   |      |
| fclock <sup>†</sup> | Clock frequency                                       |                       |  | 0   |     | 62.5 | MHz  |
| tw†                 | Pulse duration, clock (see Note 2)                    | High                  |  | 8   |     |      | ns   |
| ۲                   | Fuise duration, clock (see Note 2)                    | Low                   |  | 8   |     |      | 115  |
| t <sub>su</sub> †   | Setup time, input or feedback before clock $\uparrow$ |                       |  | 10  |     |      | ns   |
| th‡                 | Hold time, input or feedback after clock $\uparrow$   |                       |  | 0   |     |      | ns   |
| TA                  | Operating free-air temperature                        |                       |  | -55 | 25  | 125  | °C   |
| 1                   |                                                       |                       |  |     |     |      |      |

 $^{\dagger}\,f_{Clock},\,t_W^{},\,t_{SU}^{},$  and  $t_h^{}$  do not apply for TIBPAL20L8'.

NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment.



## TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE *IMPACT-X*<sup>™</sup> *PAL*<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

| electrical characteristics over | r recommended o | operating free-air | temperature range |
|---------------------------------|-----------------|--------------------|-------------------|
|                                 |                 | <b>J</b>           |                   |

| PARAMETER                  |                                                 | TEST CONDITIONS          | MIN | TYPT  | MAX   | UNIT |
|----------------------------|-------------------------------------------------|--------------------------|-----|-------|-------|------|
| VIK                        | V <sub>CC</sub> = 4.5 V,                        | lj = -18 mA              |     | -0.8  | -1.5  | V    |
| VOH                        | V <sub>CC</sub> = 4.5 V,                        | $I_{OH} = -2 \text{ mA}$ | 2.4 | 3.2   |       | V    |
| V <sub>OL</sub>            | V <sub>CC</sub> = 4.5 V,                        | I <sub>OL</sub> = 12 mA  |     | 0.3   | 0.5   | V    |
| IOZH <sup>‡</sup>          | V <sub>CC</sub> = 5.5 V,                        | V <sub>O</sub> = 2.7 V   |     |       | 20    | μA   |
| Iozl‡                      | V <sub>CC</sub> = 5.5 V,                        | $V_{O} = 0.4 V$          |     |       | -0.1  | mA   |
| Ц                          | V <sub>CC</sub> = 5.5 V,                        | VI = 5.5 V               |     |       | 1     | mA   |
| IIH <sup>‡</sup> I/O ports | V <sub>CC</sub> = 5.5 V,                        | VI = 2.7 V               |     |       | 100   | μA   |
| All others                 | VCC = 5.5 V,                                    |                          |     |       | 25    | μΛ   |
| IIL‡                       | V <sub>CC</sub> = 5.5 V,                        | V <sub>I</sub> = 0.4 V   |     | -0.08 | -0.25 | mA   |
| IOS§                       | V <sub>CC</sub> = 5.5 V,                        | $V_{O} = 0.5 V$          | -30 | -70   | -130  | mA   |
| ICC                        | V <sub>CC</sub> = 5.5 V,<br>V <sub>I</sub> = 0, | Outputs open<br>OE = VIH |     | 140   | 220   | mA   |
| Ci                         | f = 1 MHz,                                      | V <sub>1</sub> = 2 V     |     | 5     |       | pF   |
| Co                         | f = 1 MHz,                                      | $V_{O} = 2 V$            |     | 6     |       | pF   |
| C <sub>clk</sub>           | f = 1 MHz,                                      | V <sub>CLK</sub> = 2 V   |     | 6     |       | pF   |

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                    | FROM<br>(INPUT)             | TO<br>(OUTPUT) | TEST CONDITION | MIN  | түр† | MAX | UNIT |
|------------------------------|-----------------------------|----------------|----------------|------|------|-----|------|
|                              | without feedback            |                |                | 62.5 |      |     |      |
| f <sub>max</sub> ¶           | with interna<br>(counter co |                |                | 62.5 |      |     | MHz  |
|                              | with external feedback      |                |                | 50   |      |     |      |
| <sup>t</sup> pd              | I, I/O                      | 0, I/0         | R1 = 390 Ω,    | 1    | 6    | 10  | ns   |
| <sup>t</sup> pd              | CLK↑                        | Q              | R2 = 750 Ω,    | 1    | 4    | 10  | ns   |
| <sup>t</sup> pd <sup>#</sup> | CLK↑                        | Feedback input | See Figure 6   |      |      | 5   | ns   |
| ten                          | OE↓                         | Q              |                | 1    | 4    | 10  | ns   |
| <sup>t</sup> dis             | OE↑                         | Q              |                | 1    | 4    | 10  | ns   |
| ten                          | I, I/O                      | 0, I/O         |                | 1    | 6    | 12  | ns   |
| <sup>t</sup> dis             | I, I/O                      | 0, I/0         |                | 1    | 6    | 10  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> I/O leakage is the worst case of IOZL and IIL or IOZH and IIH respectively.

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. V<sub>O</sub> is set at 0.5 V to avoid test problems caused by test equipment ground degradation.

See section for f<sub>max</sub> specifications. f<sub>max</sub> with external feedback is not production tested but is calculated from the equation found in the f<sub>max</sub> specification section.

<sup>#</sup> This parameter applies to TIBPAL20R4' and TIBPAL20R6' only (see Figure 4 for illustration) and is calculated from the measured fmax with internal feedback in the counter configuration.



### TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995

#### programming information

Texas Instruments programmable logic devices can be programmed using widely available software and inexpensive device programmers.

Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments programmable logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666.

### preload procedure for registered outputs (see Figure 1 and Note 3)

The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below.

- Step 1. With V<sub>CC</sub> at 5 volts and Pin 1 at V<sub>IL</sub>, raise Pin 13 to V<sub>IHH</sub>.
- Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded.
- Step 3. Pulse Pin 1, clocking in preload data.
- Step 4. Remove output voltage, then lower Pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin.



Figure 1. Preload Waveforms

NOTE 3:  $t_d = t_{SU} = t_h = 100 \text{ ns to } 1000 \text{ ns } V_{IHH} = 10.25 \text{ V to } 10.75 \text{ v}$ 



## TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

### power-up reset (see Figure 2)

Following power up, all registers are reset to zero. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the rise of  $V_{CC}$  be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met.



<sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data. <sup>‡</sup> This is the setup time for input or feedback.

Figure 2. Power-Up Reset Waveforms



## TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X™ PAL<sup>®</sup> CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

### fmax SPECIFICATIONS

### fmax without feedback, see Figure 3

In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time ( $t_{su} + t_h$ ). However, the minimum  $f_{max}$  is determined by the minimum clock period ( $t_w$  high +  $t_w$  low).



Figure 3. f<sub>max</sub> Without Feedback

### fmax with internal feedback, see Figure 4

This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop.

Thus, 
$$f_{max}$$
 with internal feedback =  $\frac{1}{(t_{su} + t_{pd} CLK - to - FB)}$ .

Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array.



Figure 4. fmax With Internal Feedback



## TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS

SRPS005D - D3307, OCTOBER 1989 - REVISED NOVEMBER 1995

### fmax SPECIFICATIONS

### fmax with external feedback, see Figure 5

This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input setup time for the external signals  $(t_{su} + t_{pd} CLK-to-Q).$ 

Thus, fmax with external feedback =



Figure 5. f<sub>max</sub> With External Feedback



TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995

PARAMETER MEASUREMENT INFORMATION



- NOTES: A. CL includes probe and jig capacitance and is 50 pF for tpd and ten, 5 pF for tdis.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses have the following characteristics: PRR  $\leq$  10 MHz, t<sub>f</sub> and t<sub>f</sub>  $\leq$  2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in parentheses (). For M suffix, use the voltage levels indicated in brackets [].
  - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed.
  - E. Equivalent loads may be used for testing.

#### Figure 6. Load Circuit and Voltage Waveforms



### TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X TM PAL® CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995

**TYPICAL CHARACTERISTICS** SUPPLY CURRENT **PROPAGATION DELAY TIME** VS VS FREE-AIR TEMPERATURE SUPPLY VOLTAGE 8 220 7 200  $V_{CC} = 5.5 V$ Propagation Delay Time – ns 6 I<sub>CC</sub> – Supply Current – mA tpHL (I, I/O to O, I/O) Vcc 180 = 5.25 V 5 tPLH (I, I/O to O, I/O)  $V_{CC} = 5V$ 160 4 tPHL (CLK to Q) ′cc 3 tPLH (CLK to Q) 4.75 V 1 140  $V_{CC} = 4.5 V$ T<sub>A</sub> = 25 ° C 2  $\dot{C_1} = 50 \text{ pF}$ 120 **R1 = 200** Ω 1  $R2 = 390 \Omega$ **1 Output Switching** 100 0 -75 -50 -25 0 25 50 75 100 125 4.5 4.75 5 5.25 5.5 T<sub>A</sub> – Free - Air Temperature – ° C V<sub>CC</sub> – Supply Voltage – V Figure 7 Figure 8 **PROPAGATION DELAY TIME PROPAGATION DELAY TIME** vs VS FREE-AIR TEMPERATURE LOAD CAPACITANCE 8 16  $V_{CC} = 5 V$  $T_A = 25 °C$ R1 = 200 Ω 7 14 tpHL (I, I/O to O, I/O)  $R2 = 390 \Omega$ **1 Output Switching** Propagation Delay Time – ns Propagation Delay Time – ns 6 12 5 tpLH (I, I/O to O, I/O) 10 4 8 tPHL (CLK to Q) tPLH (CLK to Q) tPHL (CLK to Q) 3 6 tPLH (CLK to Q) t<sub>PHL</sub> (I, I/O to O, I/O)  $V_{CC} = 5 V$ 2 4 tPLH (I, I/O to O, I/O)  $C_L = 50 \text{ pF}$  $R\overline{1} = 200 \Omega$ 1 2 **R2 = 390** Ω **1 Output Switching** 0 0 0 100 -75 -50 -25 0 25 50 75 100 125 200 300 400 500 600 T<sub>A</sub> – Free - Air Temperature – °C CL - Load Capacitance - pF Figure 9 Figure 10



### TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X TM PAL<sup>®</sup> CIRCUITS SRPS005D – D3307, OCTOBER 1989 – REVISED NOVEMBER 1995

**TYPICAL CHARACTERISTICS** 



Figure 13

<sup>†</sup>Outputs switching in the same direction (t<sub>PLH compared to</sub> t<sub>PLH</sub>/t<sub>PHL to</sub> t<sub>PHL</sub>)



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated

Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from :

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com