# TP3051, TP3056 Parallel Interface CODEC/Filter COMBO® # **General Description** The TP3051, TP3056 family consists of a $\mu$ -law and A-law monolithic PCM CODEC/filter set utilizing the A/D and D/A conversion architecture shown in Figure 1 and a parallel I/O data bus interface. The devices are fabricated using National's advanced double poly microCMOS process. The transmit section consists of an input gain adjust amplifier, an active RC pre-filter, and a switched-capacitor bandpass filter that rejects signals below 200 Hz and above 3400 Hz. A compressing coder samples the filtered signal and encodes it in the $\mu$ -255 law or A-law PCM format. Autozero circuitry is included on-chip. The receive section consists of an expanding decoder which reconstructs the analog signal from the compressed $\mu$ -law or A-law code, and a low pass filter which corrects for the sin x/x response of the decoder output and rejects signals above 3400 Hz. The receive output is a single-ended power amplifier capable of driving low impedance loads. The TP3051 $\mu$ -law and TP3056 A-law devices are pin compatible parallel interface COMBOs for bus-oriented systems. ## **Features** - Complete CODEC and filtering system including: - Transmit high pass and low pass filtering - Receive low pass filter with sin x/x correction. - Receive power amplifier - Active RC noise filters - -- μ-255 law COder and DECoder-TP3051 - A-law COder and DECoder—TP3056 - Internal precision voltage reference - Internal auto-zero circuitry - Meets or exceeds all LSSGR and CCITT specifications - ±5V operation - Low operating power-typically 60 mW - Power-down standby mode—typically 3 mW - High speed TRI-STATE® data bus - 2 loopback test modes # **Block Diagram** AUTO-ZERO LOGIC SWITCHED CAPACITOR SWITCH VOLTAGE REFERENCE RANSME COMPARATOR 2nd DRDER SWITCHED CAPACITOR RECEIVE REGISTER CONTROL TIMING CONTROLLER PCM / CNTI TL/H/8834-1 FIGURE 1 # **Connection Diagrams** TL/H/8834-3 Order Number TP3051J or TP3056J See NS Package Number J20A # **Pin Description** | LIII DES | Fili Description | | | | | | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Symbol | Function | | | | | | | | | $V_{BB}$ | Negative power supply pin. $V_{BB} = -5V \pm 5\%$ . | | | | | | | | | GNDA | Analog ground. All analog signals are referenced to this pin. | | | | | | | | | VF <sub>R</sub> O | Analog output of the receive power amplifier. This output can drive a 600 $\Omega$ load to $\pm 2.5 V.$ | | | | | | | | | V <sub>CGA</sub> | Positive power supply voltage pin for the analog circuitry. $V_{CCA}=5V~\pm5\%$ . Must be connected to $V_{CCD}$ . | | | | | | | | | CS | Device chip select input which controls READ, WRITE and TRI-STATE® operations on the data bus. $\overline{\text{CS}}$ does not control the state of any analog functions. | | | | | | | | | DB7 | Bit 7 I/O on the data bus. The PCM LSB. | | | | | | | | | DB6 | Bit 6 I/O on the data bus. | | | | | | | | | DB5 | Bit 5 I/O on the data bus. | | | | | | | | | DB4 | Bit 4 I/O on the data bus. | | | | | | | | | GNDD | Digital ground. All digital signals are referenced to this pin. | | | | | | | | | DB3 | Bit 3 I/O on the data bus. | | | | | | | | | DB2 | Bit 2 I/O on the data bus. | | | | | | | | | DB1 | Bit 1 I/O on the data bus. | | | | | | | | | DB0 | Bit 0 I/O on the data bus. This is the PCM sign bit. | | | | | | | | | CLK | The clock input for the switched-capacitor filters and CODEC. Clock frequency must be 768 kHz, 772 kHz, 1.024 MHz or 1.28 MHz and must be synchronous with the system clock input. | | | | | | | | | Symbol | Function | |-----------------|----------------------------------------------------------------------------------------------------------| | PCM/CNTL | This control input determines whether the information on the data bus is PCM data or control data. | | VCCD | Positive power supply pin for the bus drivers. $V_{CCD} = 5V \pm 5\%$ . Must be connected to $V_{CCA}$ . | | GS <sub>X</sub> | Analog output of the transmit input amplifier. Used to externally set gain. | | $VF_XI^-$ | Inverting input of the transmit input amplifier. | | $VF_XI^+$ | Non-inverting input of the transmit input amplifier | # **Functional Description** # **CLOCK AND DATA BUS CONTROL** The CLK input signal provides timing for the encode and decode logic and the switched-capacitor filters. It must be one of the frequencies listed in Table I and must be correctly selected by control bits C0 and C1. CLK also functions as a READ/WRITE control signal, with the device reading the data bus on a positive half-clock cycle and writing the bus on a negative half-clock cycle, as shown in *Figures 4a* and *4b*. ## **POWER-UP** When power is first applied, power-on reset circuitry initializes the COMBO and sets it in the power-down mode. All non-essential circuits are deactivated and the data bus outputs, DB0-DB7, and receive power amplifier output, VF<sub>R</sub>O, are in high impedance states. The TP3051, TP3056 is powered-up via a command to the control register (see Control Register Functions). This sets ## Functional Description (Continued) the device in the standby mode with all circuitry activated, but encoding and decoding do not begin until PCM READ and PCM WRITE chip selects occur. **TABLE I. Control Bit Functions** | Control Bits | | | Function | | | | | |--------------|-----------------------------------|----------|------------------------|--|--|--|--| | C0, C1 | Select Clock Frequency | | | | | | | | | CO | C1 | Frequency | | | | | | | 0 | X | 1.024 MHz | | | | | | | 1 | 0 | 0.768 MHz or 0.772 MHz | | | | | | | 1 | 1 | 1.28 MHz | | | | | | C2, C3 | Digit | al and A | Analog Loopback | | | | | | | C2 | C3 | Mode | | | | | | | 1 | X | digital loopback | | | | | | | 0 | 1 | analog loopback | | | | | | | 0 | 0 | normal | | | | | | C4 | Pow | er-Dow | n/Power-Up (Note 1) | | | | | | | | | 1 = power-down | | | | | | | | | 0 = power-up | | | | | | C5 | TP30 | )51—D | on't care (Note 1) | | | | | | | TP3056 | | | | | | | | | 1 = Not implemented. Do not use. | | | | | | | | | 0 = A-law with even bit inversion | | | | | | | | C6-C7 | Don' | t Care ( | Note 1) | | | | | Note 1: These bits are always set to logical "1" when reading back the control register. #### **DATA BUS NOMENCLATURE** The normal order for serial PCM transmission is sign bit first, whereas the normal order for serial data is LSB first. The parallel data bus is defined as follows: | Data Type | DB0 | DB7 | | | |--------------|----------|-----|--|--| | PCM | Sign Bit | LSB | | | | Control Data | CO | C7 | | | #### READING THE BUS If CLK is low when $\overline{\text{CS}}$ goes low, bus data is gated in during the next positive half-clock cycle of CLK and latched on the negative-going transition. If $\overline{\text{PCM}}/\text{CNTL}$ is low during the falling $\overline{\text{CS}}$ transition, then the bus data is defined as PCM voice data, which is latched into the receive register. This also functions as an internal receive frame synchronization pulse to start a decode cycle and must occur once per receive frame, i.e., at an 8 kHz rate. If PCM/CNTL is high during the falling $\overline{CS}$ transition, the bus data is latched into the control register. This does not affect frame synchronization. ## WRITING THE BUS If CLK is high when $\overline{\text{CS}}$ goes low, at the next falling transition of CLK, the bus drivers are enabled and either the PCM transmit data or the contents of the control register are gated onto the bus, depending on the level of $\overline{\text{PCM}}/\text{CNTL}$ at the $\overline{\text{CS}}$ transition. If $\overline{\text{PCM}}/\text{CNTL}$ is low during the $\overline{\text{CS}}$ falling transition, the transmit register data is written to the bus. An internal transmit frame synchronization pulse is also generated to start an encode cycle, and this must occur once per transmit frame; i.e., at an 8 kHz rate. If $\overrightarrow{PCM}/CNTL$ is high during the $\overrightarrow{CS}$ falling transition, the control register data is written to the bus. This does not affect frame synchronization. The receive register contents may also be written back to the bus, as described in the Digital Loopback section. Except during a WRITE cycle, the bus drivers are in TRI-STATE mode. ## **CONTROL REGISTER FUNCTIONS** Writing to the control register allows the user to set the various operating states of the TP3051 and TP3056. The control register can also be read back via the data bus to verify the current operating mode of the device. #### 1. CLK Select Since one of three distinct clock frequencies may be used, the actual frequency must be known by the device for proper operation of the switched-capacitor filters. This is achieved by writing control register bits C0 and C1, normally in the same WRITE cycle that powers-up the device, and before any PCM data transfers take place. #### 2. Digital Loopback In order to establish that a valid path has been selected through a network, it is sometimes desirable to be able to send data through the network to its destination, then loop it back through the network return path to the originating source where the data can be verified. This loop-back function can be performed in the TP3051 or TP3056 by setting control register bit C2 to 1. With C2 set, the PCM data in the receive register will be written back onto the data bus during the next PCM WRITE cycle. In the digital loopback mode, the receive section is set to an idle channel condition in order to maintain a low impedance termination at VF<sub>B</sub>O. ## 3. Analog Loopback In the analog loopback mode, the transmit filter input is switched from the gain adjust amplifier to the receive power amplifier output, forming a unity-gain loop from the receive register back to the transmit register. This mode is entered by setting control register bits C2 to 0 and C3 to 1. The receive power amplifier continues to drive the load in this mode. ## 4. Power-Down/Power-Up The TP3051 or TP3056 may be put in the power-down mode by setting control register bit C4 to 1. Conversely, setting bit C4 to 0 powers-up the device. #### TRANSMIT FILTER AND ENCODE SECTION The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see *Figure 2*. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of a 2nd order RC active pre-filter, followed by an 8th order switched-capacitor bandpass filter clocked at 256 kHz. The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to $\mu$ -255 law (TP3051) or A-law (TP3056) coding schemes. A precision voltage reference is trimmed in manufacturing # Functional Description (Continued) to provide an input overload ( $t_{MAX}$ ) of nominally 2.5V peak (see table of Transmission Characteristics). Any offset voltage due to the filters or comparator is cancelled by sign bit integration in the auto-zero circuit. The total encoding delay referenced to a PCM WRITE chip select will be approximately 165 $\mu s$ (due to the transmit filter) plus 125 $\mu s$ (due to encoding delay), which totals 290 $\mu s$ . #### **DECODER AND RECEIVE FILTER SECTION** The receive section consists of an expanding DAC which drives a 5th order switched-capacitor low pass filter clocked TL/H/8834-4 Non-inverting transmit gain = $20 \log_{10} \left( \frac{R1 + R2}{R2} \right)$ Set gain to provide peak overload level = $t_{MAX}$ at $GS_X$ (see Transmission Characteristics) FIGURE 2. Transmit Gain Adjustment at 256 kHz. The decoder is of A-law (TP3056) or $\mu$ -law (TP3051) coding law and the 5th order low pass filter corrects for the sin x/x attenuation due to the 8 kHz sample/hold. The filter is then followed by a 2nd order RC active post-filter. The power amplifier output stage is capable of driving a 600 $\Omega$ load to a level of 7.2 dBm. See *Figure 3*. The receive section has unity-gain. Following a PCM READ chip select, the decoding cycle begins, and 10 $\mu$ s later the decoder DAC output is updated. The total decoder delay is $\sim$ 10 $\mu$ s (decoder update) plus 110 $\mu$ s (filter delay) plus 62.5 $\mu$ s ( $\frac{1}{2}$ frame), which gives approximately 180 $\mu$ s. Maximum output power = 7.2 dBm total, 4.2 dBm to the load. TL/H/B834-5 See Applications information for attenuator design guide. FIGURE 3. Receive Gain Adjustment # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. GNDD to GNDA ± 0.3V $V_{CCA}$ or $V_{CCD}$ to GNDD or GNDA 7V $V_{BB}$ to GNDD or GNDA -7V Voltage at Any Analog Input or Output Voltage at Any Digital Input or Output V<sub>CC</sub> + 0.3V to GNDD - 0.3V Operating Temperature Range -25°C to +125°C Storage Temperature Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Lead Temp. (Soldering, 10 sec.) 300°C ESD (Human Body Model) 1000V # **Electrical Characteristics** Unless otherwise noted: $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , GNDD = GNDA = 0V, $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; typical characteristics specified at nominal supply voltages, $T_A = 25^{\circ}C$ ; all digital signals are referenced to GNDD, all analog signals are referenced to GNDA. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ and $V_{BB} = -5.0V \pm 5\%$ ; $T_A = 0^{\circ}C$ to $70^{\circ}C$ by correlation with $100^{\circ}$ Electrical testing at $T_A = 25^{\circ}C$ . All other limits are assured by correlation with other production test and/or product design and characteristics. $V_{CC}$ + 0.3V to $V_{BB}$ - 0.3V | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------|------|-------------|-------| | DIGITAL INT | ERFACE | | <del></del> | | <del></del> | | | V <sub>IL</sub> | input Low Voltage | | | | 0.6 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | | | V | | V <sub>OL</sub> | Output Low Voltage | DB0-DB7, I <sub>L</sub> = 2.5 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | DB0-DB7, $I_{H} = -2.5 \text{ mA}$ | 2.4 | | | V | | I <sub>IL</sub> | Input Low Current | $GNDD \le V_{IN} \le V_{IL}$ | -3 | | 3 | μА | | l <sub>IH</sub> | Input High Current | $V_{iH} \le V_{IN} \le V_{CC}$ | -3 | | 3 | μА | | loz | Output Current in High Impedance<br>State (TRI-STATE) | DB0-DB7, GNDD ≤ V <sub>O</sub> ≤ V <sub>CC</sub> | -3 | | 3 | μА | | ANALOG INT | ERFACE WITH TRANSMIT INPUT A | MPLIFIER | · | | | | | I <sub>I</sub> XA | Input Leakage Current | $-2.5V \le V \le +2.5V$ , VF <sub>X</sub> I + or VF <sub>X</sub> I - | -200 | | 200 | nA | | R <sub>I</sub> XA | Input Resistance | $-2.5V \le V \le +2.5V$ , VF <sub>X</sub> I <sup>+</sup> or VF <sub>X</sub> I <sup>-</sup> | 10 | | | MΩ | | R <sub>O</sub> XA | Output Resistance, GS <sub>X</sub> | Closed Loop, Unity Gain | <u> </u> | 1 | 3 | Ω | | R <sub>L</sub> XA | Load Resistance, GS <sub>X</sub> | | 10 | | | kΩ | | C <sub>L</sub> XA | Load Capacitance, GS <sub>X</sub> | | | | 50 | pF | | V <sub>O</sub> XA | Output Dynamic Range, GS <sub>X</sub> | $R_L = 10 \text{ k}\Omega$ | -2.8 | | 2.8 | v | | A <sub>V</sub> XA | Voltage Gain | VF <sub>X</sub> I+ to GS <sub>X</sub> | 5000 | | | V/V | | F <sub>U</sub> XA | Unity-Gain Bandwidth | | 1 | 2 | : | MHz | | V <sub>OS</sub> XA | Offset Voltage | | -20 | | 20 | mV | | V <sub>CM</sub> XA | Common-Mode Voltage | CMRRXA > 60 dB | - 2.5 | - | 2.5 | V | | CMRRXA | Common-Mode Rejection Ratio | D.C. Test | 60 | i | | dB | | PSRRXA | Power Supply Rejection Ratio | D.C. Test | 60 | | | dB | | RECEIVE PO | WER AMPLIFIER | | | | <u></u> | | | R <sub>O</sub> RF | Output Resistance, VF <sub>R</sub> O | | | 1 | 3 | Ω | | RLRF | Load Resistance | VF <sub>R</sub> O = ±2.5V | 600 | | | Ω | | C <sub>L</sub> RF | Load Capacitance | | | | 50 | pF | | VOS <sub>R</sub> O | Output DC Offset Voltage | | -200 | | 200 | mV | | POWER DISS | IPATION | | | ., | | | | Icco | Power-Down Current | No Load (Note 1) | | 0.5 | 1.5 | mA | | I <sub>BB0</sub> | Power-Down Current | No Load (Note 1) | | 0.05 | 0.3 | mA | | ICC1 | Active Current | No Load | | 6.0 | 9.0 | mA | | I <sub>BB1</sub> | Active Current | No Load | | 6.0 | 9.0 | mA | # **Timing Specifications** Unless otherwise noted: $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , GNDD = GNDA = 0V, $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; typical characteristics specified at nominal supply voltages, $T_A = 25^{\circ}C$ ; all digital signals are referenced to GNDD, all analog signals are referenced to GNDA. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ and $V_{BB} = -5.0V \pm 5\%$ ; $T_A = 0^{\circ}C$ to $70^{\circ}C$ by correlation with 100% Electrical testing at $T_A = 25^{\circ}C$ . All other limits are assured by correlation with other production test and/or product design and characteristics. All timing parameters are measured at $V_{OH} = 2.0V$ and $V_{OL} = 0.7V$ . See Definitions and Timing Conventions section for test method information. | Symbol | Parameter | Conditions | Min | Max | Units | |-------------------|------------------------------------------------|---------------------------------|-----|-----|-------| | t <sub>PC</sub> | Period of Clock | | 760 | | ns | | twcH | Width of Clock High | | 330 | | ns | | twcL | Width of Clock Low | | 330 | | ns | | t <sub>RC</sub> | Rise Time of Clock | | | 50 | ns | | t <sub>FC</sub> | Fall Time of Clock | | | 50 | ns | | thccs | Hold Time from CLK to CS Low | | 100 | | ns | | tsclc | Set-Up Time of CS Low to CLK | | 100 | | ns | | tschc | Set-Up Time from CS High to<br>Second CLK Edge | | 0 | | ns | | twcs | Width of Chip Select | | 100 | | ns | | t <sub>SPCM</sub> | Set-Up Time of PCM/CNTL to CS | | 0 | | ns | | t <sub>HPCM</sub> | Hold Time from CS to PCM/CNTL | | 100 | | ns | | tspc | Set-Up Time of Data In to CLK | | 50 | | ns | | tHCD | Hold Time from CLK to Data In | | 20 | | ns | | t <sub>DDO</sub> | Delay Time to Data Out Valid | $C_L = 0 pF to 200 pF$ | 90 | 260 | ns | | t <sub>DDZ</sub> | Delay Time to Data Output Disabled | C <sub>L</sub> = 0 pF to 200 pF | 20 | 80 | ns | # **Switching Time Waveforms** FIGURE 4a. Timing Waveforms for COMBO Writing to the Bus TL/H/8834-6 TL/H/8834-7 CLK thccs twcs twcs tschc thch t FIGURE 4b. Timing Waveforms for COMBO Reading from the Bus Note 2: READ and WRITE CS pulses must each occur at an 6 kHz rate, and may occur on consecutive half-cycles of CLK if required, although this is not a restriction. ## **Transmission Characteristics** Unless otherwise specified: $T_A = 0$ °C to +70°C, $V_{CCA} = V_{CCD} = 5V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , GNDD = GNDA = 0V, f = 1.02 kHz, $V_{IN} = 0$ dBm0, transmit input amplifier connected for unity-gain non-inverting. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ and $V_{BB} = -5.0V \pm 5\%$ ; $T_A = 0$ °C to 70°C by correlation with 100% electrical testing at $T_A = 25$ °C. All other limits are assured by correlation with other production tests and/or product design and characteristics. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------|-------------------------------------------------------------|----------------------------------------| | AMPLITU | DE RESPONSE | | | | | L | | | Absolute Levels | Nominal 0 dBm0 Level is 4 dBm (600Ω) | | | | | | | 0 dBm0 | TP3051<br>TP3056 | | 1.2276<br>1.2276 | | Vrms<br>Vrms | | t <sub>MAX</sub> | Maximum Overload Level | TP3051 (+3.17 dBm0)<br>TP3056 (+3.14 dBm0) | | 2.501<br>2.492 | | V <sub>PK</sub> | | G <sub>XA</sub> | Transmit Gain, Absolute | $T_A = 25^{\circ}\text{C}$ , $V_{\text{CCA}} = V_{\text{CCD}} = 5.0\text{V}$ , $V_{\text{BB}} = -5.0\text{V}$ Input at $GS_X = 0$ dBm0 at 1020 Hz | -0.15 | | 0.15 | đВ | | G <sub>XR</sub> | Transmit Gain, Relative to G <sub>XA</sub> | f = 16 Hz<br>f = 50 Hz<br>f = 60 Hz<br>f = 200 Hz<br>f = 300 Hz-3000 Hz<br>f = 3300 Hz<br>f = 3400 Hz<br>f = 4000 Hz<br>f = 4600 Hz and Up, Measure Response<br>from 0 Hz to 4000 Hz | -1.8<br>-0.15<br>-0.35<br>-0.7 | | -40<br>-30<br>-26<br>-0.1<br>0.15<br>0.1<br>0<br>-14<br>-32 | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB | | G <sub>XAT</sub> | Absolute Transmit Gain Variation with Temperature | Relative to G <sub>XA</sub> | -0.1 | | 0.1 | dB | | G <sub>XAV</sub> | Absolute Transmit Gain Variation with Supply Voltage | Relative to G <sub>XA</sub> | -0.05 | | 0.05 | dB | | G <sub>XRL</sub> | Transmit Gain Variation with<br>Level | Sinusoidal Method Reference Level = $-10 \text{ dBm0}$ VF <sub>X</sub> I + = $-40 \text{ dBm0}$ to $+3 \text{ dBm0}$ VF <sub>X</sub> I + = $-50 \text{ dBm0}$ to $-40 \text{ dBm0}$ VF <sub>X</sub> I + = $-55 \text{ dBm0}$ to $-50 \text{ dBm0}$ | -0.2<br>-0.4<br>-1.2 | | 0.2<br>0.4<br>1.2 | dB<br>dB<br>dB | | G <sub>RA</sub> | Receive Gain, Absolute | T <sub>A</sub> = 25°C, V <sub>CCA</sub> = V <sub>CCD</sub> = 5V, V <sub>BB</sub> = -5V<br>Input = Digital Code Sequence for<br>0 dBm0 Signal at 1020 Hz | -0.15 | | 0.15 | dВ | | G <sub>RR</sub> | Receive Gain, Relative to G <sub>RA</sub> | f = 0 Hz to 3000 Hz<br>f = 3300 Hz<br>f = 3400 Hz<br>f = 4000 Hz | -0.15<br>-0.35<br>-0.7 | / | 0.15<br>0.05<br>0<br>-14 | dB<br>dB<br>dB<br>dB | | G <sub>RAT</sub> | Absolute Receive Gain Variation with Temperature | Relative to G <sub>RA</sub> | -0.1 | | 0.1 | dB | | G <sub>RAV</sub> | Absolute Receive Gain Variation with Supply Voltage | Relative to G <sub>RA</sub> | -0.05 | | 0.05 | dB | | G <sub>RRL</sub> | Receive Gain Variation with<br>Level | Sinusoidal Test Method; Reference Input PCM Code Corresponds to an Ideally Encoded — 10 dBm0 Signal PCM Level = —40 dBm0 to +3 dBm0 PCM Level = —50 dBm0 to —40 dBm0 PCM Level = —55 dBm0 to —50 dBm0 | -0.2<br>-0.4<br>-1.2 | | 0.2<br>0.4<br>1.2 | dB<br>dB<br>dB | | V <sub>RO</sub> | Receive Output Drive Level | $R_L = 600\Omega$ | -2.5 | <u> </u> | 2.5 | V | # Transmission Characteristics (Continued) Unless otherwise specified: $T_A = 0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ , $V_{CCA} = V_{CCD} = 5\text{V} \pm 5\%$ , $V_{BB} = -5\text{V} \pm 5\%$ , GNDD = GNDA = 0V, f = 1.02 kHz, $V_{IN} = 0$ dBm0, transmit input amplifier connected for unity-gain non-inverting. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0\text{V} \pm 5\%$ and $V_{BB} = -5.0\text{V} \pm 5\%$ ; $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ by correlation with 100% electrical testing at $T_A = 25^{\circ}\text{C}$ . All other limits are assured by correlation with other production tests and/or product design and characteristics. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------|--------------------------------|-------------------| | NVELOPE | DELAY DISTORTION WITH FREC | RUENCY | | | | | | D <sub>XA</sub> | Transmit Delay, Absolute | f = 1600 Hz | | 290 | 315 | μs | | D <sub>XR</sub> | Transmit Delay, Relative to D <sub>XA</sub> | | 195<br>120<br>50 | 220<br>145<br>75 | μ <b>s</b><br>μ <b>s</b><br>μs | | | | | f = 1000 Hz-1600 Hz<br>f = 1600 Hz-2600 Hz<br>f = 2600 Hz-2800 Hz<br>f = 2800 Hz-3000 Hz | | 20<br>55<br>80<br>130 | 40<br>75<br>105<br>155 | րs<br>րs<br>րs | | D <sub>RA</sub> | Receive Delay, Absolute | f = 1600 Hz | • | 180 | 200 | μs | | D <sub>RR</sub> | Receive Delay, Relative to D <sub>RA</sub> | f = 500 Hz-1000 Hz<br>f = 1000 Hz-1600 Hz<br>f = 1600 Hz-2600 Hz<br>f = 2600 Hz-2800 Hz<br>f = 2800 Hz-3000 Hz | -40<br>-30 | -25<br>-20<br>70<br>100<br>145 | 90<br>125<br>175 | րջ<br>րջ<br>րջ | | NOISE | | | | | | | | N <sub>XC</sub> | Transmit Noise, C Message<br>Weighted | TP3051, (Note 3) | | 12 | 15 | dBrnC0 | | N <sub>XP</sub> | Transmit Noise, P Message<br>Weighted | TP3056, VF <sub>X</sub> I <sup>+</sup> = 0V (Note 3) | | -74 | -69 | dBm0p | | N <sub>RC</sub> | Receive Noise, C Message<br>Weighted | TP3051, PCM Code Equals Alternating Positive and Negative Zero | | 8 | 11 | dBrnC0 | | N <sub>RP</sub> | Receive Noise, P Message<br>Weighted | TP3056, PCM Code Equals Positive<br>Zero | | -82 | -79 | dBm0p | | N <sub>RS</sub> | Noise, Single Frequency | f = 0 kHz to 100 kHz, Loop Around<br>Measurement, VF <sub>X</sub> I <sup>+</sup> = 0V | | | -53 | dBm0 | | PPSR <sub>X</sub> | Positive Power Supply Rejection, Transmit | $\begin{aligned} &VF_XI^+ = 0V, \\ &V_{CCA} = V_{CCD} = 5.0V_{DC} + 100mVrms \\ &f = 0kHz {-} 50kHz(Note4) \end{aligned}$ | 40 | | | dBC | | NPSRX | Negative Power Supply<br>Rejection, Transmit | $VF_XI^+ = 0 Vrms,$ $V_{BB} = -5.0 V_{DC} + 100 \text{ mVrms}$ $f = 0 \text{ kHz} - 50 \text{ kHz} \text{ (Note 4)}$ | 40 | | | dBC | | PPSR <sub>R</sub> | Positive Power Supply<br>Rejection, Receive | PCM Code Equals Positive Zero for TP3051 and TP3056 $V_{CC} = 5.0 V_{DC} + 100 \text{mVrms}$ $f = 0 \text{Hz} - 4000 \text{Hz}$ $f = 4 \text{kHz} - 25 \text{kHz}$ $f = 25 \text{kHz} - 50 \text{kHz}$ | 40<br>40<br>36 | | | dBC<br>dBc<br>dBc | | NPSR <sub>R</sub> | Negative Power Supply<br>Rejection, Receive | PCM Code Equals Positive Zero for TP3051 and TP3056 $V_{BB} = -5.0 \ V_{DC} + 100 \ mVrms$ $f = 0 \ Hz - 4000 \ Hz$ $f = 4 \ kHz - 25 \ kHz$ $f = 25 \ kHz - 50 \ kHz$ | 40<br>40<br>36 | | | dBC<br>dBc<br>dBc | | SOS | Spurious Out-of-Band Signals at the Channel Output | 0 dBm0, 300 Hz-3400 Hz Input Applied to VF <sub>X</sub> I+, Measure Individual Image Signals at VF <sub>R</sub> O 4600 Hz-7600 Hz 7600 Hz-8400 Hz 8400 Hz-100,000 Hz | | | -32<br>-40<br>-32 | dB<br>dB<br>dB | Unless otherwise specified: $T_A = 0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ , $V_{CCA} = V_{CCD} = 5\text{V} \pm 5\%$ , $V_{BB} = -5\text{V} \pm 5\%$ , GNDD = GNDA = 0V, f = 1.02 kHz, $V_{IN} = 0$ dBm0, transmit input amplifier connected for unity-gain non-inverting. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0\text{V} \pm 5\%$ and $V_{BB} = -5.0\text{V} \pm 5\%$ ; $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ by correlation with 100% electrical testing at $T_A = 25^{\circ}\text{C}$ . All other limits are assured by correlation with other production tests and/or product design and characteristics. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|-------| | DISTORTIO | N | | | | • | · | | STD <sub>X</sub> | Signal to Total Distortion | Sinusoidal Test Method (Note 5) | | | | | | STDR | Transmit or Receive | Level = 3.0 dBm0 | 33 | | | dB | | | Half-Channel | = 0 dBm0 to −30 dBm0 | 36 | | | dB | | | | = -40 dBm0 XMT | 29 | | | dB | | | | RCV | 30 | | | dB | | | | = -55 dBm0 XMT | 14 | | | dB | | | | RCV | 15 | | | dB | | SFD <sub>X</sub> | Single Frequency Distortion, Transmit | | | | -46 | dB | | SFD <sub>R</sub> | Single Frequency Distortion,<br>Receive | | | | -46 | dB | | IMD | Intermodulation Distortion | $VF_XI^+ = -4$ dBm0 to $-21$ dBm0,<br>Two Frequencies in the Range<br>300 Hz-3400 Hz | | | -41 | dB | | ROSSTAL | K | | | | | | | CT <sub>X-R</sub> | Transmit to Receive Crosstalk 0 dBm0 Transmit Level | f = 300 Hz-3400 Hz at 0 dBm0 Transmit<br>Level Steady PCM Receive Code | | -90 | -70 | dB | | CT <sub>R-X</sub> | Receive to Transmit Crosstalk<br>0 dBm0 Receive Level | f = 300 Hz-3400 Hz at 0 dBm0<br>(Note 2) | | -90 | -70 | dB | Note 3: Measured by extrapolation from the distortion test result at -50 dB m0. Note 4: CT<sub>R-X</sub>, PPSR<sub>X</sub>, and NPSR<sub>X</sub> are measured with a -50 dBm0 activation signal applied at VF<sub>X</sub>I+. Note 5: Devices are measured using C message weighted filter for μ-law and psophometric weighted filter for A-law. ## **Encoding Format at Data Bus Output** | | TP3051<br>ル-Law<br>MSB LSB | | | | | | TP3056 True A-Law, C5 = 0 (Includes Even Bit Inversion) MSB LS | | | | | SB | | | | | |--------------------------------|----------------------------|---|---|---|---|---|-------------------------------------------------------------------|---|---|---|---|--------|---|---|---|---| | V <sub>IN</sub> = + Full-Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | $V_{IN} = +0V$ $V_{IN} = -0V$ | 0 | 1 | 1 | 1 | 1 | 1 | 1<br>1 | 1 | 0 | 1 | 0 | 1<br>1 | 0 | 1 | 0 | 1 | | V <sub>IN</sub> = - Full-Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 # **Applications Information** ## **POWER SUPPLIES** While the pins of the TP3051/6 family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used. GNDA and GNDD MUST be connected together adjacent to each COMBO not on the connector or backplane wiring. All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. 0.1 $\mu F$ supply decoupling capacitors should be connected from this common ground point to $V_{CGA}$ and $V_{BB}$ . For best performance, the ground point of each COMBO on a card should be connected to a common card ground in star formation, rather than via a ground bus. This common ground point should be decoupled to $V_{CC}$ and $V_{BB}$ with 10 $\mu F$ capacitors. T-Pad Attenuator $$H1 = Z1 \left( \frac{N^2 + 1}{N^2 - 1} \right) - 2\sqrt{Z1Z2} \left( \frac{N}{N^2 - 1} \right)$$ $$H2 = 2\sqrt{Z1Z2} \left( \frac{N}{N^2 - 1} \right)$$ Where: $$N = \sqrt{\frac{POWER\ IN}{POWER\ OUT}}$$ and $$S = \sqrt{\frac{Z1}{72}}$$ Also: $$Z = \sqrt{Z_{SC} Z_{OC}}$$ Where $Z_{SC}$ = Impedance with short circuit termination and $Z_{CC}$ = Impedance with open circuit termination FIGURE 5. T-Pad and $\pi$ -Pad Attenuator Models The positive power supply to the bus drivers, $V_{CCD}$ , is provided on a separate pin from the positive supply for the CODEC and filter circuits to minimize noise injection when driving the bus. $V_{CCA}$ and $V_{CCD}$ MUST be connected together close to the CODEC/filter at the point where the 0.1 $\mu$ F decoupling capacitor is connected. #### **RECEIVE GAIN ADJUSTMENT** For applications where a TP3050 family COMBO receive output must drive a $600\Omega$ load, but a peak swing lower than $\pm 2.5 \text{V}$ is required, the receive gain can be easily adjusted by inserting a matched T-pad or $\pi$ -pad at the output. (See Figure 5.) Table II lists the required resistor values for $600\Omega$ terminations. As these are generally non-standard values, the equations can be used to compute the attenuation of the closer practical set of resistors. It may be necessary to use unequal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable to allow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30 dB return loss against $600\Omega$ is obtained if the output impedance of the attenuator is in the range $282\Omega$ to $319\Omega$ (assuming a perfect transformer). TABLE II. Attenuator Tables for Z1 = Z2 = $300\Omega$ (All Values in $\Omega$ ) | (All values III 22) | | | | | | | | | | |---------------------|------|------|-------|-------|--|--|--|--|--| | dB | R1 | R2 | R3 | R4 | | | | | | | 0.1 | 1.7 | 26k | 3.5 | 52k | | | | | | | 0.2 | 3.5 | 13k | 6.9 | 26k | | | | | | | 0.3 | 5.2 | 8.7k | 10.4 | 17.4k | | | | | | | 0.4 | 6.9 | 6.5k | 13.8 | 13k | | | | | | | 0.5 | 8.5 | 5.2k | 17.3 | 10.5k | | | | | | | 0.6 | 10.4 | 4.4k | 21.3 | 8.7k | | | | | | | 0.7 | 12.1 | 3.7k | 24.2 | 7.5k | | | | | | | 0.8 | 13.8 | 3.3k | 27.7 | 6.5k | | | | | | | 0.9 | 15.5 | 2.9k | 31.1 | 5.8k | | | | | | | 1.0 | 17.3 | 2.6k | 34.6 | 5.2k | | | | | | | 2 | 34.4 | 1.3k | 70 | 2.6k | | | | | | | 3 | 51.3 | 850 | 107 | 1.8k | | | | | | | 4 | 68 | 650 | 144 | 1.3k | | | | | | | 5 | 84 | 494 | 183 | 1.1k | | | | | | | 6 | 100 | 402 | 224 | 900 | | | | | | | 7 | 115 | 380 | 269 | 785 | | | | | | | 8 | 379 | 284 | 317 | 698 | | | | | | | 9 | 143 | 244 | 370 | 630 | | | | | | | 10 | 156 | 211 | 427 | 527 | | | | | | | 11 | 168 | 184 | 490 | 535 | | | | | | | 12 | 180 | 161 | 550 | 500 | | | | | | | 13 | 190 | 142 | 635 | 473 | | | | | | | 14 | 200 | 125 | 720 | 450 | | | | | | | 15 | 210 | 110 | 816 | 430 | | | | | | | 16 | 218 | 98 | 924 | 413 | | | | | | | 18 | 233 | 77 | 1.17k | 386 | | | | | | | 20 | 246 | 61 | 1.5k | 366 | | | | | | Note: See Application Note 370 for further details.