# 2.8-W/Ch Stereo Class-D Audio Amplifier with SmartGain<sup>™</sup> Dynamic Range Compression and AGC ### **FEATURES** - Filter-Free Class-D Architecture - 3 SmartGain<sup>™</sup> functions - AGC DRC Function - AGC Limiter Function - AGC Noise Gate Function - 1.7 W/Ch Into 8 Ω at 5 V (10% THD+N) - 750 mW/Ch Into 8 Ω at 3.6 V (10% THD+N) - 2.8 W/Ch Into 4 Ω at 5 V (10% THD+N) - 1.5 W/Ch Into 4 Ω at 3.6 V (10% THD+N) - Power Supply Range: 2.5 V to 5.5 V - Low Supply Current: 3.5 mA - Low Shutdown Current: 0.2 μA - High PSRR: 75 dB at 217 Hz - Fast Start-up Time: 5 ms - Short-Circuit and Thermal Protection - Space-Saving Package - 4 mm $\times$ 4 mm QFN (RTJ) ### **APPLICATIONS** - Wireless or Cellular Handsets and PDAs - Portable Navigation Devices - Portable DVD Player - Notebook PCs - Portable Radio - Portable Games - Educational Toys - USB Speakers #### DESCRIPTION The TPA2017D2 (sometimes referred to as TPA2017) is a stereo, filter-free Class-D audio power amplifier with SmartGain<sup>TM</sup> dynamic range compression (DRC), automatic gain control (AGC), and noise gate. It is available in a 4 mm x 4mm QFN package. SmartGain<sup>TM</sup> functions configured are automatically prevent distortion of the audio signal and enhance quiet passages that are normally not heard. SmartGain $^{\text{TM}}$ is a combined AGC DRC and Limiter that protects the speaker from damage at high power levels and compress the dynamic range of voice or music to fit within the dynamic range of the speaker. SmartGain<sup>TM</sup> DRC, limiter, and noise gate functions can be enabled or disabled. TPA2017D2 (TPA2017) is capable of driving 1.7 W/Ch at 4 V or 750mW/Ch at 3.6 V into 8 Ω load or 2.8 W/Ch at 5 V or 1.5 W/Ch at 3.6 V into 4 $\Omega$ . The device features an enable pin and also provides thermal and short circuit protection. In addition to these features, a fast start-up time and small package size make the TPA2017D2 (TPA2017) an ideal choice for Notebook PCs, PDAs and other portable applications. ### SIMPLIFIED APPLICATION DIAGRAM Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### **FUNCTIONAL BLOCK DIAGRAM** RTJ (QFN) PACKAGE (TOP VIEW) 20 INL+ INL AGND PVDDL PVDDL ACKAGE (TOP VIEW) 15 INR AVDD PVDDR PVDDR PVDDR PVDDR PVDDR ACKAGE (TOP VIEW) 16 16 10 11 PVDDR PVDDR PVDDR #### **TERMINAL FUNCTIONS** | TERMINAL | | I/O/P | DESCRIPTION | |----------|--------|-------|-----------------------------------------------------------------| | NAME | QFN | | | | INR+ | 15 | ı | Right channel positive audio input | | INR- | 14 | I | Right channel negative audio input | | INL+ | 1 | I | Left channel positive audio input | | INL- | 2 | I | Left channel negative audio input | | EN | 18 | I | Enable terminal (active high) | | AGC2 | 19 | ı | AGC select function pin 2 | | AGC1 | 17 | I | AGC select function pin 1 | | OUTR+ | 10 | 0 | Right channel positive differential output | | OUTR- | 9 | 0 | Right channel negative differential output | | OUTL+ | 6 | 0 | Left channel positive differential output | | OUTL- | 7 | 0 | Left channel negative differential output | | AVDD | 13 | Р | Analog supply (must be the same as PVDDR and PVDDL) | | AGND | 3 | Р | Analog ground (all GND pins need to be connected) | | PVDDR | 11, 12 | Р | Right channel power supply (must be the same as AVDD and PVDDL) | | PGND | 8 | Р | Power ground (all GND pins need to be connected) | | PVDDL | 4, 5 | Р | Left channel power supply (must be the same as AVDD and PVDDR) | ### **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted). | | | | VALUE / UNIT | |-------------------|--------------------------------------|----------------------------|----------------------------------| | $V_{DD}$ | Supply voltage | AVDD, PVDDR, PVDDL | -0.3 V to 6 V | | | Input voltage | INR+, INR-, INL+, INL- | -0.3 V to V <sub>DD</sub> +0.3 V | | | | EN, AGC1, AGC2 | -0.3 V to 6 V | | | Continuous total power dissipa | ation | See Dissipation Ratings Table | | T <sub>A</sub> | Operating free-air temperature range | | -40°C to 85°C | | T <sub>J</sub> | Operating junction temperature range | | -40°C to 150°C | | T <sub>stg</sub> | Storage temperature range | | −65°C to 150°C | | CCD | Electro-Static Discharge | Human Body Model (HBM) | 2 KV | | ESD | Tolerance, all pins | Charged Device Model (CDM) | 500 V | | R <sub>LOAD</sub> | Minimum load resistance | | 3.6 Ω | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### **DISSIPATION RATINGS TABLE**(1) | PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |------------|-----------------------|-----------------|-----------------------|-----------------------| | 20-pin QFN | 5.2 W | 41.6 mW/°C | 3.12 W | 2.7 W | (1) Dissipations ratings are for a 2-side, 2-plane PCB. ### AVAILABLE OPTIONS(1) | T <sub>A</sub> | PACKAGED DEVICES <sup>(2)</sup> | PART NUMBER | SYMBOL | |----------------|---------------------------------|---------------|--------| | –40°C to 85°C | 20 pin 4 mm 4 mm OFN (PT I) | TPA2017D2RTJR | _ | | -40°C 10 85°C | 20-pin, 4 mm × 4 mm QFN (RTJ) | TPA2017D2RTJT | _ | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com ### RECOMMENDED OPERATING CONDITIONS | | | | MIN | MAX | UNIT | |----------------|------------------------------|--------------------|-----|-----|------| | $V_{DD}$ | Supply voltage | AVDD, PVDDR, PVDDL | 2.5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | EN, AGC1, AGC2 | 1.3 | | V | | $V_{IL}$ | Low-level input voltage | EN, AGC1, AGC2 | | 0.6 | V | | T <sub>A</sub> | Operating free-air temperatu | re | -40 | 85 | °C | ### **ELECTRICAL CHARACTERISTICS** at $T_A$ = 25°C, $V_{DD}$ = 3.6 V, EN = 1.3 V, and $R_L$ = 8 $\Omega$ + 33 $\mu H$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|-------|-----|------|------| | $V_{DD}$ | Supply voltage range | | 2.5 | 3.6 | 5.5 | V | | | | $EN = 0.35 \text{ V}, V_{DD} = 2.5 \text{ V}$ | | 0.1 | 1 | | | $I_{SD}$ | Shutdown quiescent current | $EN = 0.35 \text{ V}, V_{DD} = 3.6 \text{ V}$ | | 0.2 | 1 | μΑ | | | | $EN = 0.35 \text{ V}, V_{DD} = 5.5 \text{ V}$ | | 0.3 | 1 | | | | | V <sub>DD</sub> = 2.5 V | | 3.5 | 4.9 | | | $I_{DD}$ | Supply current | V <sub>DD</sub> = 3.6 V | | 3.7 | 5.1 | mA | | | | V <sub>DD</sub> = 5.5 V | | 4.5 | 5.5 | | | $f_{SW}$ | Class D Switching Frequency | | 275 | 300 | 325 | kHz | | I <sub>IH</sub> | High-level input current | V <sub>DD</sub> = 5.5 V, EN = 5.8 V | | | 1 | μΑ | | I <sub>IL</sub> | Low-level input current | $V_{DD} = 5.5 \text{ V}, \text{ EN} = -0.3 \text{ V}$ | -1 | | | μΑ | | t <sub>START</sub> | Start-up time | $2.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ no pop, $\text{C}_{IN} \le 1 \mu\text{F}$ | | 5 | | ms | | POR | Power on reset ON threshold | | | 2 | 2.3 | V | | POR | Power on reset hysteresis | | | 0.2 | | V | | CMRR | Input common mode rejection | $R_L = 8~\Omega,~V_{icm} = 0.5~V$ and $V_{icm} = V_{DD} - 0.8~V,$ differential inputs shorted | | -70 | | dB | | V <sub>oo</sub> | Output offset voltage | $V_{DD}$ = 3.6 V, $A_V$ = 6 dB, $R_L$ = 8 $\Omega$ , inputs ac grounded | -10 | 0 | 10 | mV | | Z <sub>O</sub> | Output Impedance in shutdown mode | EN = 0.35 V | | 2 | | kΩ | | | Gain accuracy | Compression and limiter disabled, Gain = 0 to 30 dB | -0.75 | | 0.75 | dB | | PSRR | Power supply rejection ratio | V <sub>DD</sub> = 2.5 V to 4.7 V | | -80 | | dB | Submit Documentation Feedback Copyright © 2009, Texas Instruments Incorporated <sup>(2)</sup> The RTJ packages are only available taped and reeled. The suffix R indicates a reel of 3000; the suffix T indicates a reel of 250. ### **OPERATING CHARACTERISTICS** at $T_A$ = 25°C, $V_{DD}$ = 3.6V, EN = 1.3 V, $R_L$ = 8 $\Omega$ +33 $\mu$ H, and $A_V$ = 6 dB (unless otherwise noted). | PARAM | ETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------|-------------------------------------|-------------------------------------------------------------------------------|---------|-------|------| | k <sub>SVR</sub> | power-supply ripple rejection ratio | V <sub>DD</sub> = 3.6 Vdc with ac of 200 mV <sub>PP</sub> at 217 Hz | -68 | 3 | dB | | | | $f_{aud\_in} = 1 \text{ kHz; } P_O = 550 \text{ mW; } V_{DD} = 3.6 \text{ V}$ | 0.1% | ) | | | THD+N | Total harmonic distortion + noise | $f_{aud\_in} = 1 \text{ kHz; } P_O = 1 \text{ W; } V_{DD} = 5 \text{ V}$ | 0.1% | ) | | | I HD+N | Total narmonic distortion + noise | $f_{aud\_in} = 1 \text{ kHz; } P_O = 630 \text{ mW; } V_{DD} = 3.6 \text{ V}$ | 1% | ) | | | | | $f_{aud\_in} = 1 \text{ kHz; } P_O = 1.4 \text{ W; } V_{DD} = 5 \text{ V}$ | 1% | ) | | | $N_r$ | Output integrated noise | Av = 6 dB | 44 | ļ | μV | | | | Av = 6 dB floor, A-weighted | 33 | 3 | μV | | f | Frequency response | Av = 6 dB | 20 | 20000 | Hz | | | | THD+N = 10%, $V_{DD} = 5 \text{ V}$ , $R_L = 4 \Omega$ | 2.8 | 3 | W | | D | Maximum autout nawar | THD+N = 10%, $V_{DD}$ = 3.6 V, $R_L$ = 4 $\Omega$ | 1.5 | 5 | W | | P <sub>O(max)</sub> | Maximum output power | THD+N = 10%, $V_{DD}$ = 5 V, $R_L$ = 8 $\Omega$ | 1.4 | ļ | W | | | | THD+N = 10% , $V_{DD}$ = 3.6 V, $R_L$ = 8 $\Omega$ | 630 | ) | mW | | ~ | Efficiency | THD+N = 1%, $V_{DD}$ = 3.6 V, $R_{L}$ = 8 $\Omega$ , $P_{O}$ = 0.63 W | 90% | ) | | | η | Efficiency | THD+N = 1%, $V_{DD}$ = 5 V, $R_{L}$ = 8 $\Omega$ , $P_{O}$ = 1.4 W | 90% | ) | | ### **TEST SET-UP FOR GRAPHS** - (1) All measurements were taken with a $1-\mu F$ $C_I$ (unless otherwise noted.) - (2) A 33-μH inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements. - (3) The 30-kHz low-pass filter is required, even if the analyzer has an internal low-pass filter. An RC low-pass filter (1 kΩ 4.7 nF) is used on each output for the data sheet graphs. ### TYPICAL CHARACTERISTICS $\label{eq:with C_(DECOUPLE)} \mbox{with } C_{(DECOUPLE)} = 1 \ \mu F, \ C_{I} = 1 \ \mu F, \ AGC1 = AGC2 = 0 \ V.$ All THD + N graphs are taken with outputs out of phase (unless otherwise noted). All data is taken on left channel. ### **Table of Graphs** | | | FIGURE | |--------------------------------------------|---------------------------------------------|-----------| | Quiescent supply current | vs Supply voltage | Figure 1 | | Output Level | vs Input Level | Figure 2 | | Output power | vs Supply voltage | Figure 3 | | Total harmonic distortion + noise at 2.5 V | vs Frequency | Figure 4 | | Total harmonic distortion + noise at 3.6 V | vs Frequency | Figure 5 | | Total harmonic distortion + noise at 5 V | vs Frequency | Figure 6 | | Total harmonic distortion + noise | vs Output power at 8 Ω | Figure 7 | | Total harmonic distortion + noise | vs Output power at 4 $\Omega$ | Figure 8 | | Efficiency | vs Output power (per channel) at 8 Ω | Figure 9 | | Efficiency | vs Output power (per channel) at 4 $\Omega$ | Figure 10 | | Total power dissipation | vs Total output power at 8 $\Omega$ | Figure 11 | | Total power dissipation | vs Total output power at 4 $\Omega$ | Figure 12 | | Total supply current | vs Total output power at 8 Ω | Figure 13 | | Total supply current | vs Total output power at 4 Ω | Figure 14 | | Supply ripple rejection ratio | vs Frequency | Figure 15 | | Crosstalk | vs Frequency | Figure 16 | | Shutdown time | | Figure 17 | | Startup time | | Figure 18 | ### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY ## TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER ## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY Figure 4. ## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY ## TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER TOTAL POWER DISSIPATION vs TOTAL OUTPUT POWER TOTAL POWER DISSIPATION vs TOTAL OUTPUT POWER ### TOTAL SUPPLY CURRENT vs Figure 16. Figure 17. Shutdown Time Figure 18. Startup Time ### **APPLICATION INFORMATION** #### **AUTOMATIC GAIN CONTROL** The Automatic Gain Control (AGC) feature provides continuous automatic gain adjustment to the amplifier through an internal PGA. This feature enhances the perceived audio loudness and at the same time prevents speaker damage from occurring (Limiter function). The AGC works by detecting the audio input envelope. The gain changes depending on the amplitude, the limiter level, the compression ratio, and the attack and release time. The gain changes constantly as the audio signal increases and/or decreases to create the compression effect. The gain step size for the AGC is 0.5 dB. If the audio signal has near-constant amplitude, the gain does not change. Figure 19 shows how the AGC works. - Gain decreases with no delay; attack time is reset. Release time and hold time are reset. - B. Signal amplitude above limiter level, but gain cannot change because attack time is not over. - C. Attack time ends; gain is allowed to decrease from this point forward by one step. Gain decreases because the amplitude remains above limiter threshold. All times are reset - D. Gain increases after release time finishes and signal amplitude remains below desired level. All times are reset after the gain increase. - E. Gain increases after release time is finished again because signal amplitude remains below desired level. All times are reset after the gain increase. Figure 19. Input and Output Audio Signal vs Time 10 Since the number of gain steps is limited the compression region is limited as well. The following figure shows how the gain changes vs. the input signal amplitude in the compression region. Figure 20. Input Signal Voltage vs Gain Thus the AGC performs a mapping of the input signal vs. the output signal amplitude. Pins AGC1 and AGC 2 are used to enable/disable the limiter, compression, and noise gate function. Table 1 shows each function. Table 1. FUNCTION DEFINITION FOR AGC1 AND AGC2 | AGC1 | AGC2 | Function | |-----------------------------------------------------|------|-------------------------------------------------------------| | 0 | 0 | AGC Function disabled | | 0 | 1 | AGC Limiter Function enabled | | 1 0 AGC, Limiter, and Compression Functions enabled | | AGC, Limiter, and Compression Functions enabled | | 1 | 1 | AGC, Limiter, Compression, and Noise Gate Functions enabled | The default values for the TPA2017D2 AGC function are given in Table 2. The default values can be changed at the factory during production. Refer to the TI representative for assistance with different default value requests. **Table 2. AGC DEFAULT VALUES** | Attack Time | 6.4 ms / step | |----------------------|---------------| | Release Time | 1.81 sec/step | | Fixed Gain | 6 dB | | NoiseGate Threshold | 20 mV | | Output Limiter Level | 9 dBV | | Max Gain | 30 dB | | Compression Ratio | 2:1 | Copyright © 2009, Texas Instruments Incorporated ### **DECOUPLING CAPACITOR (Cs)** The TPA2017D2 is a high-performance Class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) 1- $\mu$ F ceramic capacitor (typically) placed as close as possible to the device PVDD (L, R) lead works best. Placing this decoupling capacitor close to the TPA2017D2 is important for the efficiency of the Class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 4.7 $\mu$ F or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device. ### INPUT CAPACITORS (C<sub>1</sub>) The input capacitors and input resistors form a high-pass filter with the corner frequency, $f_C$ , determined in Equation 1. $$f_{C} = \frac{1}{(2\pi \times R_{I} \times C_{I})} \tag{1}$$ The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application. Not using input capacitors can increase output offset. Equation 2 is used to solve for the input coupling capacitance. If the corner frequency is within the audio band, the capacitors should have a tolerance of ±10% or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below. $$C_{I} = \frac{1}{(2\pi \times R_{I} \times f_{C})}$$ (2) ### **COMPONENT LOCATION** Place all the external components very close to the TPA2017D2. Placing the decoupling capacitor, $C_S$ , close to the TPA2017D2 is important for the efficiency of the Class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. ### **EFFICIENCY AND THERMAL INFORMATION** The maximum ambient temperature depends on the heat-sinking ability of the PCB system. The derating factor for the packages are shown in the dissipation rating table. Converting this to $\theta_{JA}$ for the WCSP package: $$\theta_{\text{JA}} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.01} = 100^{\circ}\text{C/W}$$ (3) Given $\theta_{JA}$ of 100°C/W, the maximum allowable junction temperature of 150°C, and the maximum internal dissipation of 0.4 W (0.2 W per channel) for 1.5 W per channel, 8- $\Omega$ load, 5-V supply, from Figure 9, the maximum ambient temperature can be calculated with the following equation. $$T_A Max = T_J Max - \theta_{JA} P_{DMAX} = 150 - 100 (0.4) = 110$$ °C (4) Equation 4 shows that the calculated maximum ambient temperature is $110^{\circ}$ C at maximum power dissipation with a 5-V supply and $8-\Omega$ a load. The TPA2017D2 is designed with thermal protection that turns the device off when the junction temperature surpasses $150^{\circ}$ C to prevent damage to the IC. Also, using speakers more resistive than $8-\Omega$ dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier. ### **OPERATION WITH DACS AND CODECS** In using Class-D amplifiers with CODECs and DACs, sometimes there is an increase in the output noise floor from the audio amplifier. This occurs when mixing of the output frequencies of the CODEC/DAC mix with the switching frequencies of the audio amplifier input stage. The noise increase can be solved by placing a low-pass filter between the CODEC/DAC and audio amplifier. This filters off the high frequencies that cause the problem and allow proper performance. See the functional block diagram. Product Folder Link(s): TPA2017D2 12 Submit Docume ### FILTER FREE OPERATION AND FERRITE BEAD FILTERS A ferrite bead filter can often be used if the design is failing radiated emissions without an LC filter and the frequency sensitive circuit is greater than 1 MHz. This filter functions well for circuits that just have to pass FCC and CE because FCC and CE only test radiated emissions greater than 30 MHz. When choosing a ferrite bead, choose one with high impedance at high frequencies, and low impedance at low frequencies. In addition, select a ferrite bead with adequate current rating to prevent distortion of the output signal. Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker. Figure 21 shows typical ferrite bead and LC output filters. Figure 21. Typical Ferrite Bead Filter (Chip bead example: TDK: MPZ1608S221A) ### PACKAGE OPTION ADDENDUM www.ti.com 20-Apr-2009 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPA2017D2RTJR | ACTIVE | QFN | RTJ | 20 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPA2017D2RTJT | ACTIVE | QFN | RTJ | 20 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### PACKAGE MATERIALS INFORMATION www.ti.com 17-Apr-2009 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | TPA2017D2RTJR | QFN | RTJ | 20 | 3000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | TPA2017D2RTJT | QFN | RTJ | 20 | 250 | 180.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | www.ti.com 17-Apr-2009 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPA2017D2RTJR | QFN | RTJ | 20 | 3000 | 346.0 | 346.0 | 29.0 | | TPA2017D2RTJT | QFN | RTJ | 20 | 250 | 190.5 | 212.7 | 31.8 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions ### RTJ (S-PWQFN-N20) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated