#### 查询TPIC0298供应商

# 捷多邦,专业PCB打样工厂,24小时加急出货 TPIC0298 DUAL FULL-H DRIVER

SLIS006 - D2942, JUNE 1987 - REVISED JANUARY 1990

- Formerly TLP298
- 2-A Output Current Capability Per Full-H Driver
- Applications Include Half-H and Full-H Solenoid Drivers and Motor Drivers
- Wide Range of Output Supply Voltage 5 V to 46 V
- Separate Input-Logic Supply Voltage Thermal Shutdown
- Internal Electrostatic Discharge Protection
- High Noise Immunity
- 3-State Outputs
- Minimized Power Dissipation
- Sink/Source Interlock Circuitry Prevents Simultaneous Conduction
- Improved Functional Replacement for the SGS L298

#### description

The TPIC0298 is a dual high-current full-H driver designed to provide bidirectional drive currents of up to 2 A at voltages from 5 V to 46 V. It is designed to drive inductive loads such as relays, solenoids, dc motors, stepping motors, and other highcurrent or high-voltage loads in positive-supply applications. All inputs are TTL compatible. Each output (Y) is a complete totem-pole drive with a Darlington transistor sink and a pseudo-Darlington source. Each full-H driver is enabled separately. Outputs 1Y1 and 1Y2 are enabled by 1EN and outputs 2Y1 and 2Y2 are enabled by 2EN. When an EN input is high, the associated channels are active. When an EN input is low, the associated channels are off (i.e., in the highimpedance state).

Each half of the device forms a full-H reversible driver suitable for solenoid or motor applications. The current in each full-H driver can be monitored by connecting a resistor between the sense output terminal 1E and GND and another resistor between sense output terminal 2E and GND.



The tab is electrically connected to GND.

logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### FUNCTION TABLE

| INP                         | OUTPUT        |               |
|-----------------------------|---------------|---------------|
| Α                           | EN            | Y             |
| Н                           | Н             | н             |
| L                           | Н             | L 1           |
| Х                           | L             | Z             |
| H = high-le<br>X = irreleva | vel, L<br>ant | . = low-level |
| Z = high-im                 | pedance       | (off)         |

External high-speed output-clamp diodes should be used for inductive transient suppression. To minimize device power dissipation, a  $V_{CC1}$  supply voltage, separate from  $V_{CC2}$ , is provided for the logic inputs. The TPIC0298 is designed for operation from 0°C to 70°C.





SLIS006 - D2942, JUNE 1987 - REVISED JANUARY 1990

### logic diagram (positive logic)



### absolute maximum ratings over operating temperature range (unless otherwise noted)

|                                                                             | $0.0 \times 10^{-7}$           |
|-----------------------------------------------------------------------------|--------------------------------|
| Logic supply voltage range, v <sub>CC1</sub> (see Note 1)                   | =0.3 V to 7 V                  |
| Output supply voltage range, V <sub>CC2</sub>                               | –0.3 V to 50 V                 |
| Input voltage range at A or EN, V <sub>1</sub> (see Note 2)                 | 1.6 V to 7 V                   |
| Output voltage range, Vo                                                    | -2 V to V <sub>CC2</sub> + 2 V |
| Emitter terminal (1E and 2E) voltage range, V <sub>E</sub>                  | 0.5 V to 2.3 V                 |
| Emitter terminal (1E and 2E) voltage (nonrepetitive, $t_W \le 50 \ \mu s$ ) | –1 V                           |
| Input current at A or EN, I                                                 | –15 mA                         |
| Peak output current, $I_{OM}$ : (nonrepetitive, $t_w \le 0.1 \text{ ms}$ )  | ±3 A                           |
| (repetitive, $t_W \le 10$ ms, duty cycle $\le 80\%$ )                       | ±2.5 A                         |
| Continuous output current, I <sub>O</sub>                                   | ±2 A                           |
| Peak combined output current for each full-H driver (see Note 3):           |                                |
| (nonrepetitive, $t_w \le 0.1 \text{ ms}$ )                                  | ±3 A                           |
| (repetitive, $t_W \le 10$ ms, duty cycle $\le 80\%$ )                       | ±2.5 A                         |
| Continuous combined output current for each full-H driver (see Note 3)      | ±2 A                           |
| Continuous dissipation at (or below) 25°C free-air temperature (see Note 4) | 3.575 W                        |
| Continuous dissipation at (or below) 75°C case temperature (see Note 4)     | 25 W                           |
| Operating free-air, case, or virtual junction temperature range             | . −40°C to 150°C               |
| Storage temperature range                                                   | . −65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                | 260°C                          |

NOTES: 1. All voltage values are with respect to the network GND, unless otherwise noted.

- 2. The maximum current limitation at this terminal generally occurs at a voltage of lower magnitude than the voltage limit. Neither the maximum current nor the maximum voltage for this terminal should be exceeded.
- 3. Combined output current applies to each of the two full-H drivers individually. This current is the sum of the currents at outputs 1Y1 and 1Y2 for full-H driver 1 and the sum of the currents at outputs 2Y1 and 2Y2 for full-H driver 2. The full-H drivers can carry the rated combined current simultaneously.
- 4. For operation above 25°C free-air temperature, derate linearly at the rate of 28.6 mW/°C. For operation above 75°C case temperature, derate linearly at the rate of 333 mW/°C. Due to variations in individual device electrical characteristics and thermal resistance, the built-in thermal overload protection may be activated at power levels slightly above or below the rated dissipation.



SLIS006 - D2942, JUNE 1987 - REVISED JANUARY 1990

| recommended operating conditio                                   | ns                                                           |     |                       |      |      |
|------------------------------------------------------------------|--------------------------------------------------------------|-----|-----------------------|------|------|
|                                                                  |                                                              |     | MIN                   | MAX  | UNIT |
| Logic supply voltage, V <sub>CC1</sub>                           |                                                              |     | 4.5                   | 7    | V    |
| Output supply voltage, V <sub>CC2</sub>                          |                                                              |     | 5                     | 46   | V    |
|                                                                  |                                                              |     | -0.5†                 | 2    |      |
| Emitter terminal (1E or 2E) voltage, V <sub>E</sub> (see Note 5) |                                                              |     | V <sub>CC1</sub> -3.5 | V    |      |
|                                                                  |                                                              |     | V <sub>CC2</sub> -4   |      |      |
| High-level input voltage, $V_{IH}$ (see Note 5)                  | А                                                            | 2.3 | VCC1                  | v    |      |
|                                                                  |                                                              |     | V <sub>CC2</sub> -2.5 |      |      |
|                                                                  | EN                                                           | 2.3 | 7                     |      |      |
|                                                                  |                                                              |     |                       | VCC1 |      |
| Low-level input voltage at A or EN, VIL                          | ut voltage at A or EN, V <sub>IL</sub> –0.3 <sup>†</sup> 1.5 |     |                       | V    |      |
| Output current, IO                                               |                                                              |     |                       | ±2   | А    |
| Communication frequency                                          |                                                              |     | 40                    |      | kHz  |
| Operating free-air temperature, TA                               | ating free-air temperature, T <sub>A</sub> 0 70              |     | 70                    | °C   |      |

<sup>†</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet for emitter terminal voltage and logic voltage levels.

NOTE 5: For optimum device performance, the maximum recommended voltage at any A input is 2.5 V lower than V<sub>CC2</sub>, the maximum recommended voltage at any EN input is V<sub>CC1</sub>, and the maximum recommended voltage at any emitter terminal is 3.5 V lower than V<sub>CC1</sub> and 4 V lower than V<sub>CC2</sub>.

### electrical characteristics over recommended ranges of V<sub>CC1</sub>, V<sub>CC2</sub>, and V<sub>E</sub>, T<sub>J</sub> = 25°C (unless otherwise noted)

| PARAMETER                     |                                                                                | TEST CONDITIONS        |                                            | MIN                             | TYP†                  | MAX                   | UNIT   |                     |    |  |
|-------------------------------|--------------------------------------------------------------------------------|------------------------|--------------------------------------------|---------------------------------|-----------------------|-----------------------|--------|---------------------|----|--|
| VIK                           | Input clamp voltage                                                            |                        | I <sub>I</sub> = -12 mA                    |                                 |                       |                       | -0.9   | -1.5                | V  |  |
| VOH High-level output voltage |                                                                                | I <sub>OH</sub> = -1 A |                                            | V <sub>CC2</sub> -1.8           | V <sub>CC2</sub> -1.2 |                       | v      |                     |    |  |
|                               |                                                                                | I <sub>OH</sub> = -2 A |                                            |                                 | V <sub>CC2</sub> -2.8 | V <sub>CC2</sub> -1.8 |        |                     |    |  |
|                               |                                                                                | I <sub>OL</sub> = 1 A  |                                            |                                 | V <sub>E</sub> +1.2   | V <sub>E</sub> +1.8   | V      |                     |    |  |
| VOL                           | OL Low-level output voltage                                                    |                        | I <sub>OL</sub> = 2 A                      |                                 |                       |                       | VE+1.7 | V <sub>E</sub> +2.6 | v  |  |
| Total source pulse sink out   | Total source pulse sink output                                                 | t                      | $I_{OH} = -1 A$ , $I_{OL} = 1 A$           |                                 | 2.4                   | 3.4                   | V      |                     |    |  |
| <sup>v</sup> drop             | voltage drop $I_{OH} = -2 A$ , $I_{OL} = 2 A$                                  | See Note 6             |                                            | 3.5                             | 5.2                   | v                     |        |                     |    |  |
| IOZH                          | Off-state (high-impedance sta<br>output current, high-level<br>voltage applied | ite)                   | V <sub>O</sub> = V <sub>CC2</sub>          |                                 |                       |                       |        | 500                 | μΑ |  |
| I <sub>OZL</sub>              | Off-state (high-impedance sta<br>output current, low-level<br>voltage applied  | ite)                   | V <sub>O</sub> = 0 V, V <sub>E</sub> = 0 V |                                 |                       |                       |        | -500                | μΑ |  |
|                               | High-level input current A EN                                                  | A                      | VI = VIH                                   | EN = H                          |                       |                       | 20     | 100                 |    |  |
| ЧH                            |                                                                                |                        |                                            | EN = L                          |                       |                       |        | 10                  | μΑ |  |
|                               |                                                                                | EN                     | $V_I = V_{IH} \le V_{CC1} - 0.6 V$         |                                 |                       |                       | 6      | 100                 |    |  |
| ١ <sub>L</sub>                | Low-level input current                                                        |                        | V <sub>I</sub> = 0 V to 1.5                | $V_{I} = 0 V \text{ to } 1.5 V$ |                       |                       |        | -10                 | μΑ |  |
| ICC1 Logic supply current     |                                                                                |                        | All outputs at                             | high level                      |                       | 7                     | 12     | mA                  |    |  |
|                               | Logic supply current                                                           |                        | $I_{O} = 0$                                | All outputs at low level        |                       |                       | 20     |                     | 32 |  |
|                               |                                                                                |                        |                                            | All outputs at                  | high impedance        |                       | 4      | 6                   | ]  |  |
|                               | Output supply current                                                          |                        |                                            | All outputs at                  | high level            |                       | 25     | 50                  |    |  |
| ICC2                          |                                                                                |                        | IO = 0                                     | All outputs at                  | ow level              |                       | 6      | 20                  | mA |  |
|                               |                                                                                |                        |                                            | All outputs at                  | high impedance        |                       |        | 2                   |    |  |

<sup>†</sup> All typical values are at V<sub>CC1</sub> = 5 V, V<sub>CC2</sub> = 42 V, V<sub>E</sub> = 0 V, T<sub>J</sub> = 25°C (unless otherwise noted). NOTE 6: The V<sub>drop</sub> specification applies for I<sub>OH</sub> and I<sub>OL</sub> applied simultaneously to different output channels: V<sub>drop</sub> = V<sub>CC2</sub> - V<sub>OH</sub> + V<sub>OL</sub> - V<sub>E</sub>



SLIS006 – D2942, JUNE 1987 – REVISED JANUARY 1990

# switching characteristics, V\_{CC1} = 5 V, V\_{CC2} = 42 V, V\_E = 0, T\_A = 25°C

|                     | PARAMETER                                         | TEST CONDITIONS                                 | MIN TYP | MAX | UNIT |
|---------------------|---------------------------------------------------|-------------------------------------------------|---------|-----|------|
| td(on)              | Turn-on delay time, source current from A input   |                                                 | 0.6     |     | μs   |
| <sup>t</sup> d(off) | Turn-off delay time, source current from A input  | ]                                               | 0.8     |     | μs   |
| tr                  | Rise time, source current (turning on)            |                                                 | 0.8     |     | μs   |
| tf                  | Fall time, source current (turning off)           |                                                 | 0.2     |     | μs   |
| td(on)              | Turn-on delay time, source current from EN input  | ]                                               | 0.5     |     | μs   |
| <sup>t</sup> d(off) | Turn-off delay time, source current from EN input |                                                 | 2.5     |     | μs   |
| td(on)              | Turn-on delay time, sink current from A input     |                                                 | 1.3     |     | μs   |
| <sup>t</sup> d(off) | Turn-off delay time sink current from A input     |                                                 | 0.5     |     | μs   |
| tr                  | Rise time, sink current (turning on)              |                                                 | 0.2     |     | μs   |
| tf                  | Fall time, sink current (turning off)             | $C_{L} = 30 \ \text{pr}, \ \text{See Figure 2}$ | 0.2     |     | μs   |
| td(on)              | Turn-on delay time, sink current from EN input    | ]                                               | 0.3     |     | μs   |
| td(off)             | Turn-off delay time, sink current from EN input   | ]                                               | 1       |     | μs   |



SLIS006 – D2942, JUNE 1987 – REVISED JANUARY 1990



PARAMETER MEASUREMENT INFORMATION

VOLTAGE AND CURRENT WAVEFORMS

NOTES: A. The pulse generator has the following characteristics: PRR = 2 kHz,  $Z_0$  = 50  $\Omega$ .

B. EN is at 4 V if A is used as the switching input. A is at 4 V if EN is the switching input.

C. CL includes probe and jig capacitance.

Figure 1. Source Current Test Circuit and Waveforms From Data and Enable Inputs



SLIS006 – D2942, JUNE 1987 – REVISED JANUARY 1990



#### PARAMETER MEASUREMENT INFORMATION

#### VOLTAGE AND CURRENT WAVEFORMS

NOTES: A. The pulse generator has the following characteristics: PRR = 2 kHz,  $Z_0 = 50 \Omega$ .

- B. EN is at 4 V if A is used as the switching input. A is at 0 V if EN is the switching input.
  - C.  $C_L$  includes probe and jig capacitance.

Figure 2. Sink Current Test Circuit and Voltage Waveforms From Data and Enable Inputs



SLIS006 - D2942, JUNE 1987 - REVISED JANUARY 1990

### **APPLICATION INFORMATION**

This circuit shows one half of a TPIC0298 used to provide full-H bridge drive for a 24-V, 2-A dc motor. Speed control is achieved with a TLC555 timer. This provides variable duty-cycle pulses to the EN input of the TPIC0298. In this configuration, the operating frequency is approximately 1.2 kHz. The duty cycle is adjustable from 10% to 90% to provide a wide range of motor speeds. The motor direction is determined by the logic level at the direction control input. The circuit can be enabled or disabled by the logic level at the EN input. A 5-V supply for the logic and timer circuit is provided by a TL431 shunt regulator. For circuit operation, refer to the function table.







#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated