SLVS371A- MARCH 2001 - REVISED JUNE 2001

#### features

- DC-DC Synchronous Buck Controller
- Switching Frequency, 200 kHz (Typ)
- Programmable Output Voltage, 1 V to 2.5 V ±2%
- Power Good Function (PWRGD)
- Input Voltage, 12 V ±5%
- Drive High Load Current With External Components

#### applications

- PC Motherboard, Voltage Regulation for System Power
- DDR Memory Supply (V<sub>DDQ</sub> or V<sub>TT</sub>)
- RDRAM Memory Supply (V<sub>DDQ</sub>)
- General Purpose Synchronous Switch Mode Controller

#### description

The TPPM0115 is a synchronous buck controller capable of driving two external power FETs 180° out of phase. The device requires a minimum of external standard filter components and switching FETs to regulate the desired output voltage. This is achieved with an internal switching frequency of 200 kHz (typical).

The TPPM0115 switch mode controller and associated circuitry provide efficient voltage regulation of greater than 85%. The output voltage is set by two external resistors. During power up, when the output voltage reaches 90% of the desired value, the power good (PWRGD) output is transitioned high after a short delay of 1 ms to 5 ms. During power down, when the output voltage falls below 90% of the set value, the PWRGD output is pulled low without any delay.

In the event the set output is in an over-voltage condition due to a system fault, the drive to the lower FET turns on to correct the fault. There is a dead time between switching one FET ON while the other FET is switching OFF to prevent cross conduction.

The TPPM0115 is capable of driving high static load currents with minimal ripple on the output (<2%). The phase sense input is used to sense the flow of current through the inductor during flyback to minimize ripple on the output.

To optimize output filter capacitance, the voltage mode control is based on a fixed ON time during the start of the cycle and hysteretic control during load transients. This allows the device to respond and maintain the set regulation voltage.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated

1



NC - No internal connection

SLVS371A-MARCH 2001 - REVISED JUNE 2001

### functional block diagram



### **Terminal Functions**

| TERMINAL |     | 1/0 | DESCRIPTION                               |  |  |  |  |  |  |
|----------|-----|-----|-------------------------------------------|--|--|--|--|--|--|
| NAME     | NO. | 1/0 | DESCRIPTION                               |  |  |  |  |  |  |
| DRVH     | 5   | 0   | Output for upper FET gate drive           |  |  |  |  |  |  |
| DRVL     | 6   | 0   | Output for lower FET gate drive           |  |  |  |  |  |  |
| GND      | 8   | 0   | Ground                                    |  |  |  |  |  |  |
| NC/TEST  | 3   | 0   | No connection, used for test purpose only |  |  |  |  |  |  |
| PHASE    | 4   | Ι   | Phase sense input                         |  |  |  |  |  |  |
| PWRGD    | 2   | 0   | Open-drain output for power good function |  |  |  |  |  |  |
| SEN      | 7   | Ι   | Sense input                               |  |  |  |  |  |  |
| VCC      | 1   | I   | Input voltage                             |  |  |  |  |  |  |



SLVS371A-MARCH 2001 - REVISED JUNE 2001

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Unregulated input voltage, V <sub>CC</sub> (see Notes 1 and 2)                        | 24 V           |
|---------------------------------------------------------------------------------------|----------------|
| Drive output voltage, V <sub>(DRVH)</sub> and V <sub>(DRVL)</sub> (see Notes 1 and 3) |                |
| Power good voltage, V(PWRGD) (see Notes 1 and 2)                                      |                |
| Feedback voltage, V <sub>(SEN)</sub> (see Notes 1 and 2)                              |                |
| Phase sense voltage, V <sub>(PHASE)</sub> (see Note 3)                                |                |
| Continuous power dissipation, PD                                                      | 0.4 W          |
| Electrostatic discharge susceptibility, V(HBMESD) (see Note 4)                        | 2 kV           |
| Operating ambient temperature range, T <sub>A</sub>                                   | 0°C to 70°C    |
| Storage temperature range, T <sub>stg</sub>                                           | –65°C to 150°C |
| Lead temperature (soldering, 10 sec) T <sub>LEAD</sub>                                | 260°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

2. Absolute negative voltage values on these terminals should not be below -0.5 V.

3. Absolute negative voltage values on these terminals should not be below -1 V.

4. The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each terminal.

#### recommended operating conditions

|                                               | MIN  | NOM | MAX  | UNIT |
|-----------------------------------------------|------|-----|------|------|
| Unregulated input voltage, V <sub>CC</sub>    | 11.4 |     | 12.6 | V    |
| Drive output current, I(DRVH) and I(DRVL)     |      | 500 |      | mA   |
| Power good voltage, V(PWRGD)                  |      | 5   |      | V    |
| Feedback voltage, V(SEN)                      |      | 1   |      | V    |
| Phase sense voltage, V(PHASE)                 |      | 0   |      | V    |
| Continuous power dissipation, PD              |      | 100 |      | mW   |
| Operating ambient temperature, T <sub>A</sub> |      | 55  |      | °C   |



SLVS371A-MARCH 2001 - REVISED JUNE 2001

# dc electrical characteristics, $T_A = 0^{\circ}C$ to 55°C, $V_{CC} = 12 V$ (unless otherwise noted)

|                           | PARAMETER                   | TEST C                                                                                     | MIN                                                 | TYP | MAX                       | UNIT                     |    |  |
|---------------------------|-----------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|---------------------------|--------------------------|----|--|
| Vout                      | Output voltage              | $V_{CC} = 11.4 V \text{ to } 12.$<br>See Figure 8 for ext<br>$R_1 = 0$ , $R_2$ is not pro- | 1                                                   |     |                           | V                        |    |  |
| η                         | Efficiency                  | IL = 10 A,                                                                                 | See Figure 8                                        | 86% |                           |                          |    |  |
| IQ                        | Quiescent current           | V <sub>(SEN)</sub> = <1 V or >1.3 V,<br>V <sub>OUT</sub> = 1 V to 1.3 V                    |                                                     |     | 2                         |                          | mA |  |
| $\Delta V_{O(\Delta IO)}$ | Load regulation             |                                                                                            |                                                     |     |                           |                          |    |  |
| $\Delta VO(\Delta VI)$    | Line regulation             | See Figure 8                                                                               |                                                     | -1% |                           | 1%                       |    |  |
|                           | Temperature regulation      |                                                                                            |                                                     |     |                           |                          |    |  |
| VOH(DRVH)                 |                             | V(SEN) = 0.9 V,                                                                            | I <sub>OH</sub> = 200 mA                            | ١   | /CC-3/                    |                          | v  |  |
| VOL(DRVH)                 | Upper drive output voltage  | V(SEN) = 1.2 V,                                                                            | $I_{OL} = -200 \text{ mA}$                          |     | 1                         |                          | V  |  |
| VOH(DRVL)                 | Lower drive output voltage  | V(SEN) = 1.2 V,<br>V(PHASE) < 0 V                                                          | I <sub>OH</sub> = 200 mA                            |     | 5                         |                          | V  |  |
| VOL(DRVL)                 |                             | V(SEN) = 0.9 V,                                                                            | $I_{OL} = -200 \text{ mA}$                          |     |                           | 1                        |    |  |
| IIН                       | Disease in and a summary i  | V(SEN) = 0.9 V,                                                                            | V(PHASE) = 5 V                                      |     | 100                       |                          | •  |  |
| ۱ <sub>IL</sub>           | Phase input current         | V <sub>(SEN)</sub> = 1.2 V,                                                                | V <sub>(PHASE)</sub> = -0.3 V                       |     | -50                       |                          | μA |  |
|                           | Sense output voltage for    | Ramp up sense input<br>transition to high                                                  | <sup>V</sup> ОUT <sup>*</sup><br>0.86               |     | <sup>V</sup> ОUT*<br>0.96 |                          |    |  |
| V(PWRGD)                  | PWRGD detection range       | Ramp down sense i transition to low                                                        | Ramp down sense input until PWRGD transition to low |     |                           | <sup>V</sup> ОЛ*<br>0.71 | V  |  |
| IBIAS                     | Sense feedback bias current | V(SEN) = 1.08 V                                                                            |                                                     |     |                           | 5                        | μA |  |

## ac electrical characteristics, $T_A$ = 0°C to 55°C, $V_{CC}$ = 12 V (unless otherwise noted)

|                 | PARAMETER                               | TEST CONDITIONS                                                                                    | MIN | TYP | MAX | UNIT |  |
|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
| f <sub>sw</sub> | Switching frequency                     | Measured at DRVH terminal                                                                          |     | 200 |     | kHz  |  |
|                 |                                         | $V_{(DRVH)} \rightarrow 0 \text{ V to 8 V},  V_{(SEN)} \rightarrow 1.1 \text{ V to 0.9 V}$         |     | 50  |     |      |  |
| t <sub>r</sub>  | Output rise time for both DRVH and DRVL | $V_{(DRVL)} \rightarrow 0$ V to 8 V, $V_{(SEN)} \rightarrow 0.9$ V to 1.1 V                        |     | 50  |     | ns   |  |
| 4               |                                         | $V_{(DRVH)} \rightarrow$ 8 V to 0 V, $V_{(SEN)} \rightarrow$ 0.9 V to 1.1 V                        |     | 50  |     | ns   |  |
| t <sub>f</sub>  | Output fall time for both DRVH and DRVL | $V_{(DRVL)} \rightarrow 8 \text{ V to 0 V}, \qquad V_{(SEN)} \rightarrow 1.1 \text{ V to 0.9 V}$   |     | 50  |     |      |  |
| td              | Power good signal delay                 | Delay time for V <sub>(SEN)</sub> > V <sub>(PWRGD)</sub> to PWRGD transitioning high               | 1   |     | 5   | ms   |  |
|                 | Dead time between DRVH and DRVL         | $V_{(SEN)} \rightarrow$ 1.1 V to 0.9 V, Delay between $V_{(DRVL)}$ at 0 V and $V_{(DRVH)}$ = 1.5 V |     | 50  |     |      |  |
| <sup>t</sup> dt | switch conduction                       | $V_{(SEN)} \rightarrow$ 0.9 V to 1.1 V, Delay between $V_{(DRVH)}$ at 0 V and $V_{(DRVL)}$ = 1.5 V |     | 50  |     | ns   |  |

### thermal characteristics

|                 |                                        | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Thermal impedance, junction-to-case    |     |     | 50  | °C/W |
| $R_{\theta JA}$ | Thermal impedance, junction-to-ambient |     |     | 178 | °C/W |



SLVS371A- MARCH 2001 - REVISED JUNE 2001



#### **TYPICAL CHARACTERISTICS**





Figure 2. Dead Time Between Gate Drives Upper Switching ON and Lower Switching OFF



SLVS371A-MARCH 2001 - REVISED JUNE 2001



#### **TYPICAL CHARACTERISTICS**





Figure 4. Output Voltage Ripple (Offset = 2.5 V) With 6 A Load



SLVS371A- MARCH 2001 - REVISED JUNE 2001



#### **TYPICAL CHARACTERISTICS**





Figure 6. Output Voltage Ripple (Offset = 2.5 V) With Dynamic Load Switching (1 A to 8 A)



SLVS371A-MARCH 2001 - REVISED JUNE 2001



Figure 7. System Efficiency With Load Current (2.5-V Output)



SLVS371A- MARCH 2001 - REVISED JUNE 2001



**APPLICATION INFORMATION** 

NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.

- B. The feedback (sense) trace should be kept from the inductor flux.
- C. The 1500-µF capacitor should have a low ESR to minimize output voltage ripple.
- D. External FETs are MTD3302 or PHD55N03LT.
- E. Set the resistor values on the SEN terminal using the following formulas:

$$V_{OUT} = \frac{V_{ref}(R1 + R2)}{R2}, \text{ where } V_{ref} = 1 \text{ V}$$

- F. Maximum efficiency is dependent on proper selection of external components.
- G. Line and load regulation is dependent on proper selection of external components.

Optional: When resistor feedback network is not used,  $V_{OUT}$  must be connected directly to SEN input to provide output regulation at  $V_{OUT} = V_{ref}$ .

#### **Figure 8. Typical Application Schematic**



SLVS371A-MARCH 2001 - REVISED JUNE 2001





Figure 9. Application Schematic for DDR Memory  $V_{\mbox{DDQ}}$  and  $V_{\mbox{TT}}$  Supplies



SLVS371A-MARCH 2001 - REVISED JUNE 2001

APPLICATION INFORMATION



NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results. B. The performance of the regulator depends on the proper selection of the external components for the application.

Figure 10. Application Schematic for RAMBUS Memory  $V_{\mbox{DDQ}}$  and  $V_{\mbox{CORE}}$  Supplies



SLVS371A-MARCH 2001 - REVISED JUNE 2001

**MECHANICAL DATA** 

### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPPM0115D        | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPPM0115DG4      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPPM0115DR       | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPPM0115DRG4     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated