- Low $r_{DS(on)} \dots 0.18 \Omega$ Typ at $V_{GS} = -10 \text{ V}$ - 3 V Compatible - Requires No External V<sub>CC</sub> - TTL and CMOS Compatible Inputs - $V_{GS(th)} = -1.5 \text{ V Max}$ - Available in Ultrathin TSSOP Package (PW) - ESD Protection Up to 2 kV Per MIL-STD-883C, Method 3015 #### description The TPS1100 is P-channel a single enhancement-mode MOSFET. The device has been optimized for 3-V or 5-V power distribution in battery-powered systems by means of Texas Instruments LinBiCMOS™ process. With a maximum V<sub>GS(th)</sub> of -1.5 V and an I<sub>DSS</sub> of only 0.5 μA, the TPS1100 is the ideal high-side switch for low-voltage, portable battery-management systems where maximizing battery life is a primary concern. The low r<sub>DS(on)</sub> and excellent ac characteristics (rise time 10 ns typical) make the TPS1100 the logical choice for low-voltage switching applications such as power switches for pulse-width-modulated (PWM) controllers or motor/bridge drivers. The ultrathin thin shrink small-outline package or TSSOP (PW) version with its smaller footprint and reduction in height fits in places where other P-channel MOSFETs cannot. The size advantage is especially important where board real estate is at a premium and height restrictions do not allow for a small-outline integrated circuit (SOIC) package. #### schematic NOTE A: For all applications, all source pins should be connected and all drain pins should be connected. #### **AVAILABLE OPTIONS** | | PACKAGED I | DEVICES | CHIP FORM | |---------------|----------------------|--------------------|-----------| | TA | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P) | (Y) | | -40°C to 85°C | TPS1100D | TPS1100PWLE | TPS1100Y | The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS1100DR). The PW package is available only left-end taped and reeled (indicated by the LE suffix on the device type; e.g., TPS1100PWLE). The chip form is tested at 25°C. Caution. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. LinBiCMOS is a trademark of Texas Instruments Incorporated. SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995 ## description (continued) Such applications include notebook computers, personal digital assistants (PDAs), cellular telephones, and PCMCIA cards. For existing designs, the D-packaged version has a pinout common with other p-channel MOSFETs in SOIC packages. ## **TPS1100Y** chip information This chip, when properly assembled, displays characteristics similar to the TPS1100. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform. SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995 ## absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | | | | | | UNIT | | | | |--------------------------------------------------------------------------------|--------------------------|-------------|------------------------|-------|------|--|--|--| | Drain-to-source voltage, V <sub>DS</sub> –15 | | | | | | | | | | Gate-to-source voltage, VGS 2 or -1 | | | | | | | | | | | | D package | T <sub>A</sub> = 25°C | ±0.41 | | | | | | | Vaa - 27V | D раскаде | T <sub>A</sub> = 125°C | ±0.28 | | | | | | | $V_{GS} = -2.7 V$ | PW package | $T_A = 25^{\circ}C$ | ±0.4 | | | | | | | | F W package | T <sub>A</sub> = 125°C | ±0.23 | | | | | | | | D package | $T_A = 25^{\circ}C$ | ±0.6 | | | | | | | V <sub>GS</sub> = -3 V | Браскаде | T <sub>A</sub> = 125°C | ±0.33 | | | | | | | VGS = -3 V | PW package | T <sub>A</sub> = 25°C | ±0.53 | Α | | | | | Continuous drain current (T <sub>J</sub> = 150°C), I <sub>D</sub> <sup>‡</sup> | | 1 W package | T <sub>A</sub> = 125°C | ±0.27 | | | | | | | V <sub>GS</sub> = -4.5 V | D package | T <sub>A</sub> = 25°C | ±1 | | | | | | | | Браскаде | T <sub>A</sub> = 125°C | ±0.47 | | | | | | | | PW package | $T_A = 25^{\circ}C$ | ±0.81 | | | | | | | | 1 W package | T <sub>A</sub> = 125°C | ±0.37 | | | | | | | | D package | T <sub>A</sub> = 25°C | ±1.6 | | | | | | | V <sub>GS</sub> = -10 V | Браскаде | T <sub>A</sub> = 125°C | ±0.72 | | | | | | | VGS = -10 V | PW package | T <sub>A</sub> = 25°C | ±1.27 | | | | | | | | 1 W package | T <sub>A</sub> = 125°C | ±0.58 | | | | | | Pulsed drain current, ID <sup>‡</sup> | | | T <sub>A</sub> = 25°C | ±7 | Α | | | | | Continuous source current (diode conduction), $I_S$ $T_A = 25^{\circ}C$ $-1$ | | | | | | | | | | Storage temperature range, T <sub>Stg</sub> -55 to 150 | | | | | | | | | | Operating junction temperature range, T <sub>J</sub> -40 to 150 | | | | | | | | | | Operating free-air temperature range, T <sub>A</sub> -40 to 125 | | | | | | | | | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | | | | 260 | °C | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{$A$}} \leq 25^{\circ}\mbox{$C$}$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|---------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D | 791 mW | 6.33 mW/°C | 506 mW | 411 mW | 158 mW | | PW | 504 mW | 4.03 mW/°C | 323 mW | 262 mW | 101 mW | <sup>‡</sup> Maximum values are calculated using a derating factor based on $R_{\theta JA} = 158^{\circ}\text{C/W}$ for the D package and $R_{\theta JA} = 248^{\circ}\text{C/W}$ for the PW package. These devices are mounted on an FR4 board with no special thermal considerations when tested. <sup>‡</sup> Maximum values are calculated using a derating factor based on R<sub>θJA</sub> = 158°C/W for the D package and R<sub>θJA</sub> = 248°C/W for the PW package. These devices are mounted on a FR4 board with no special thermal considerations. # TPS1100, TPS1100Y SINGLE P-CHANNEL ENHANCEMENT-MODE MOSFETS SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995 ## electrical characteristics at $T_J = 25^{\circ}C$ (unless otherwise noted) ## static | | PARAMETER | TES | T CONDITION | ie. | 1 | ΓPS1100 | | T | PS1100Y | ′ | UNIT | |---------------------|--------------------------------------------------------------------|------------------------------------------|-------------------------|------------------------|-----|---------|-------|-----|---------|-----|------------| | | PARAMETER | TEST CONDITIONS | | | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}$ , $I_{D} = -250 \mu A$ | | | -1 | -1.25 | -1.50 | | -1.25 | | V | | V <sub>SD</sub> | Source-to-drain voltage<br>(diode-forward<br>voltage) <sup>†</sup> | I <sub>S</sub> = -1 A, | V <sub>GS</sub> = 0 V | | | -0.9 | | | -0.9 | | V | | I <sub>GSS</sub> | Reverse gate current, drain short circuited to source | V <sub>DS</sub> = 0 V, | V <sub>GS</sub> = -12 | V | | | ±100 | | | | nA | | Inno | Zero-gate-voltage drain | V <sub>DS</sub> = -12 V, | \\oo = 0 \\ | T <sub>J</sub> = 25°C | | | -0.5 | | | | μА | | IDSS | current | VDS = -12 V, | VGS = 0 V | T <sub>J</sub> = 125°C | | | -10 | | | | μΑ | | | | $V_{GS} = -10 \text{ V}$ | $I_D = -1.5 A$ | | | 180 | | | 180 | | | | | Static drain-to-source | $V_{GS} = -4.5 \text{ V}$ | $I_D = -0.5 A$ | | | 291 | 400 | | 291 | | <b>~</b> 0 | | rDS(on) | on-state resistance† | $V_{GS} = -3 V$ | I <sub>D</sub> = -0.2 A | | | 476 | 700 | | 476 | | mΩ | | | | $V_{GS} = -2.7 \text{ V}$ | ID = -0.2 A | | | 606 | 850 | | 606 | | | | 9fs | Forward transconductance† | $V_{DS} = -10 \text{ V},$ | I <sub>D</sub> = -2 A | | | 2.5 | | | 2.5 | | S | <sup>†</sup> Pulse test: pulse duration ≤ 300 μs, duty cycle ≤ 2% ## dynamic | | PARAMETER | | TEST CONDITIONS | TPS1100, TPS1100Y | | | UNIT | | | |-----------------|---------------------------------------|---------------------------|---------------------|-------------------|-----|------|------|----|--| | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNII | | | | Qg | Total gate charge | | | | | 5.45 | | | | | Qgs | Gate-to-source charge | $V_{DS} = -10 \text{ V},$ | $V_{GS} = -10 V$ , | $I_{D} = -1 A$ | | 0.87 | | nC | | | Q <sub>gd</sub> | Gate-to-drain charge | | | | | 1.4 | | | | | td(on) | Turn-on delay time | | | | | 4.5 | | ns | | | td(off) | Turn-off delay time | $V_{DD} = -10 \text{ V},$ | $R_1 = 10 \Omega$ | $I_{D} = -1 A$ | | 13 | | ns | | | t <sub>r</sub> | Rise time | $R_G = 6 \Omega$ , | See Figures 1 and 2 | _ | | 10 | | | | | t <sub>f</sub> | Fall time | ] | | | | 2 | | ns | | | trr(SD) | Source-to-drain reverse recovery time | IF = 5.3 A, | di/dt = 100 A/μs | | | 16 | | | | ## PARAMETER MEASUREMENT INFORMATION Figure 1. Switching-Time Test Circuit Figure 2. Switching-Time Waveforms ## **TYPICAL CHARACTERISTICS** ## **Table of Graphs** | | | FIGURE | |---------------------------------------------------------|----------------------------|--------| | Drain current | vs Drain-to-source voltage | 3 | | Drain current | vs Gate-to-source voltage | 4 | | Static drain-to-source on-state resistance | vs Drain current | 5 | | Capacitance | vs Drain-to-source voltage | 6 | | Static drain-to-source on-state resistance (normalized) | vs Junction temperature | 7 | | Source-to-drain diode current | vs Source-to-drain voltage | 8 | | Static drain-to-source on-state resistance | vs Gate-to-source voltage | 9 | | Gate-to-source threshold voltage | vs Junction temperature | 10 | | Gate-to-source voltage | vs Gate charge | 11 | #### TYPICAL CHARACTERISTICS ## **GATE-TO-SOURCE VOLTAGE** -7 $V_{DS} = -10 \text{ V}$ -6 T<sub>J</sub> = 25°C TJ = 150°C - 5 D - Drain Current - A $T_J = -40^{\circ}C$ - 4 - 3 - 2 - 1 0 -6 -7 V<sub>GS</sub> - Gate-to-Source Voltage - V Figure 4 **DRAIN CURRENT** ## **DRAIN CURRENT** 0.7 T<sub>J</sub> = 25°C 0.6 DS(on) - Static Drain-to-Source $V_{GS} = -2.7 V$ On-State Resistance – $\Omega$ 0.5 $V_{GS} = -3 V$ 0.4 $V_{GS} = -4.5 V$ 0.3 V<sub>GS</sub> = -10 V 0.2 0.1 - 0.1 - 10 STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE ## **CAPACITANCE** vs **DRAIN-TO-SOURCE VOLTAGE** 350 $V_{GS} = 0$ f = 1 MHz300 T<sub>J</sub> = 25°C C<sub>iss</sub>† 250 C - Capacitance - pF 200 Coss 150 100 c<sub>rss</sub>‡ 50 0 -1 -2 -3 -4 -5 -6 -7 -8 -9 -10 -11 -12 V<sub>DS</sub> - Drain-to-Source Voltage - V $\dagger C_{iss} = C_{gs} + C_{gd}, C_{ds(shorted)}$ $\ddagger C_{rss} = C_{gd}, C_{oss} = C_{ds} + \frac{C_{gs} C_{gd}}{C_{gs} + C_{gd}} \approx C_{ds} + C_{gd}$ Figure 5 ID - Drain Current - A Figure 6 #### TYPICAL CHARACTERISTICS ## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE (NORMALIZED) ## JUNCTION TEMPERATURE ## Figure 7 ## SOURCE-TO-DRAIN DIODE CURRENT vs Figure 8 ## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE ## GATE-TO-SOURCE VOLTAGE Figure 9 ## GATE-TO-SOURCE THRESHOLD VOLTAGE vs V<sub>SD</sub> - Source-to-Drain Voltage - V Figure 10 ## TYPICAL CHARACTERISTICS ## GATE-TO-SOURCE VOLTAGE vs GATE CHARGE Figure 11 #### THERMAL INFORMATION #### TRANSIENT JUNCTION-TO-AMBIENT **DRAIN CURRENT** THERMAL IMPEDANCE **DRAIN-TO-SOURCE VOLTAGE PULSE DURATION** -10100 Single Pulse 0.001 s Single Pulse See Note A See Note A $Z_{\theta JA}$ – Transient Junction-to-Ambient 0.01 s Thermal Impedance - °C/W I<sub>D</sub> – Drain Current – A 10 0.1 s 10 s 0.1 DC T」= 150°C TA = 25°C 0.1 -0.0010.001 0.01 -0.1-10 - 100 0.1 V<sub>DS</sub> - Drain-to-Source Voltage - V tw - Pulse Duration - s Figure 12 Figure 13 NOTE A: Values are for the D package and are FR4-board mounted only. ### **APPLICATION INFORMATION** Figure 14. Notebook Load Management Figure 15. Cellular Phone Output Drive 10 ti.com 18-Jul-2006 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPS1100D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100PW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100PWG4 | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100PWLE | OBSOLETE | TSSOP | PW | 8 | | TBD | Call TI | Call TI | | TPS1100PWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS1100PWRG4 | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | TPS1100DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TPS1100PWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS1100DR | SOIC | D | 8 | 2500 | 346.0 | 346.0 | 29.0 | | TPS1100PWR | TSSOP | PW | 8 | 2000 | 346.0 | 346.0 | 29.0 | #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com microcontroller.ti.com Microcontrollers www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated