



# QUAD INTEGRATED POWER SOURCING EQUIPMENT POWER MANAGER

#### **FEATURES**

- Quad-Port Power Management With Integrated Switches and Sense Resistors
- Compliant to IEEE 802.3af Standard
- Operates from a Single 48-V Input Supply
- Individual Port 15-bit A/D
- Auto, Semi-Auto and Power Management Operating Modes
- Controlled Current Ramps for Reduced EMI and Charging of PD's Bulk Capacitance
- I<sup>2</sup>C Clock and Oscillator Watchdog Timers
- Over-Temperature Protection
- DC and DC Modulated Disconnect
- Supports Legacy Detection for Non-Compliant PD's
- Supports AC Disconnect
- High-Speed 400-kHz I<sup>2</sup>C Interface
- Comprehensive Power Management Software Available
- Operating Temperature Range –40°C to 125°C

#### **APPLICATIONS**

- Ethernet Enterprise Switches
- Ethernet Hubs
- SOHO Hubs
- Ethernet Mid-Spans
- PSE Injectors

#### DESCRIPTION

The TPS2384 is a quad-port power sourcing equipment power manager (PSEPM) and compliant to the Power-over-Ethernet (PoE) IEEE 802.3af standard. The TPS2384 operates from a single 48-V supply and over a wide temperature range (-40°C to 125°C). The integrated output eliminates two external components per port (FET and sense resistor) and will survive 100-V transients. Four individual 15-bit A/D converters are used to measure port resistance, voltage, current and die temperature making PSE solutions simple and robust. The TPS2384 comes with a comprehensive software solution to meet the most demanding applications which can serve as a core for all PoE system designs.

### TYPICAL APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.



### **DESCRIPTION (CONTINUED)**

The TPS2384 has three internal supply buses (10 V, 6.3 V and 3.3 V) generated from the 48-V input supply. These supplies are used to bias all internal digital and analog circuitry. Each supply has been brought out separately for proper bypassing to insure high performance. The digital supply (3.3 V) is available for powering external loads up to 2 mA. For more demanding loads it is highly recommended to use external buffers to prevent system degradation. When the TPS2384 is initially powered up an internal Power-on-Reset (POR) circuit resets all registers and sets all ports to the off state to ensure that the device is powered up in a known safe operating state.

The TPS2384 has three modes of operation; automode (AM), semi-automode (SAM) and power management mode (PMM).

- In auto mode the TPS2384 performs discovery, classification and delivery of power autonomously to a compliant PD without the need of a micro-controller.
- In semi-automode the TPS2384 operates in automode but users can access the contents of all read status
  registers and A/D registers through the I<sup>2</sup>C serial interface. All write control registers are active except for D0
  through D3 of Port Control register 1 (Address 0010) for limited port control. The semi-auto mode allows the
  TPS2384 to detect valid PD's without micro-controller intervention but adds a flexibility to perform power
  management activities.
- Power management mode (with a micro-controller) allows users additional capabilities of discovering non-compliant (legacy) PDs, performing AC Disconnect and advanced power management system control that are based on real time port voltages and currents. All functions in this mode are programmed and controlled through read/write registers over the I<sup>2</sup>C interface. This allows users complete freedom in detecting and powering devices. A comprehensive software package is available that mates the power of the TPS2384 with the MSP430 micro-controller.

TPS2384 integrated output stage provides port power and low-side control. The internal low-side circuitry is designed with internal current sensing so there are no external resistors required. The output design ensures the power switches operate in the fully enhanced mode for low power dissipation.

The I<sup>2</sup>C interface allows easy application of opto-coupler circuitry to maintain Ethernet port isolation when a ground based micro-controller is required. The TPS2384 five address pins (A1–A5) allow the device to be addressed at one of 31 possible I<sup>2</sup>C addresses. Per-port write registers separately control each port state (discovery, classification, legacy, power up, etc) while the read registers contain status information of the entire process along with parametric values of discovery, classification, and real-time port operating current, voltage and die temperature.

The proprietary 15-bit integrating A/D converter is designed to meet the harsh environment where the PSEPM resides. The converter is set for maximum rejection of power line noise allowing it to make accurate measurements of line currents during discovery, classification and power delivery for reliable power management decisions.

TheTPS2384 is available in either 64-pin PowerPAD™ down (PAP) or 64-pin PowerPAD™ up (PJD) packages.

#### **ORDERING INFORMATION**

| TEMPERATURE RANGE | PACKAGED                       | DEVICES <sup>(1)</sup>         |
|-------------------|--------------------------------|--------------------------------|
| $T_A = T_J$       | TQFP - 64 (PAP) <sup>(2)</sup> | TQFP – 64 (PJD) <sup>(2)</sup> |
| -40°C to 125°C    | TPS2384PAP                     | TPS2384PJD                     |

- (1) The PAP and PJD packages are available taped and reeled. Add R suffix to device type (e.g.TPS2384PAPR) to order quantities of 1000 devices per reel.
- (2) PAP = PowerPad™ down, PJD = PowerPad™ up.



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                  |                                                                                                           | VALUE      | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------|------------|------|
|                  | V10 current sourced                                                                                       | 100        | μΑ   |
|                  | V3.3 current sourced                                                                                      | 5          | mA   |
|                  | Applied voltage on CINT#, CT, RBIAS                                                                       | -0.5 to 10 |      |
|                  | Applied voltage on SCL_I, SDA_I, SDA_O, INTB, A1, A2, A3, A4, A5, MS, PORB, WD_DIS, ALT_A/B, AC_LO, AC_HI | -0.5 to 6  | V    |
|                  | Applied voltage on V48, P#, N#                                                                            | -0.5 to 80 |      |
| $T_{J}$          | Junction operating temperature                                                                            | -40 to 125 |      |
| T <sub>stg</sub> | Storage temperature -55 to 150                                                                            | -55 to 150 | °C   |
| T <sub>sol</sub> | Lead temperature (soldering, 10 sec.)                                                                     | 260        |      |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATINGS**(1)

| PACKAGE | THERMAL RESISTANCE JUNCTION TO CASE $\theta_{\text{JC}}$ | THERMAL RESISTANCE JUNCTION TO AMBIENT $\theta_{JA}$ |
|---------|----------------------------------------------------------|------------------------------------------------------|
| PAP     | 0.38°C/W                                                 | 21.47°C/W                                            |
| PJD     | 0.38°C/W                                                 | 21.47°C/W                                            |

<sup>(1)</sup> Thermal Resistance measured using 2-oz copper trace and copper pad solder following layout recommendation in TI Publication PowerPAD Thermally Enhance Package Technical Brief SLMA002.

#### RECOMMENDED OPERATING CONDITIONS

|          | PARAMETER            | MIN | TYP | MAX | UNIT |
|----------|----------------------|-----|-----|-----|------|
| $V_{DD}$ | Input voltage, V48   | 44  | 48  | 57  | V    |
| TJ       | Junction temperature | -40 |     | 125 | °C   |

### **ELECTRO STATIC DISCHARGE (ESD) PROTECTION**

|                  | MAX | UNIT |
|------------------|-----|------|
| Human body model | 1.5 |      |
| CDM              | 1   | kV   |
| Machine model    | 0.2 |      |

#### **ELECTRICAL CHARACTERISTICS**

V48 = 48 V,  $R_T$  = 124 k $\Omega$ ,  $C_T$  = 220 pF,  $C_{INT}$  = 0.027  $\mu$ F (low leakage), -40°C to 125°C and  $T_A$  =  $T_J$  (unless otherwise noted)

| PARAMETER                               | TEST CONDITIONS                                                      | MIN  | TYP   | MAX  | UNIT   |  |  |  |
|-----------------------------------------|----------------------------------------------------------------------|------|-------|------|--------|--|--|--|
| Power Supply                            |                                                                      |      |       |      |        |  |  |  |
| V48 quiescent current                   | Off mode (all ports)                                                 | 4    | 9     | 12   | m Λ    |  |  |  |
| V48 quiescent current                   | Powered mode (all ports)                                             |      | 10    | 14   | mA     |  |  |  |
| V10, internal analog supply             | I <sub>LOAD</sub> = 0                                                | 9.75 | 10.5  | 11.5 | V      |  |  |  |
| V3.3, internal digital supply           | I <sub>LOAD</sub> = 0 to 3 mA                                        | 3    | 3.3   | 3.7  | V      |  |  |  |
| V3.3 short circuit current              | V = 0                                                                | 3    |       | 12   | mA     |  |  |  |
| V6.3, internal supply                   | $I_{LOAD} = 0$                                                       | 5    | 6.3   | 7    |        |  |  |  |
| V2.5, internal reference supply         | $I_{LOAD} = 0$                                                       | 2.46 | 2.5   | 2.54 | V      |  |  |  |
| Input UVLO                              |                                                                      |      | 26    | 32   |        |  |  |  |
| Internal POR time out(I <sup>2</sup> C) | After all supplies are good I <sup>2</sup> C activity is valid       |      | 8     |      | Clock  |  |  |  |
| Internal POR time out (Port)            | After all supplies are good Port active to I <sup>2</sup> C commands |      | 66000 |      | Pulses |  |  |  |

<sup>(2)</sup> All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V48 = 48 \text{ V}, \text{ R}_{\text{T}} = 124 \text{ k}\Omega, \text{ C}_{\text{T}} = 220 \text{ pF}, \text{ C}_{\text{INT}} = 0.027 \text{ } \mu\text{F} \text{ (low leakage)}, -40^{\circ}\text{C to } 125^{\circ}\text{C} \text{ and } \text{T}_{\text{A}} = \text{T}_{\text{J}} \text{ (unless otherwise noted)}$ 

| PARAMETER                                         | TEST CONDITIONS                                                                | MIN  | TYP   | MAX  | UNIT         |
|---------------------------------------------------|--------------------------------------------------------------------------------|------|-------|------|--------------|
| Port Discovery                                    |                                                                                |      |       |      |              |
| Port off #P to #N input resistance                |                                                                                | 400  | 600   |      | kΩ           |
| Discovery open circuit voltage                    |                                                                                |      | 22    | 30   |              |
| Discovery 1 voltage loop control                  | 70 μA < I <sub>PORT</sub> < 3 mA                                               | 2.8  | 4.4   |      | V            |
| Discovery 2 voltage loop control                  | 70 μA < I <sub>PORT</sub> < 3 mA                                               |      | 8.8   | 10   |              |
| Discovery current limit                           | P = N = 48 V                                                                   | 3    | 4     | 5    | mA           |
| Auto-mode discovery resistance acceptance Band    |                                                                                | 19   |       | 26.5 |              |
| Auto-mode discovery resistance low end rejection  |                                                                                | 0    |       | 15   | kΩ           |
| Auto-mode discovery resistance high end rejection |                                                                                | 33   |       |      |              |
| Discovery1,2 A/D conversion scale factor          | 100 μA < I <sub>PORT</sub> < 3 mA                                              | 5.30 | 6.10  | 6.75 | count/μA     |
| Discovery1,2 A/D conversion time                  | I <sub>PORT</sub> = 120 μA                                                     |      |       |      | ms           |
| Port Classification                               |                                                                                |      | ,     |      |              |
| Classification voltage loop controll              | 100 μA < I <sub>PORT</sub> < 50 mA                                             | 15   | 17.5  | 20   | V            |
| Classification current limit                      | P = N = 48 V                                                                   | 50   | 60    | 100  |              |
| Class 0 to 1 detection threshold                  |                                                                                | 5.5  | 6.5   | 7.5  |              |
| Class 1 to 2 detection threshold                  |                                                                                | 13   | 14.5  | 16   |              |
| Class 2 to 3 detection threshold                  |                                                                                | 21   | 23    | 25   | mA           |
| Class 3 to 4 detection threshold                  |                                                                                | 31   | 33    | 35   |              |
| Class 4 to 0 detection threshold                  |                                                                                | 45   | 48    | 51   |              |
| Classification A/D conversion scale factor        |                                                                                | 375  | 424   | 475  | Count/m<br>A |
| Classification A/D conversion time                | I <sub>PORT</sub> = 50 mA                                                      |      | 18    | 22   | ms           |
| Port Legacy Detection                             | 1.5                                                                            |      | I     |      |              |
| Legacy current limit                              | P = N = 48 V                                                                   | 2.6  | 3.5   | 4.3  | mA           |
| Legacy voltage A/D conversion scale factor        | 100 mV < V <sub>PORT</sub> < 17.5 V                                            | 1365 | 1400  | 1445 | Count/V      |
| Legacy A/D conversion time                        | 0 V < V <sub>PORT</sub> < 15 V                                                 |      | 18    | 22   | ms           |
| Port Powered Mode                                 |                                                                                |      | ,     |      |              |
| Port on resistance                                | 20 mA < I <sub>PORT</sub> < 300 mA                                             |      | 1.3   | 1.8  | Ω            |
| Over current threshold (I <sub>CUT</sub> )        | D 40410 0 000 E 05 (T 4405                                                     | 350  | 375   | 400  |              |
| Output current limit (I <sub>LIM</sub> )          | $R_{BIAS} = 124 \text{ k}\Omega, C_T = 220 \text{ pF}, -25 \le T_J \le 105$    |      | 425   | 450  | mA           |
| Disconnect timer current threshold                | $R_{BIAS} = 124 \text{ k}\Omega, C_{T} = 220 \text{ pF}$                       |      | 7.5   | 10   |              |
| T <sub>MPDO</sub> , disconnect detection time     | $R_{BIAS}$ = 124 k $\Omega$ , $C_T$ = 220 pF, $I_{LOAD}$ < current threshold   | 300  |       | 400  | ms           |
| Port output UV                                    |                                                                                | 42.0 | 42.7  | 44.0 | .,           |
| Port output OV                                    |                                                                                | 54   | 55    | 56   | V            |
| Over current time out (T <sub>OVLD</sub> )        | $R_{BIAS} = 124 \text{ k}\Omega, C_T = 220 \text{ pF}$                         | 50   |       | 75   |              |
| Short circuit time out (T <sub>LIM</sub> )        | $R_{BIAS} = 124 \text{ k}\Omega, C_T = 220 \text{ pF}$                         | 50   |       | 75   |              |
| Turnoff delay from UV/OV faults                   | $R_{BIAS}$ = 124 k $\Omega$ , $C_T$ = 220 pF, After port enabled and ramped up |      | 3     |      | ms           |
| Port current A/D conversion scale factor          | 20 mA < I <sub>PORT</sub> < 56 V                                               | 31   | 36.41 | 40   | Count/m<br>A |
| Port curent A/D conversion time                   | I <sub>PORT</sub> < 300 mA                                                     |      | 18    | 22   | ms           |
| Port voltage A/D conversion scale factor          |                                                                                | 335  | 353   | 370  | Count/V      |
|                                                   | 1 / h V - V                                                                    |      |       |      |              |
| Port voltage A/D conversion time                  | 45 V < V <sub>PORT</sub> < 56 V                                                |      | 18    | 22   | ms           |



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V48 = 48 \text{ V}, \text{ R}_{\text{T}} = 124 \text{ k}\Omega, \text{ C}_{\text{T}} = 220 \text{ pF}, \text{ C}_{\text{INT}} = 0.027 \text{ } \mu\text{F} \text{ (low leakage)}, \\ -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C} \text{ and } \text{T}_{\text{A}} = \text{T}_{\text{J}} \text{ (unless otherwise noted)}$ 

| PARAMETER                                                         | TEST CONDITIONS           | MIN   | TYP | MAX   | UNIT |
|-------------------------------------------------------------------|---------------------------|-------|-----|-------|------|
| Port Disable Mode                                                 |                           |       |     |       |      |
| Port N voltage                                                    | P = 48 V                  | 47    |     |       | V    |
| AC LO and AC HI Specification                                     |                           |       |     |       |      |
| AC_LO, AC_HI – low output voltage                                 |                           | 0     |     | 0.5   |      |
| AC_LO – high output voltage                                       |                           | 3.0   |     | 5.0   | V    |
| AC_HI – high output voltage                                       |                           | 5.0   |     | 7.0   |      |
| Digital I <sup>2</sup> C DC Specifications                        |                           |       |     |       |      |
| SCL, SDA_I, A1-A5 ,WD_DIS, ALTA/B, MS, PORB logic input threshold |                           |       | 1.5 |       | V    |
| SCL, SDA_I input hysteresis                                       |                           |       | 250 |       | mV   |
| MS, PORB input hysteresis                                         |                           |       | 150 |       | mv   |
| WD_DIS,ALTA/B, MS, PORB input pulldown resistance                 | Input voltage 0.5 to 3 V  |       | 50  |       | kΩ   |
| A1-A5 pull-down current                                           |                           |       | 10  |       | μΑ   |
| SDA_O logic high leakage                                          | Drain = 5 V               |       | 100 |       | nA   |
| SDA_O logic low                                                   | I <sub>SINK</sub> = 10 mA |       | 200 |       | mV   |
| INTB logic high leakage                                           | Drain = 6 V               |       | 10  |       | μΑ   |
| INTB logic low                                                    | I <sub>SINK</sub> = 10 mA |       | 200 |       | mV   |
| Digital I <sup>2</sup> C Timing                                   |                           |       |     |       |      |
| SCL clock frequency                                               |                           | 0     |     | 400   | kHz  |
| Pulse duration                                                    | SCL high                  | 0.6   |     |       |      |
| 1 dise duration                                                   | SCL low                   | 1.3   |     |       |      |
| Rise time, SCL to SDA                                             |                           |       |     | 0.300 |      |
| Fall time, SCL to SDA                                             |                           |       |     | 0.300 |      |
| Setup time, SDA to SCL                                            |                           | 0.250 |     |       | 110  |
| Hold time, SCL to SDA                                             |                           | 0.300 |     | 0.900 | μs   |
| Bus free time between start and stop                              |                           | 1.3   |     |       |      |
| Setup time, SCL to start condition                                |                           | 0.6   |     |       |      |
| Hold time, start condition to SCL                                 |                           | 0.6   |     |       |      |
| Setup time, SCL to stop condition                                 |                           | 0.6   |     |       |      |



### **TPS2384 SINGLE PORT BLOCK DIAGRAM**





### **TERMINAL FUNCTIONS**

| TERMINAL  |            |     |     |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
|-----------|------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--|-----|-----|--|-----|-------------|--|--|--|
| NAME      | NO.        |     | NO. |                                                                                                                                                                                                                                                                                                                                                                               | NO. | NO. |  | NO. | NO. |  | I/O | DESCRIPTION |  |  |  |
| NAME      | PAP        | PDJ |     |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| Power an  | d Ground   | l   |     |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| V48       | 60         | 5   | I   | 48-V input to the device. This supply can have a range of 44 to 57 V. This pin should be decoupled with a $0.1$ - $\mu$ F capacitor from V48 to AG1 placed as close to the device as possible.                                                                                                                                                                                |     |     |  |     |     |  |     |             |  |  |  |
| V10       | 58         | 7   | 0   | 10-V analog supply. The 10-V reference is generated internally and connects to the main internal analog power bus. A $0.1-\mu F$ de-coupling capacitor should terminate as close to this node and the AG1 pin as possible. Do not use for an external supply.                                                                                                                 |     |     |  |     |     |  |     |             |  |  |  |
| V6.3      | 59         | 6   | 0   | 6.3-V analog supply. A 0.1-μF de-coupling capacitor should terminate as close to this pin and the AG1 pin as possible. Do not use for an external supply.                                                                                                                                                                                                                     |     |     |  |     |     |  |     |             |  |  |  |
| V3.3      | 24         | 41  | 0   | 3.3-V logic supply. The 3.3-V supply is generated internally and connects to the internal logic power bus. A $0.1-\mu$ iF de-coupling capacitor should terminate as close to this node and the DG pin as possible. This output can be used as a low current supply to external logic.                                                                                         |     |     |  |     |     |  |     |             |  |  |  |
| V2.5      | 54         | 11  | 0   | 2.5-V reference supply. The V2.5 is generated internally and connects to the internal reference power bus. This pin should not be tied to any external supplies. A $0.1$ - $\mu$ F de-coupling capacitor should terminate as close to this node and the RG pin as possible. Do not use for an external supply.                                                                |     |     |  |     |     |  |     |             |  |  |  |
| AG1       | 57         | 8   | GND | Analog ground 1. This is the analog ground of the V6.3, V10 and V48 power systems. It should be externally tied to the common copper 48-V return plane. This pin should carry the low side of three de-coupling capacitors tied to V48, V10 and V6.3.                                                                                                                         |     |     |  |     |     |  |     |             |  |  |  |
| AG2       | 61         | 4   | GND | Analog ground 2. This is the analog ground which ties to the substrate and ESD structures of the device. It should be externally tied to the common copper 48-V return plane. AG1 and AG2 must be tied together directly for the best noise immunity.                                                                                                                         |     |     |  |     |     |  |     |             |  |  |  |
| DG        | 23         | 42  | GND | Digital ground. This pin connects to the internal logic ground bus. It should be externally tied to the common copper 48-V return plane.                                                                                                                                                                                                                                      |     |     |  |     |     |  |     |             |  |  |  |
| RG        | 56         | 9   | GND | Reference ground. This is a precision sense of the external ground plane. The integration capacitor (CINT) and the biasing resistor (RBIAS pin) should be tied to this ground. This ground should also be used to form a printed wiring board ground guard ring around the active node of the integration capacitor (CINT). It should tie to common copper 48-V return plane. |     |     |  |     |     |  |     |             |  |  |  |
| Port Anal | log Signal |     |     |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| P1        | 7          | 58  | I   |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| P2        | 10         | 55  | ı   | Port Positive. 48-V load sense pin. Terminal voltage is monitored and controlled differentially with                                                                                                                                                                                                                                                                          |     |     |  |     |     |  |     |             |  |  |  |
| P3        | 39         | 26  | I   | respect to each Port N pin. Optionally, if the application warrants, this high-side path can be protected with the use of a self-resetting poly fuse.                                                                                                                                                                                                                         |     |     |  |     |     |  |     |             |  |  |  |
| P4        | 42         | 23  | I   |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| N1        | 6          | 59  | ı   |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| N2        | 11         | 54  | I   | Port negative. 48-V load return pin. The low side of the load is switched and protected by internal                                                                                                                                                                                                                                                                           |     |     |  |     |     |  |     |             |  |  |  |
| N3        | 38         | 27  | I   | circuitry that limits the current.                                                                                                                                                                                                                                                                                                                                            |     |     |  |     |     |  |     |             |  |  |  |
| N4        | 43         | 22  | I   |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| RET1      | 5          | 60  | I   |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| RET2      | 12         | 53  | ı   | 48 V return pin.                                                                                                                                                                                                                                                                                                                                                              |     |     |  |     |     |  |     |             |  |  |  |
| RET3      | 37         | 28  | I   | +ο ν τσταπτριπ.                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| RET4      | 44         | 21  | I   |                                                                                                                                                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| CINT1     | 4          | 61  | I   | Integration capacitor This capacitor is used for the ramp A/D converter signal integration. Connect A                                                                                                                                                                                                                                                                         |     |     |  |     |     |  |     |             |  |  |  |
| CINT2     | 13         | 52  | I   | 0.027- μF capacitor from this pin to RG. To minimize errors use a polycarbonate, poly-polypropylene,                                                                                                                                                                                                                                                                          |     |     |  |     |     |  |     |             |  |  |  |
| CINT3     | 36         | 29  | I   | polystyrene or teflon capacitor type to prevent leakage. Other types of capacitors can be used with increased conversion error.                                                                                                                                                                                                                                               |     |     |  |     |     |  |     |             |  |  |  |
| CINT4     | 45         | 20  | I   | IIIOIEASEU CONVEISION ENOI.                                                                                                                                                                                                                                                                                                                                                   |     |     |  |     |     |  |     |             |  |  |  |



# **TERMINAL FUNCTIONS (continued)**

| TERMINAL    |       |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------------|-------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NIA NAT     | NO.   |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| NAME        | PAP   | PDJ |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Analog Si   | gnals | I.  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|             |       |     |     | This is a dual-purpose pin. When tied to an external capacitor this pin sets the internal clock. When the CT pin is grounded the SYN pin turns from a output to an input (see SYN pin description).                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| СТ          | 53    | 12  | I   | The timing capacitor and the resistor on the RBIAS pin sets the internal clock frequency of the device. This internal clock is used for the internal state machine, integrating A/D counters, POR time out, faults and delay timers of each port. Using a 220-pF capacitor for CT and a 124-k $\Omega$ resistor for RBIAS sets the internal clock to 245 kHz and ensure IEEE 802.3af compliance along with maximizing the rejection of 60-Hz line frequency noise from A/D measurements.                                                                                                         |  |  |  |
| RBIAS       | 55    | 10  | ı   | Bias set resistor. This resistor sets all precision bias currents within the chip. This pin will regulate to 1.25V (V2.5/2) when a resistor is connected between RBIAS and RG. This voltage and RBIAS generate a current which is replicated and used throughout the chip. This resistor also works in conjunction with the capacitors on CT and CINT to set internal timing values. The RBIAS resistor should be connected RG. RBIAS is a high impedance input and care needs to be taken to avoid signal injection from the SYN pin or I <sup>2</sup> C signals.                               |  |  |  |
| SYN         | 52    | 13  | I/O | This is a dual purpose pin. When the CT pin is connected to a timing capacitor this output pin is a 0 V to 3.3V pulse of the internal clock which can be used to drive other TPS2384 SYN pins for elimination of a timing capacitor. When the CT pin is grounded this pin becomes an input pin that can be driven from a master TPS2384 or any other clock generator signal.                                                                                                                                                                                                                     |  |  |  |
| AC_LO       | 51    | 14  | 0   | Totem-pole output pin for AC Disconnect excitation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| AC_HI       | 50    | 15  | 0   | Totem-pole output pin for AC Disconnect excitation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Digital Sig | nals  |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| SCL         | 25    | 40  | I   | Serial clock input pin for the I <sup>2</sup> C interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| SDA_I       | 26    | 39  | I   | Serial data input pin for the I <sup>2</sup> C interface. When tied to the SDA_O pin, this connection becomes the standard bi-directional serial data line (SDA)                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| SDA_O       | 27    | 38  | 0   | Serial data open drain output for the I <sup>2</sup> C interface. When tied to the SDA_I pin, this connection becomes the standard bi-directional serial data line (SDA). This is a open drain output that can directly drive opto-coupler.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| WD_DIS      | 22    | 43  | ı   | The WD_DIS pin disables the watchdog timer function when connected to 3.3 V. The pin has internal 50-k $\Omega$ resistor to digital ground. The watchdog timer monitors the I <sup>2</sup> C clock pin (SCL) and the internal oscillator activity in power management mode and only the internal oscillator activity in auto mode.                                                                                                                                                                                                                                                               |  |  |  |
| INTB        | 20    | 45  | 0   | This is an open-drain output that goes low if a fault condition occurs on any of the 4 ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| ALTA/B      | 21    | 44  | I   | When this input is set to logic low there is no back-off time after a discovery failure. When this pin set to a logic high there is a back-off time (approximately 2 seconds) before initiating another discovery cycle. This pin has an internal $50-k\Omega$ resistor pull-down to digital ground.                                                                                                                                                                                                                                                                                             |  |  |  |
| A1          | 28    | 37  | I   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| A2          | 29    | 36  | I   | Address 1 through 5 These are the I <sup>2</sup> C address select inputs. Select the appropriate binary address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| A3          | 30    | 35  | I   | on these pins by connecting to chip ground for a logic low or tying to the V3.3 pin for a logic high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| A4          | 31    | 34  | I   | Each address line has an internal current source pull-down to digital ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| A5          | 32    | 33  | I   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| MS          | 63    | 2   | I   | The MS pin selects either the auto mode (MS low) or the power management mode, PMM, (MS high). This pin can be held low for controller-less standalone applications. When MS is low and the POR timing cycle is complete the chip will sequentially <i>Discover, Classify and Power on</i> each port. When MS is set high the ports are controlled by register setting via the $I^2C$ bus. The MS pin has an internal $50$ -k $\Omega$ resistor pull-down to analog ground.                                                                                                                      |  |  |  |
| PORB        | 62    | 3   | I   | This pin can be used to override the internal POR. When held low, the $I^2C$ interface, all the state machines, and registers are held in reset. When all internal and external supplies are within specification, and this pin is set to a logic high level, the POR delay will begin. The $I^2C$ interface and registers will become active within 70 $\mu$ s of this event and communications to read or preset registers can begin. The reset delay for the remainder of the chip then extinguishes in 1 second. This pin has an internal 50-k $\Omega$ resistor pull-down to analog ground. |  |  |  |



### **CONNECTION DIAGRAM**





- (1) NIC = No internal connection. Pins are floating.
- (2) NIC pins can be tied to the ground plane for improved thermal characteristics and to prevent noise injection from unused pins.
- (3) NIC pins next to CINT pins should be tied to ground to prevent noise injection into A/D converter.



# TQFP PACKAGE (TQFP-64)<sup>(1)(2)</sup> (TOP VIEW PJD Package)



- (1) NIC = No internal connection. Pins are floating.
- (2) NIC pins can be tied to the ground plane for improved thermal characteristics and to prevent noise injection from unused pins.
- (3) NIC pins next to CINT pins should be tied to ground to prevent noise injection into A/D converter.



#### **AUTO MODE FUNCTIONAL DESCRIPTION**

#### **Auto Mode**

Auto mode (AM, MS = 0) operation is the basic approach for applying power to IEEE compliant PD's. When AM has been selected the TPS2384 automatically performs the following functions:

- Discovery of IEEE 802.3af compliant powered devices (PD's)
- Classification
- Power delivery
- Port over/under voltage detection
- Port over current detection (350 mA < I<sub>PORT</sub> < 400 mA</li>
- Port maximum current limit (400 mA < I<sub>PORT</sub> < 450 mA)</li>
- DC Disconnect (5 mA < I<sub>PORT</sub> < 10 mA)</li>
- Thermal shutdown protection (TSD), (T<sub>J</sub> > 150°C)
- Internal oscillator watchdog

In AM the contents of all read registers are available via the I<sup>2</sup>C interface. In addition all control registers except for the function bits can be written. This supports a semi-automode where the TPS2384 auto detects compliant PD's while a host can access the A/D registers and class information and then implement power management (including turning a port off, responding to faults, etc).

The write registers that are still active in AM are:

- All ports disable Common Control register 0001b
- Over/Under Voltage Faults Common Control register 0001b
- Software reset Common Control register 0001b
- Disconnect disable Port Control 1 register 0010b
- Discovery fault disable Port Control 1 register 0010b
- Port enable Port Control 2 register 0011b

For Alternative B, semi-auto mode implementations which will manipulate the all Ports Disable or Port Enable bits, please contact the factory for additional application information.



### **Auto Mode Functional Description**



Figure 1. The Basic Flow for Auto Mode



### **AM Discovery**

The TPS2384 uses a four-point measurment technique using two low level probe signals (typically 4.4 V and 8.8 V) during the discovery process to determine whether a valid PD is present. The use of a multipoint detection method for the PD resistor measurement allows accurate detection even when series steering diodes are present. The low level probe voltages also prevent damage to non-802.3 devices. When a valid PD has been detected the TPS2384 moves to classification. If a valid PD has not been detected the TPS2384 continues to cycle through the discovery process. The waveform in Figure 2 shows typical N-pin waveforms for the discovery of a valid PD and the failure to discovery due to a discovery resistor of 15 k $\Omega$  and 33 k $\Omega$ .



Figure 2.



#### **AM Classification**

After a successful discovery of a valid PD theTPS2384 enters the classification function that identifies the power level based on the PD's current signature. The classification current level is measured at a reduced terminal voltage of 17.5 V. During classification the power dissipation can be at its highest; therefore, to prevent over temperature shutdown in auto mode only one port classifies at a time. When multiple ports successfully discover and proceed to classification at the same time the auto sequencer processes each request separately allowing only one port to enter classification. Figure 3 shows all 4 ports successfully detecting a valid PD at the same time and than the classification of each port occurring separately.



Figure 3.



Upon completion of classification the port classification register is updated. In AM mode this information is not used but for semi-auto mode the class information can be used for power management. Figure 4 shows actual class currents and the class assignment which were stored in the register. These assignments are compliant with the IEEE 802.3af Standard



Figure 4.



#### **AM Power Delivery**

After successfully discovery and classification of a valid PD the power is delivered by controlling the current to the PD until its current requirements are met or until the internal current limit is reached (approximately 425 mA). The power switch is fully enhanced after  $500 \mu s$ . Figure 5 show the voltage and the current that is being applied to the PD during power-up and reaching the PD load of  $250 \mu s$ .



Figure 5.

After power has been applied to the PD the TPS2384 automatically enters the current and voltage sample mode. The sample mode performs 31 current measurements and 1 voltage measurement. Each measurement takes approximately 18 ms to complete. The port remains powered and the current/voltage measurement cycle continues until a fault condition occurs. The current and voltage measurements are both stored in the A/D current and voltage registers and can be accessed through the I<sup>2</sup>C pins. This allows power management in the AM if it is desired.

#### **AM Faults and INTB Output**

AM faults are:

- Port under and over voltage faults
- Over current faults
- · Under current (DC Disconnect) fault
- Thermal shutdown (TSD) fault
- Watchdog timer faults (disabled via WD\_DIS pin)

Any one of the first four fault conditions listed above causes the port to shut down, and a 3-bit fault code to be latched into the affected port's Status Read 1 register (addr = 0100b). Watchdog faults cause all four ports to shut down. Faulted ports are temporarily disabled after a fault has been detected and latched.

The INTB pin is an open-drain, active-low output which is asserted if a fault condition occurs on any of the four ports. This indication is asserted for any of the port faults which result in a code displayed in the port status register (the faults listed in Table 8). In automode, the fault latch, the status register fault bits, and consequently, INTB assertion, are cleared by expiration of the 750-ms TED timer.



### **Over/Under Voltage Fault**

Over/under voltage faults are only processed after port powerup has completed (voltage/power ramp to PD is done). The TPS2384 measures the voltage between the P and N pin and if this voltage drops below the under voltage threshold (typically 43 V) or increases above the over voltage threshold (typically 55 V) the voltage timer is turned on. When the voltage timer reaches its time-out limit that is set between 2 ms to 5 ms the corresponding port is turned off and the UV/OV fault code generated in the Port Status 1 register. If the over/under voltage condition is removed prior to the voltage timer reaching its limit the timer is reset and waits for the next event. Figure 6 shows a voltage fault lasting for more then 2 ms that has caused the port to shutdown.



Figure 6.



### **Over Current or Current Limit Faults**

Over current or current limit faults are conditions when the load current that is being sensed trips either the  $I_{\text{CUT}}$  comparator (350 mA to 400 mA) or the  $I_{\text{LIM}}$  comparator (400 mA to 450 mA) and turns on the current fault timer. When the over current timer reaches its time out limit that is set between 50 ms to 75 ms the corresponding port is turned off and the over current fault code generated in the Port Status 1 register. If the over current condition goes away prior to the over current timer reaching its limit the timer is reset and waits for the next event. Figure 7 shows an over current fault lasting more than 50 ms that has caused the port to shut off.



Figure 7.



### **Under Current Fault (DC Modulated Disconnect)**

Under current fault (dc modulated disconnect) is a condition when the load current that is being measured drops below 7.5 mA and turns on the disconnect timer. If the disconnect timer reaches its time out limit that is set between 300 ms to 400 ms the corresponding port is turned off and the load disconnect fault code generated in the Port Status 1 register. If the under current condition goes away prior to the disconnect timer reaching its limit the timer is reset and the port remains powered.

Figure 8 shows DC Disconnect event. In this setup the load current was set right above the 7.5-mA threshold. The duty cycle of the load was then adjusted until the off period exceeded the disconnect time out, causing turn-off of the port. The time-out period was > 300 ms.



Figure 8.



#### POWER MANAGEMENT MODE FUNCTIONAL DESCRIPTION

### **Power Management Mode (PMM)**

Power management mode (PMM) has been designed to work efficiently with simple low-cost microcontrollers such as those in the MSP430 family.

The power management mode uses 13 self-contained functions to completely control the device operation. You simply write/read through the I<sup>2</sup>C pins and wait for the function done bit to be set. If an A/D measurement was performed during the function the results can be accessed by going to the read mode and addressing the proper register.

#### 13 Funcitons

- **Disable:** Disable the port and reset all functions.
- **Discovery 1:** Enable the Discovery 1 condition which applies a 4.4 V across the PD and measure and store the resulting current.
- **Discovery 2:** Enable the Discovery 2 condition which applies a 8.8 V across the PD and measure and store the resulting current.
- V Sample: Measure the voltage between the P and N pins and store the result in the A/D voltage register.
- **Legacy:** Enable the 3.5-mA current source for measuring capacitance and measure the voltage across the P and N terminals and store the result in the A/D voltage register.
- Classify: Enable the classification condition which applies 17.7 V across the PD and measure and store the
  resulting current.
- Rup Pwr: Turn on the output switch while controlling the current being delivered to the PD until the PD current needs are met or the max current is reached.
- C Sample: Continuous cycle of 31 current measurements and 1 voltage measurement. After each measurement the contents of the appropriate register are updated.
- Rdwn: Turn off the output switch while controlling current until output current reaches 0 mA.
- AC LO: Turns on low side output FET and measures voltage between P and N pin and store result in A/D voltage registers.
- AC HI: Turns on high side output FET and measures voltage between P and N pin and store result in A/D voltage registers.
- **ISample:** Measure the current and store the result in the A/D current register.
- TSample: Measure the internal die temperature and store the result in the A/D temperature register.
  - Conversion times for A/D measurements performed as part of the functions listed above are generally as shown in the typical values in the Electrical Characteristics table. However, conversion time is somewhat dependant on the magnitude of the input signal being measured. Power management mode applications should take precautions to test the A/D DONE bit (MSB of the high byte) of the pertinent results register before accepting or using the returned value. A logic 1 at this bit location indicates the conversion is complete. Also, once an A/D conversion is in process on a given port, subsequent function calls to that port should wait until the currently executing conversion is complete. Commands written prior to completion may cause the results of the initial conversion to be written to the register of the subsequent function.





Figure 9.

### **PMM Discovery 1**

PMM Discovery 1 function waveforms for the N and CINT pins are shown in Figure 10. The measurement is being performed using 25-k $\Omega$  impedance between the P and N pin. The Discovery 1 voltage is allowed to settle for approximately 5 ms before the A/D begins integrating. The voltage on the CINT pin shows the A/D cycle. There are four distinct regions to any A/D cycle: precharge (to a known starting voltage), charge, coarse discharge, and fine discharge. CINT pin is very high impedance therefore extreme care must be taken to avoid any noise or leakage affecting this pin. For the measurements where CINT voltage is shown a buffer was used to prevent performance degradation. The A/D measurement time is approximately 18 ms. The entire Discovery 1 function takes approximately 22 ms to complete. At the end of the A/D cycle the Discovery 1 current is stored in the Discovery Current Register and the function done bit is set. The applied Discovery 1 voltage level remains until a new function is called. The data for this measurement remains stored in the Discovery Current Register until another Discovery 1 or 2 function is called.



Figure 10.



#### PMM Discovery 2

PMM Discovery 2 function waveforms for the N and CINT pins are shown in Figure 11. Again the measurement is being performed using 25 k $\Omega$  impedance between the P and N pin. The Discovery 2 function was called after a Discovery 1 function so the voltage ramps from 4.4 V to 8.8 V below the P pin. The Discovery 2 voltage is given 5 ms to settle before the A/D begins to integrate. At the end of the A/D cycle the Discovery 2 current is stored in the Port Discovery Current Register and the function done bit is set. The applied Discovery 2 voltage level remains until a new function is called. The data for this measurement remains stored in the Discovery Current Register until another Discovery 1 or 2 function is called.



Figure 11.

#### PMM Classification

PMM Classification function looks similar to Discovery 1 and 2 except that the voltage between the P and N pins regulates to approximately 17.5 V. At the end of the A/D cycle the classification current is stored in the Port Current Register and the done bit is set. The applied classification level remains until a new function is called. The data for this measurement remains stored in the Port Current Register until either the Classify or ISample function is called.

As indicated in the flow diagram of Figure 1, the TPS2384 in AM only performs classification at one port at a time. Similarly, PMM applications should take care to ensure that only one port per device is put into the classification mode at any one time to limit power dissipation in the package.

### **PMM Legacy**

PMM Legacy function is used to detect PDs that are non compliant. Legacy detection uses a current source (typically 3.5 mA) as a test current while the A/D measures the average voltage for approximately 18 ms. The waveform shown in Figure 12 is the Legacy function charging a 10-μF capacitor. The capacitance charges to a value that is no greater than 20 V below the P port voltage. As the capacitor is charging the A/D is accumulating counts in the voltage A/D register. Figure 13 shows the relationship between port capacitance and the number of counts. A user can characterize non-compliant PD's signatures and use the Legacy function to recognize these devices.





Figure 12.

Figure 13.



### **PMM** Rup Pwru

PMM Rup Pwr function turns on the port power by ramping up the current that is being delivered to the load in a controlled fashion. The output current ramps from 0 mA to  $I_{LIM}$  (typically 425 mA) in approximately 500  $\mu$ s. Figure 14 shows the output voltage and current turning on for a 250-mA load.



Figure 14.

# $PMM \; R_{DWN}$

PMM  $R_{DWN}$  function turns off the port power by ramping down the current in a controlled fashion. The output current ramps from  $I_{LIM}$  (typically 425 mA) to 0 mA in approximately 300  $\mu$ s. Figure 15 shows the output voltage and current shutting down for a 250-mA load.



Figure 15.



#### MISCELLANEOUS FUNCTIONAL DESCRIPTION

#### **PMM Faults**

PMM faults are the same as those shown in the AM Faults and INTB Output section. In PM mode, the port under- and overvoltage and under-current faults can be disabled by writing to the control bits in the appropriate register. Monitoring for these fault conditions is enabled by default after device POR or other reset operation. The enable state of these features can be toggled by writing to the corresponding control bit as defined below and in Table 4 and Table 5.

#### The PMM faults are:

- Port under- and over-voltage faults (disable via Common Control register 0001b, bit D2)
- Overcurrent fault (cannot be disabled)
- Under-current (DC Disconnect) fault (disable via Port Control register 0010b, bit D4)
- Thermal shutdown (TSD) fault (cannot be disabled)
- Watchdog fault (disable via WD\_DIS pin)

Any one of these faults causes the port to shutdown. Once a fault has occurred the port can not be repowered until a Disable function is sent. The Disable function clears the fault latch and the fault register.

INTB pin operation is essentially the same in PMM as in AM, with the following exceptions:

- For load under-current to generate a fault shutdown and status indication, the condition of load current less than the threshold must be detected by the continuous sample (C\_SAMPLE) function (0111b).
- In PMM only, a Watchdog timer fault also asserts INTB.

### **Watchdog Timer**

TPS2384 has two watchdog timers. One monitors the  $I^2C$  clock and the other monitors the internal clock. When automode is selected and the watchdog timer has not been disabled only the internal clock ismonitored. When in power management mode and the watchdog timer has not been disabled then both the  $I^2C$  and internal clocks are monitored. If there is no  $I^2C$  clock activity for approximately two seconds then all ports are disabled. There are three means to enable ports after a  $I^2C$  clock fault and they are:

- 1. Hard power reset
- 2. PORB pulse
- 3. Writing a software reset to the Common Control register

In both auto mode and power management mode if the internal oscillator is lost for more than 20 ms all ports are disabled.

Loss of these signals is considered catastrophic since the system loses its ability to talk to each port. Therefore the watchdog timers disabling all ports protects the system.

This function can be easily over ridden by setting the WD\_DIS pin high.



#### I<sup>2</sup>C Interface Description

The serial interface used in the TPS2384 is a standard 2-wire I<sup>2</sup>C slave architecture. The standard SDA line of the I<sup>2</sup>C architecture is broken out into independent input and output data paths. This feature simplifies earth grounded controller applications that require opto-isolators to keep the 48-V return of the Ethernet power system floating. For applications where opto-isolation is not required, the bidirectional property of the SDA line can be restored by connecting SDA\_I to SDA\_O. The SCL line is a unidirectional input only line as the TPS2384 is always accessed as a slave device and it never masters the bus.

Data transfers that require a data-flow reversal on the SDA line are 4-byte operations. This occurs during a TPS2384 port read cycle where a slave address byte is sent, followed by a port/register address byte write. A second slave address byte is sent followed by the data byte read using the port/register setup from the second byte in the sequence.

The I<sup>2</sup>C interface and the port read write registers are held in active reset until all input voltages are within specifications (V10, V6.3, V3.3 and V2.5) and the internal POR timer has timed out (see electrical specifications).

The I<sup>2</sup>C read cycle consists of the following steps 1 through 14 and is shown in Figure 16:

- 1. Start Sequence (S)
- 2. Device address field
- 3. Write
- 4. Acknowledge
- 5. Register/Port address
- 6. Acknowledge
- 7. Stop
- 8. Start
- 9. Device address field
- 10. Read
- 11. Acknowledge
- 12. Data Transfer
- 13. Acknowledge
- 14. Stop

Data write transfers to the TPS2384 do not require a data-flow reversal and as such only a 3-byte operation is required. The sequence in this case would be to send a slave device address byte, followed by a write of the port/register address followed by a write of the data byte for the addressed port.

The I<sup>2</sup>C write cycle consists of the following steps 1 through 9 and is also shown in Figure 16:

- 1. Start Sequence (S)
- 2. Device address field
- 3. Write
- 4. Acknowledge
- 5. Register/Port address
- 6. Acknowledge
- 7. Data for TPS2384
- 8. Acknowledge
- 9. Stop



#### Start/Stop

The high-to-low transition of SDA\_I while SCL is high defines the start condition. The low to high transition of SDA\_I while SCL is high defines the stop condition. The master device initiates all start and stop conditions.

The first serial packet is enclosed within start and stop bits, consists of a 7-bit address field, read/write bit, and the acknowledge bit. The acknowledge bit is always generated by the device receiving the address or data field. Five of the seven address bits are used by the TPS2384. The value of the sixth and seventh bit is ignored and not used by the TPS2384.

#### **Chip Address**

The address field of the TPS2384 is 8 bits long and contains 5 bits of device address select and a read/write bit as and two spare bits per Table 1. The leading two bits are not used and are reserved for future port expansion. The five device address select bits follow this plan. These bits are compared against the hard-wired state of the corresponding device address select pins (A1–A5). When the field contents are equivalent to the pin logic states, the device is addressed. These bits are followed by LSB bit, which is used to set the read or write condition (1 for read and 0 for write). Following a start condition and an address field, the TPS2384 responds with an acknowledge by pulling the SDA\_O line low during the 9<sup>th</sup> clock cycle if the address field is equivalent to the value programmed by the pins. The SDA\_O line remains a stable low while the 9<sup>th</sup> clock pulse is high.



Figure 16. I<sup>2</sup>C Read/Write Cycles



#### **Chip Addressing**

Table 1 shows the bit assignments during the addressing cycle.

Table 1. Address Selection Field

| BIT | FUNCTION                                 |
|-----|------------------------------------------|
| A7  | Future expansion (value not compared)    |
| A6  | Future expansion (value not compared)    |
| A5  | Device address. Compared with pin A5     |
| A4  | Device address. Compared with pin A4     |
| А3  | Device address. Compared with pin A3     |
| A2  | Device address. Compared with pin A2     |
| A1  | Device address LSB. Compared with pin A1 |
| A0  | Read/Write                               |

#### Port/Register Cycle

After the chip address cycle, the TPS2384 accepts eight bits of port/register select data as defined in Table 2. The SCL line high-to-low transition after the eighth data bit then latches the selection of the appropriate internal register for the follow-on data read or write operation. After latching the eight-bit data field, the TPS2384 pulls the SDA\_O line low for one clock cycle, for the acknowledge pulse.

#### **Data Write Cycle**

For a data write sequence, after the Port/Register address cycle, the TPS2384 accepts the eight bits of data as defined in the tables below. The data is latched into the previously selectedWrite Register, and the TPS2384 generates a data acknowledge pulse by pulling the SDA\_O line low for one clock cycle. Common register functions act on all ports simultaneously. Per port registers are specific to the target port only.

To reset the interface, the host or master subsequently generates a stop bit by releasing the SDA\_I line during the clock-high portion of an SCL pulse.

#### **Data Read Cycle**

For a data read sequence, after the register acknowledge bit, themaster device generates a stop condition. This is followed by a second start condition, and retransmitting the device address as described in chip address above. For this cycle, however, the R/W bit is set to a 1 to signal the read operation. The TPS2384 again responds with an acknowledge pulse. The address acknowledge is then followed by sequentially presenting each of the eight data bits on the SDA\_O line (MSB first), to be read by the host device on the rising edges of SCL. After eight bits are transmitted, the host acknowledges by pulling the SDA\_I line high for one clock pulse. The completed data transfer is terminated with the host generating a stop condition.



### Table 2. Register/Port Addressing Map

| BIT | FUNCTION              | STATE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PRESET<br>STATE |
|-----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Unused                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0               |
| D6  | Register select MSB   | 0000 = Common Read — Port fault status, chip ID and rev.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |
| D5  | Register select Bit 2 | 0001 = Common Control Write — Software reset, ports disable and AC Disc. 0010 = Port Control Write 1 — Function calls; misc. fault disables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |
| D4  | Register select Bit 1 | 0011 = Port Control Write 2 — Port enable; A/D control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |
| D3  | Register select LSB   | 0100 = Port Status Read 1 — Fault status; device Class info. 0101 = Port Status Read 2 — Function and other status 0110 = Discovery Current – Lower Bits — A/D resistance results 0111 = Discovery Current – Upper Bits — A/D resistance results 1000 = Voltage – Lower Bits – A/D voltage results 1001 = Voltage – Upper Bits — A/D voltage results 1010 = Current – Lower Bits — A/D current results 1011 = Current – Upper Bits — A/D current results 1100 = Temperature – Lower Bits — A/D temperature results 1101 = Temperature – Upper Bits — A/D temperature results 1110 = unused 1111 = Common Write – Test mode selections — timer disables, discovery control, etc. | 0000            |
| D2  | Unused                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0               |
| D1  | Port address MSB      | 00 = port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |
| D0  | Port address LSB      | 01 = port 2<br>10 = port 3<br>11 = port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00              |

# Table 3. Common Read, Register Select = 0000

| BIT | FUNCTION                       | STATE                                             | PRESET<br>STATE |
|-----|--------------------------------|---------------------------------------------------|-----------------|
| D7  | Port 4 general<br>Fault status | 0 = no fault<br>$1 = \text{port fault}^{(1)(2)}$  | 0               |
| D6  | Port 3 general<br>Fault status | 0 = no fault<br>1 = port fault <sup>(1)</sup> (2) | 0               |
| D5  | Port 2 general<br>Fault status | 0 = no fault<br>1 = port fault (1) (2)            | 0               |
| D4  | Port 1 general<br>Fault status | 0 = no fault<br>1 = port fault (1) (2)            | 0               |
| D3  |                                | 00 = rev                                          |                 |
| D2  | Chip rev                       | 01 = rev 1<br>10 = rev 2<br>11 = rev 3            | Varies          |
| D1  |                                | 00 = TPS23841                                     |                 |
| D0  | Chip ID                        | 01= future use<br>10 = TPS2384<br>11 = reserved   | 10              |

<sup>(1)</sup> PMM faults cleared by Disable function.(2) AM faults cleared by TED timer.



# Table 4. Common Write, Register Select = 1111 (Test Register)<sup>(1)</sup>

| BIT | FUNCTION              | STATE                                                                                                                                           | PRESET<br>STATE |
|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Unused                | 0                                                                                                                                               | 0               |
| D6  | Thermal shutdown test | 0 = normal operation<br>1 = force TSD condition (all ports off)                                                                                 | 0               |
| D5  | POR disable           | 0 = normal POR timing<br>1 = force POR to a non-reset state                                                                                     | 0               |
| D4  | Discovery timers      | 0 = normal (4-ms Discovery 1 and Discovery 2)<br>1 = timers disable                                                                             | 0               |
| D3  | Discovery 1 and 2     | 0 = normal operation<br>1 = all 4-port Discovery 1 and Discovery 2 – halt                                                                       | 0               |
| D2  | DC Disconnect timer   | 0 = DC Disconnect timer between 300 ms to 400 ms for loads less than 5 mA (IEEE standard) 1 = DC Disconnect timer 0 ms for loads less than 5 mA | 0               |
| D1  | TED timer             | 0 = normal operation<br>1 = 750-ms TED timer disable                                                                                            | 0               |
| D0  | Unused                | 0                                                                                                                                               | 0               |

<sup>(1)</sup> Test mode select; not intended for end--application use.

Table 5. Common Control Write, Register Select = 0001

| BIT | FUNCTION                              | STATE                                                                       | PRESET<br>STATE |
|-----|---------------------------------------|-----------------------------------------------------------------------------|-----------------|
| D7  | Unused                                | 0                                                                           | 0               |
| D6  | Unused                                | 0                                                                           | 0               |
| D5  | Thermal shutdown fault <sup>(1)</sup> | 0 = active<br>1 = disable                                                   | 0               |
| D4  | A high                                | 0 = off<br>1 = AC_HI driver on                                              | 0               |
| D3  | AC low                                | 0 = off<br>1 = AC_LO driver on                                              | 0               |
| D2  | Port over/under voltage faults        | 0 = active<br>1 = disable                                                   | 0               |
| D1  | All ports disable <sup>(2)</sup>      | 0 = normal operation<br>1 = all ports shut down (no ramp)                   | 0               |
| D0  | Software RESET                        | 0 = normal operation<br>1 = reset all circuits and start a POR timing cycle | 0               |

<sup>(1)</sup> Register 0001, bit D5 operation inhibited after device probe.(2) Consult factory for Alternative B, semi-auto mode implementations which write to bit D1.



### Table 6. Port Control Write 1, Register Select = 0010 (One Per Port)

| BIT | FUNCTION                | STATE                                                                                                                                                                                                                                                                                                                                                            | PRESET<br>STATE |
|-----|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Unused                  | 0                                                                                                                                                                                                                                                                                                                                                                | 0               |
| D6  | Unused                  | 0                                                                                                                                                                                                                                                                                                                                                                | 0               |
| D5  | Discovery fault disable | 0 = normal operation 1 = disable internal discovery fault limits (19 k $\Omega$ to 29.5 k $\Omega$ )                                                                                                                                                                                                                                                             | 0               |
| D4  | DC Disconnect disable   | 0 = DC Disconnect active<br>1 = DC Disconnect disable (for AC Disconnect)                                                                                                                                                                                                                                                                                        | 0               |
| D3  | Function Bit 3          | 0000 = Disable function (power down and reset all functions)                                                                                                                                                                                                                                                                                                     |                 |
| D2  | Function Bit 2          | 0001 = Discovery 1 function<br>0010 = Discovery 2 function                                                                                                                                                                                                                                                                                                       |                 |
| D1  | Function Bit 1          | 0011 = port voltage sample function (V sample)                                                                                                                                                                                                                                                                                                                   |                 |
| D0  | Function Bit 0          | 0100 = legacy detection function 0101 = classification function 0110 = ramp up/power function (rup pwr) 0111 = continuous sample function (C sample) 1000 = ramp power down function (Rdwn) 1001 = ac low 1010 = ac high 1011 = port current sample function (I sample) 1100 = die temperature sample function (T sample) 1101 = spare 1110 = spare 1111 = spare | 0000            |

# Table 7. Port Control Write 2, Register Select = 0011 (One Per Port)

| BIT | FUNCTION                   | STATE                                       | PRESET<br>STATE |
|-----|----------------------------|---------------------------------------------|-----------------|
| D7  | Unused                     | 0                                           | 0               |
| D6  | Unused                     | 0                                           | 0               |
| D5  | Unused                     | 0                                           | 0               |
| D4  | Port Enable <sup>(1)</sup> | 0 = normal<br>1 = port disable              | 0               |
| D3  | A/D Start                  | 0 = normal<br>1 = start A/D (self clearing) | 0               |
| D2  | A/D Abort                  | 0 = normal<br>1 = abort                     | 0               |
| D1  | Unused                     | 0                                           | 0               |
| D0  | Unused                     | 0                                           | 0               |

<sup>(1)</sup> Consult factory for Alternative B, semi-auto mode implementations which write to bit D4.



# Table 8. Port Status Read 1, Register Select = 0100 (One Per Port)

| BIT | FUNCTION           | STATE                                                                                                                                                                       | PRESET<br>STATE |
|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Discovery Status   | 0 = normal<br>1 = discovery fail                                                                                                                                            | 0               |
| D6  | Function Done Bit  | 0 = normal<br>1 = function complete (self clearing by a new function write)                                                                                                 | 0               |
| D5  | Port Class         | 000 = class 0                                                                                                                                                               |                 |
| D4  | Port Class         | 001 = class 1<br>010 = class 2<br>011 = class 3<br>100 = class 4                                                                                                            | 000             |
| D3  | Port Class         |                                                                                                                                                                             | 000             |
| D2  | Fault status (MSB) | 000 = no faults                                                                                                                                                             |                 |
| D1  | Fault status       | 001 = UV/OV fault<br>010 = thermal shutdown fault (TSD)                                                                                                                     |                 |
| D0  | Fault status (LSB) | 010 = thermal shutdown fault (15D) 011 = overload current > 50-ms fault 100 = load disconnect 101 = reserved for future 110 = reserved for future 111 = reserved for future | 000             |

# Table 9. Port Status Read 2, Register Select = 0101 (One Per Port)

| BIT | FUNCTION              | STATE                                                                                                        | PRESET<br>STATE |
|-----|-----------------------|--------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Unused                | 0                                                                                                            | 0               |
| D6  | Unused                | 0                                                                                                            | 0               |
| D5  | Unused                | 0                                                                                                            | 0               |
| D4  | Watch dog timer       | 0 = not active<br>1 = active                                                                                 | 0               |
| D3  | A/D status            | 0 = not active<br>1 = active (conversion in process)                                                         | 0               |
| D2  | Function status (MSB) | 000 = disabled                                                                                               |                 |
| D1  | Function status       | 001 = searching                                                                                              |                 |
| D0  | Function status (LSB) | 010 = power delivery<br>011 = fault<br>100 = test<br>101 = other fault<br>110 = undefined<br>111 = undefined | 000             |



### A/D Results Registers (Discovery Current, Voltage, Current and Temperature)

### Table 10. Discovery Current — Lower Bits, Register Select = 0110 (One Per Port)

| BIT | FUNCTION  | STATE          | PRESET<br>STATE |
|-----|-----------|----------------|-----------------|
| D7  | A/D bit 7 | A/D lower bits | 0               |
| D6  | A/D bit 6 |                |                 |
| D5  | A/D bit 5 |                |                 |
| D4  | A/D bit 4 |                |                 |
| D3  | A/D bit 3 |                |                 |
| D2  | A/D bit 2 |                |                 |
| D1  | A/D bit 1 |                |                 |
| D0  | A/D bit 0 |                |                 |

### Table 11. Discovery Current — Upper Bits, Register Select = 0111 (One Per Port)

| BIT | FUNCTION                      | STATE                                                                                                                                                                               | PRESET<br>STATE |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Resistor measurement complete | 0 = measurement active (bit set low at the start of Discovery 1 or Discovery 2)<br>1 = measurement complete (bit set high after A/D is completed during Discovery 1 or Discovery 2) | 0               |
| D6  | A/D bit 14                    | A/D upper bits                                                                                                                                                                      | 0               |
| D5  | A/D bit 13                    |                                                                                                                                                                                     |                 |
| D4  | A/D bit 12                    |                                                                                                                                                                                     |                 |
| D3  | A/D bit 11                    |                                                                                                                                                                                     |                 |
| D2  | A/D bit 10                    |                                                                                                                                                                                     |                 |
| D1  | A/D bit 9                     |                                                                                                                                                                                     |                 |
| D0  | A/D bit 8                     |                                                                                                                                                                                     |                 |

### Table 12. Voltage — Lower Bits, Register Select = 1000 (One Per Port)

| BIT | FUNCTION  | STATE          | PRESET<br>STATE |
|-----|-----------|----------------|-----------------|
| D7  | A/D bit 7 | A/D lower bits | 0               |
| D6  | A/D bit 6 |                |                 |
| D5  | A/D bit 5 |                |                 |
| D4  | A/D bit 4 |                |                 |
| D3  | A/D bit 3 |                |                 |
| D2  | A/D bit 2 |                |                 |
| D1  | A/D bit 1 |                |                 |
| D0  | A/D bit 0 |                |                 |



# Table 13. Voltage — Upper Bits, Register Select = 1001 (One Per Port)

| BIT | FUNCTION                     | STATE                                                                                                                                                            | PRESET<br>STATE |
|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Voltage measurement complete | 0 = measurement active (bit set low when A/D begins a voltage measurement) 1 = measurement complete (bit set high after A/D has completed a voltage measurement) | 0               |
| D6  | A/D bit 14                   | A/D upper bits                                                                                                                                                   | 0               |
| D5  | A/D bit 13                   |                                                                                                                                                                  |                 |
| D4  | A/D bit 12                   |                                                                                                                                                                  |                 |
| D3  | A/D bit 11                   |                                                                                                                                                                  |                 |
| D2  | A/D bit 10                   |                                                                                                                                                                  |                 |
| D1  | A/D bit 9                    |                                                                                                                                                                  |                 |
| D0  | A/D bit 8                    |                                                                                                                                                                  |                 |

# Table 14. Current — Lower Bits, Register Select = 1010 (One Per Port)

| BIT | FUNCTION  | STATE          | PRESET<br>STATE |
|-----|-----------|----------------|-----------------|
| D7  | A/D bit 7 | A/D lower bits | 0               |
| D6  | A/D bit 6 |                |                 |
| D5  | A/D bit 5 |                |                 |
| D4  | A/D bit 4 |                |                 |
| D3  | A/D bit 3 |                |                 |
| D2  | A/D bit 2 |                |                 |
| D1  | A/D bit 1 |                |                 |
| D0  | A/D bit 0 |                |                 |

# Table 15. Current — Upper Bits, Register Select = 1011 (One Per Port)

| BIT | FUNCTION                     | STATE                                                                                                                                                            | PRESET<br>STATE |
|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Current measurement complete | 0 = measurement active (bit set low when A/D begins a current measurement) 1 = measurement complete (bit set high after A/D has completed a current measurement) | 0               |
| D6  | A/D bit 14                   | A/D upper bits                                                                                                                                                   | 0               |
| D5  | A/D bit 13                   |                                                                                                                                                                  |                 |
| D4  | A/D bit 12                   |                                                                                                                                                                  |                 |
| D3  | A/D bit 11                   |                                                                                                                                                                  |                 |
| D2  | A/D bit 10                   |                                                                                                                                                                  |                 |
| D1  | A/D bit 9                    |                                                                                                                                                                  |                 |
| D0  | A/D bit 8                    |                                                                                                                                                                  |                 |



# Table 16. Temperature — Lower Bits, Register Select = 1100 (One Per Port)

| BIT | FUNCTION  | STATE          | PRESET<br>STATE |
|-----|-----------|----------------|-----------------|
| D7  | A/D bit 7 | A/D lower bits | 0               |
| D6  | A/D bit 6 |                |                 |
| D5  | A/D bit 5 |                |                 |
| D4  | A/D bit 4 |                |                 |
| D3  | A/D bit 3 |                |                 |
| D2  | A/D bit 2 |                |                 |
| D1  | A/D bit 1 |                |                 |
| D0  | A/D bit 0 |                |                 |

# Table 17. Temperature — Upper Bits, Register Select = 1101 (One Per Port)

| BIT | FUNCTION                         | STATE                                                                                                                                                                    | PRESET<br>STATE |
|-----|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| D7  | Temperature measurement complete | 0 = measurement active (bit set low when A/D begins a temperature measurement) 1 = measurement complete (bit set high after A/D has completed a temperature measurement) | 0               |
| D6  | A/D bit 14                       | A/D upper bits                                                                                                                                                           | 0               |
| D5  | A/D bit 13                       |                                                                                                                                                                          |                 |
| D4  | A/D bit 12                       |                                                                                                                                                                          |                 |
| D3  | A/D bit 11                       |                                                                                                                                                                          |                 |
| D2  | A/D bit 10                       |                                                                                                                                                                          |                 |
| D1  | A/D bit 9                        |                                                                                                                                                                          |                 |
| D0  | A/D bit 8                        |                                                                                                                                                                          |                 |



### **TPS2384 AC DRIVE APPLICATION SCHEMATIC**

# AC\_HI and LOW w/o External FET Configurations



Figure 17.



## **TPS2384 AC DRIVE APPLICATION SCHEMATIC (continued)**

# **TPS2384 System Block Diagram**



NOTE: A fuse may be required to provide additional protection if isolation is lost or the low-side current sense fails.

Figure 18.



# **TPS2384 AC DRIVE APPLICATION SCHEMATIC (continued)**

## TPS2384 Basic 4 PORT (PMM) Isolated Configuration with AC Disconnect

TPS2384 basic 4-port isolated configuration with AC Disconnect (PAP pinout shown).



Figure 19.





i.com 29-Mar-2007

### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS2384PAP       | ACTIVE                | HTQFP           | PAP                | 64   | 160            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PAPG4     | ACTIVE                | HTQFP           | PAP                | 64   | 160            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PAPR      | ACTIVE                | HTQFP           | PAP                | 64   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PAPRG4    | ACTIVE                | HTQFP           | PAP                | 64   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PJD       | ACTIVE                | HTQFP           | PJD                | 64   | 160            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PJDG4     | ACTIVE                | HTQFP           | PJD                | 64   | 160            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PJDR      | ACTIVE                | HTQFP           | PJD                | 64   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TPS2384PJDRG4    | ACTIVE                | HTQFP           | PJD                | 64   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device      |       | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TPS2384PAPR | HTQFP | PAP                | 64 | 1000 | 330.0                    | 24.4                     | 13.0    | 13.0    | 1.4     | 16.0       | 24.0      | Q2               |
| TPS2384PJDR | HTQFP | PJD                | 64 | 1000 | 330.0                    | 24.4                     | 13.0    | 13.0    | 1.4     | 16.0       | 24.0      | Q2               |





### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2384PAPR | HTQFP        | PAP             | 64   | 1000 | 346.0       | 346.0      | 41.0        |
| TPS2384PJDR | HTQFP        | PJD             | 64   | 1000 | 346.0       | 346.0      | 41.0        |

# PJD (S-PQFP-G64) PowerPAD™ PLASTIC QUAD FLATPACK (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. See the product data sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.





### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# PAP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.





### THERMAL INFORMATION

This PowerPAD  $^{\mathbf{M}}$  package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# PAP (S-PQFP-G64) PowerPAD™



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated