

May 1999 Revised December 1999

## FSTU3384 10-Bit Bus Switch with –2V Undershoot Hardened Circuit (UHC™) Protection

### **General Description**

The Fairchild Switch FSTU3384 provides 10 bits of high-speed CMOS TTL-compatible bus switches. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay generating additional ground bounce noise. Both the A Ports and the B Ports are "undershoot hardened" with UHCTM protection to support an extended input range to 2.0V below ground. Fairchild's integrated Undershoot Hardened Circuit, UHC senses undershoot at the I/Os, and responds by preventing voltage differentials from developing and turning on the switch. The device is organized as two 5-bit switches with separate bus enable  $\overline{(\text{OE})}$  signals. When  $\overline{\text{OE}}$  is LOW, the switch is ON and Port A is connected to Port B. When  $\overline{\text{OE}}$  is HIGH, the switch is OPEN and a high-impedance state exists between the two ports.

### **Features**

- $\blacksquare$  4 $\Omega$  switch connection between two ports
- Undershoot Hardened to -2.0V.
- Minimal propagation delay through the switch
- Low I<sub>CC</sub>.
- Zero ground bounce in flow-through mode
- Control inputs compatible with TTL level
- See Applications Note AN-5008 for details.

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| FSTU3384WM   | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MO-153 4.4mm Wide    |
| FSTU3384QSC  | MQA24          | 24-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide      |
| FSTU3384MTC  | MTC24          | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Logic Diagram**



### **Pin Descriptions**

| Pin Names                      | Description       |
|--------------------------------|-------------------|
| OEA, OEB                       | Bus Switch Enable |
| A <sub>0</sub> -A <sub>9</sub> | Bus A             |
| B <sub>0</sub> -B <sub>9</sub> | Bus B             |

UHC™ is a trademark of Fairchild Semiconductor Corporation.

### **Connection Diagram**



### **Truth Table**

| OEA | OEB | B <sub>0</sub> -B <sub>4</sub> | B <sub>5</sub> -B <sub>9</sub> | Function   |  |
|-----|-----|--------------------------------|--------------------------------|------------|--|
| L   | L   | A <sub>0</sub> -A <sub>4</sub> | A <sub>5</sub> -A <sub>9</sub> | Connect    |  |
| L   | Н   | A <sub>0</sub> -A <sub>4</sub> | HIGH-Z State                   | Connect    |  |
| Н   | L   | HIGH-Z State                   | A <sub>5</sub> -A <sub>9</sub> | Connect    |  |
| Н   | Н   | HIGH-Z State                   | HIGH-Z State                   | Disconnect |  |

## Absolute Maximum Ratings(Note 1)

# Recommended Operating Conditions (Note 3)

 $\begin{array}{ll} \mbox{Power Supply Operating (V$_{CC}$)} & 4.0 \mbox{V to } 5.5 \mbox{V} \\ \mbox{Input Voltage (V$_{IN}$)} & 0 \mbox{V to } 5.5 \mbox{V} \\ \mbox{Output Voltage (V$_{OUT}$)} & 0 \mbox{V to } 5.5 \mbox{V} \\ \end{array}$ 

Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>)

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

Note 3: Unused control inputs must be held HIGH or LOW. They may not float

### **DC Electrical Characteristics**

|                   |                                       | V <sub>cc</sub><br>(V) | T <sub>A</sub> = -40°C to +85°C |                 |      |       |                                                                                            |  |
|-------------------|---------------------------------------|------------------------|---------------------------------|-----------------|------|-------|--------------------------------------------------------------------------------------------|--|
| Symbol            | Parameter                             |                        | Min                             | Typ<br>(Note 5) | Max  | Units | Condition                                                                                  |  |
| V <sub>IK</sub>   | Clamp Diode Voltage                   | 4.5                    |                                 |                 | -1.2 | V     | I <sub>IN</sub> = - 18 mA                                                                  |  |
| V <sub>IH</sub>   | HIGH Level Input Voltage              | 4.0-5.5                | 2.0                             |                 |      | ٧     |                                                                                            |  |
| V <sub>IL</sub>   | LOW Level Input Voltage               | 4.0-5.5                |                                 |                 | 0.8  | ٧     |                                                                                            |  |
| I <sub>I</sub>    | Input Leakage Current                 | 5.5                    |                                 |                 | ±1.0 | μА    | 0 ≤ V <sub>IN</sub> ≤ 5.5V                                                                 |  |
| I <sub>OZ</sub>   | OFF-STATE Leakage Current             | 5.5                    |                                 |                 | ±1.0 | μА    | $0 \le A, B \le V_{CC}, V_{IN} = V_{IH}$                                                   |  |
| R <sub>ON</sub>   | Switch On Resistance                  | 4.5                    |                                 | 4               | 7    | Ω     | V <sub>S</sub> = 0V, I <sub>IN</sub> = 64 mA                                               |  |
|                   | (Note 4)                              | 4.5                    |                                 | 4               | 7    | Ω     | V <sub>S</sub> = 0V, I <sub>IN</sub> = 30 mA                                               |  |
|                   |                                       | 4.5                    |                                 | 8               | 15   | Ω     | V <sub>S</sub> = 2.4V, I <sub>IN</sub> = 15 mA                                             |  |
|                   |                                       | 4.0                    |                                 | 11              | 20   | Ω     | V <sub>S</sub> = 2.4V, I <sub>IN</sub> = 15 mA                                             |  |
| I <sub>CC</sub>   | Quiescent Supply Current              | 5.5                    |                                 |                 | 3    | μА    | V <sub>S</sub> = V <sub>CC</sub> or GND, I <sub>OUT</sub> = 0                              |  |
| ΔI <sub>CC</sub>  | Increase in I <sub>CC</sub> per Input | 5.5                    |                                 |                 | 2.5  | mA    | OE input at 3.4V                                                                           |  |
|                   |                                       |                        |                                 |                 |      |       | Other inputs at V <sub>CC</sub> or GND                                                     |  |
| I <sub>BIAS</sub> | Bias Pin Leakage Current              | 5.5                    |                                 |                 | ±1.0 | μА    | OE = 0V, B = 0V, BiasV = 5.5V                                                              |  |
| I <sub>OZU</sub>  | Switch Undershoot Current             | 5.5                    |                                 |                 | 100  | μА    | $I_{IN}$ = - 20 mA, $\overline{OE}$ = 5.5V, $V_{OUT} \ge V_{IH}$                           |  |
| V <sub>IKU</sub>  | Voltage Undershoot                    | 5.5                    |                                 |                 | -2.0 | ٧     | $0.0 \text{ mA} \ge I_{\text{IN}} \ge -50 \text{ mA}, \overline{\text{OE}} = 5.5 \text{V}$ |  |

Note 4: Measured by voltage drop between A and B pin at indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.

Note 5: All typical values are at  $V_{CC} = 5.0V$ ,  $T_A = 25^{\circ}C$ .

### **AC Electrical Characteristics**

| 0                                   | Parameter                                                                                    | $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF, RU} = \text{RD} = 500\Omega$ |      |                 |      | Unite | 0 151                                                  | -: ··                 |
|-------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----------------|------|-------|--------------------------------------------------------|-----------------------|
| Symbol                              |                                                                                              | $V_{CC} = 4.5 - 5.5V$                                                                                         |      | $V_{CC} = 4.0V$ |      | Units | Conditions                                             | Figure No.            |
|                                     |                                                                                              | Min                                                                                                           | Max  | Min             | Max  |       |                                                        |                       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Prop Delay Bus to Bus (Note 6)                                                               |                                                                                                               | 0.25 |                 | 0.25 | ns    | V <sub>I</sub> = OPEN                                  | Figure 1,<br>Figure 2 |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Output Enable Time $\overline{OE}_A$ , $\overline{OE}_B$ to A <sub>n</sub> , B <sub>n</sub>  | 1.0                                                                                                           | 5.7  |                 | 6.2  | ns    | $V_I = 7V$ for $t_{PZL}$<br>$V_I = OPEN$ for $t_{PZH}$ | Figure 1,<br>Figure 2 |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time $\overline{OE}_A$ , $\overline{OE}_B$ to A <sub>n</sub> , B <sub>n</sub> | 1.5                                                                                                           | 5.2  |                 | 5.5  | ns    | $V_I = 7V$ for $t_{PLZ}$<br>$V_I = OPEN$ for $t_{PHZ}$ | Figure 1,<br>Figure 2 |

Note 6: This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50pF load capacitance, when driven by an ideal voltage the source (zero output impedance).

### Capacitance (Note 7)

| Symbol                 | Parameter                 | Тур | Max | Units | Conditions                        |
|------------------------|---------------------------|-----|-----|-------|-----------------------------------|
| C <sub>IN</sub>        | Control Input Capacitance | 3   |     | pF    | V <sub>CC</sub> = 5.0V            |
| C <sub>I/O</sub> (OFF) | Input/Output Capacitance  | 5   |     | pF    | $V_{CC}$ , $\overline{OE} = 5.0V$ |

Note 7: Capacitance is characterized but not tested.

### **AC Loading and Waveforms**



Note: Input driven by 50  $\Omega$  source terminated in 50  $\Omega,$  RU = RD = 500  $\Omega$ 

Note:  $C_L$  includes load and stray capacitance,  $C_L$ = 50 pF

Note: Input PRR = 1.0 MHz,  $t_W = 500 \text{ nS}$ 

### FIGURE 1. AC Test Circuit



FIGURE 2. AC Waveforms





24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC24

### **Technology Description**

The Fairchild Switch family derives from and embodies Fairchild's proven switch technology used for several years in its 74LVX3L384 (FST3384) bus switch product.

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

## Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from:

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com