#### 查询TUA6010供应商 #### Wireless Components TV Mixer-Oscillator-PLL TUA 6010XS Version 1.0 Specification August 1999 | Revision Hist | Revision History: Current Version: 08.99 | | | | | | | | |----------------------------------|------------------------------------------|----------------------------------------------|--|--|--|--|--|--| | Previous Vers | ion:Data Sheet | | | | | | | | | Page<br>(in previous<br>Version) | Page<br>(in current<br>Version) | Subjects (major changes since last revision) | | | | | | | | | | | | | | | | | | | | | | | | | | | ABM®, AOP®, ARCOFI®-BA, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®-54, FALC®-656, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®-2, SICOFI®-4, SICOFI®-4 ACE™, ASM™, ASP™, POTSWIRE™, QuadFALC™, SCOUT™ are trademarks of Infineon Technologies AG. Edition 03.99 Published by Infineon Technologies AG i. Gr., Balanstraße 73, 81541 München © Infineon Technologies AG i. Gr. 24.08.99. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies AG is an approved CECC manufacturer. #### Packing Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG. - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system. - 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. **Product Info** #### **Product Info** #### **General Description** The **TUA 6010XS** device combines a digitally programmable phase locked loop (PLL), with a mixer-oscillator block including two balanced mixers and oscillators for use in TV tuners. #### **Features** - PLL with short lock-in time; no asynchronous divider stage - Fast I<sup>2</sup>C bus mode possible - 4 programmable chip addresses - Short pull-in time for quick channel access and optimized loop stability - 3 high-current switch outputs - 2 TTL inputs - 5-level A/D converter - Lock-in flag - Power-down flag - Few external components - Frequency and amplitude-stable balanced oscillator for the VHF, HYPER and UHF frequency range - Optimum decoupling of input frequency from oscillator #### **Package** - Double balanced mixer with wide dynamic range and low-impedance inputs for the VHF, HYPER and UHF frequency range - Internal band switch - Internal low-noise reference voltage source - Package TSSOP 28 - Full ESD protection #### **Application** The IC is suitable for all tuners in TV- and VCR-sets or cable set-top receivers for analog TV an <u>Digital</u> <u>Video Broadcasting</u>. #### **Ordering Information** | Туре | Ordering Code | Package | |-------------|---------------|--------------| | TUA 6010 XS | Q67007-A5211 | P-TSSOP-28-1 | Table of Contents | 1 | Table of Contents | |-------|-----------------------------| | 2 | Product Description | | 2.1 | Overview2-2 | | 2.2 | Features | | 2.3 | Application | | 2.4 | Package Outlines | | 3 | Functional Description | | 3.1 | Pin Configuration | | 3.2 | Pin Definition and Function | | 3.3 | Block Diagram | | 3.4 | Circuit Description | | 3.4.1 | Mixer-Oscillator block | | 3.4.2 | PLL block | | 3.4.3 | I2C-Bus Interface | | 4 | Applications4-1 | | 4.1 | Application Circuit | | 4.2 | Hints | | 5 | <b>Reference</b> | | 5.1 | Electrical Data5-2 | | 5.1.1 | Absolute Maximum Ratings | | 5.1.2 | Operating Range5-3 | | 5.1.3 | AC/DC Characteristics | | 5.2 | Bit Allocation Read / Write | | 5.3 | I2C Bus Timing Diagram | | 5.4 | Test Circuits 5-11 | ## Product Description ## Contents of this Chapter 2.1 Overview. 2-2 2.2 Features 2-2 2.3 Application 2-3 2.4 Package Outlines 2-3 **Product Description** #### 2.1 Overview The **TUA 6010XS** device combines a digitally programmable phase locked loop (PLL), with a mixer-oscillator block including two balanced mixers and oscillators for use in TV tuners. The PLL block with four hard-switched chip addresses forms a digitally programmable phase locked loop. With a 4 MHz quartz crystal, the PLL permits precise setting of the frequency of the tuner oscillator up to 900 MHz in increments of 62.5 kHz. The tuning process is controlled by a microprocessor via an $\rm I^2C$ bus. The device has three output ports, which all can also be used as input ports (two TTL inputs and one A/D converter input). A flag is set when the loop is locked. The input ports and lock flag can be read by the processor via the $\rm I^2C$ bus. The mixer-oscillator block includes two balanced mixers (double balanced mixer with low-impedance input), two frequency and amplitude-stable balanced oscillators for VHF, HYPER and UHF, a low-noise reference voltage source and a band switch. #### 2.2 Features - PLL with short lock-in time; no asynchronous divider stage - Fast I<sup>2</sup>C bus mode possible - 4 programmable chip addresses - Short pull-in time for quick channel access and optimized loop stability - 3 high-current switch outputs - 2 TTL inputs - 5-level A/D converter - Lock-in flag - Power-down flag - Few external components - Frequency and amplitude-stable balanced oscillator for the VHF, HYPER and UHF frequency range - Optimum decoupling of input frequency from oscillator - Double balanced mixer with wide dynamic range and low-impedance inputs for the VHF, HYPER and UHF frequency range - Internal band switch - Internal low-noise reference voltage source - Package TSSOP 28 - Full ESD protection **Product Description** #### 2.3 Application ■ The IC is suitable for all tuners in TV- and VCR-sets or cable set-top receivers for analog TV an <u>Digital Video Broadcasting</u>. #### 2.4 Package Outlines P-TSSOP-28-1 - 1) Does not include plastic or metal protrusion of 0.15 max. per side - 2) Does not include dambar protrusion | Con | Contents of this Chapter | | | | | | |-----|-----------------------------|-------|--|--|--|--| | 3.1 | Pin Configuration | 3-2 | | | | | | 3.2 | Pin Definition and Function | . 3-3 | | | | | | 3.3 | Block Diagram | . 3-7 | | | | | | 2 / | Circuit Description | 3-8 | | | | | #### 3.1 Pin Configuration Pin\_config.wmf Figure 3-1 Pin Configuration #### 3.2 Pin Definition and Function | Table 3-1 | 3-1 Pin Definition and Function | | | | | | | | |-----------|---------------------------------|--------------|-------------------------------------------------------------------------------|--|--|--|--|--| | Pin No. | Symbol | | Function | | | | | | | 1 | MIXU | <del> </del> | UHF mixer input, low-impedance, symmetrical to MIXUx | | | | | | | 2 | MIXUx | | UHF mixer input, low-impedance, symmetrical to MIXU | | | | | | | 3 | MIXV | | VHF or HYPER mixer input, low-impedance, symmetrical to MIXVx | | | | | | | 4 | MIXVx | 3 4 | VHF or HYPER mixer input, low-impedance, symmetrical to MIXV | | | | | | | 5 | V <sub>VCCA</sub> | | Positive supply voltage for analog block | | | | | | | 6 | CAS | | Chip address select | | | | | | | 7 | IFout | 8 7 | Open collector mixer output, high-impedance, symmetrical to IFoutx | | | | | | | 8 | lFoutx | | Inverse open collector mixer output, high-<br>impedance, symmetrical to IFout | | | | | | | 9 | GND <sub>D</sub> | | Digital Ground | | | | | | | 10 | SDA | 10 | Data input/output for the I <sup>2</sup> C bus | |----|-------------------|----|------------------------------------------------------| | 11 | SCL | | Clock input for the I <sup>2</sup> C bus | | 12 | V <sub>VCCD</sub> | | Positive supply voltage for digital block (PLL) | | 13 | Q | 13 | 4 MHz low-impedance crystal oscillator input | | 14 | Qx | | Inverse 4 MHz low-impedance crystal oscillator input | | 15 | P2/ADC | 15 | Port output / ADC input | | 16 | P1/I1 | | Port output / TTL input | | 17 | P0/I0 | | Port output / TTL input | |----|------------------|-------------|---------------------------------------------------------------------------------| | 18 | CHGPMP | 18 | Charge pump output / loop filter | | 19 | TUNE | | VCO tuning voltage output | | 20 | GND <sub>A</sub> | | Analog Ground | | 21 | OV-B1 | | VHF oscillator amplifier, high-impedance base input, symmetrical to OV-B2 | | 22 | OV-C2 | | VHF oscillator amplifier, high-impedance collector output, symmetrical to OV-C1 | | 23 | OV-C1 | 21 22 23 24 | VHF oscillator amplifier, high-impedance collector output, symmetrical to OV-C2 | | 24 | OV-B2 | | VHF oscillator amplifier, high-impedance base input, symmetrical to OV-B1 | | 25 | OU-B1 | | UHF oscillator amplifier, high-impedance base input, symmetrical to OU-B2 | |----|-------|-------------|---------------------------------------------------------------------------------| | 26 | OU-C2 | | UHF oscillator amplifier, high-impedance collector output, symmetrical to OU-C1 | | 27 | OU-C1 | | UHF oscillator amplifier, high-impedance collector output, symmetrical to OU-C2 | | 28 | OU-B2 | 25 26 27 28 | UHF oscillator amplifier, high-impedance base input, symmetrical to OU-B1 | #### 3.3 Block Diagram Figure 3-2 Block Diagram #### 3.4 Circuit Description #### 3.4.1 Mixer-Oscillator block The mixer oscillator section includes two balanced mixers (double balanced mixer), two balanced oscillators for VHF and/or HYPER and UHF, a reference voltage source and a band switch. Filters between tuner input and IC separate the TV frequency signals into two bands. The band switch ensures that only one mixer-oscillator block at a time is activated. In the activated band the signal passes a frontend stage with MOS-FET amplifier, a double-tuned bandpass filter and is then fed to the balanced mixer input of the IC which has a low-impedance input. The input signal is mixed there with the on chip oscillator signal from the activated oscillator section. #### 3.4.2 PLL block The mixer-oscillator signal VCO/VCOx is internally DC-coupled as a differential signal at the programmable divider inputs. The signal subsequently passes through a programmable divider with ratio N = 256 through 32767 and is then compared in a digital frequency / phase detector to a reference frequency $f_{\rm ref}$ = 62.5 kHz. This frequency is derived from a balanced, low-impedance 4 MHz crystal oscillator (pin Q, Qx) divided by Q = 64. The phase detector has two outputs UP and DOWN that drive two current sources I+ and I- of a charge pump. If the negative edge of the divided VCO signal appears prior to the negative edge of the reference signal, the I+ current source pulses for the duration of the phase difference. In the reverse case the I- current source pulses. If the two signals are in phase, the charge pump output (CHGPMP) goes into the high-impedance state (PLL is locked). An active low-pass filter integrates the current pulses to generate the tuning voltage for the VCO (internal amplifier, external pullup resistor at TUNE and external RC circuitry). The charge pump output is also switched into the high-impedance state when the control bit T0 = 1. Here it should be noted, however, that the tuning voltage can alter over a long period in the high-impedance state as a result of self-discharge in the peripheral circuity. TUNE may be switched off by the control bit OS to allow external adjustments. When the VCO is not working the PLL locks to a tuning voltage of 33V. By means of control bit 5I the pump current can be switched between two values by software. This programmability permits alteration of the control response of the PLL in the locked-in state. In this way different VCO gains can be compensated, for example. The software-switched ports P0, P1, P2 are general-purpose open-collector outputs. The test bit T1 = 1, switches the test signals $f_{ref}$ (4 MHz / 64) and $C_y$ (divided input signal) to P0 and P1 respectively. P0, P1, P2 are bidirectional. The lock detector resets the lock flag FL when the width of the charge pump current pulses is greater than the period of the crystal oscillator (i.e. 250 ns). Hence, when FL = 1, the maximum deviation of the input frequency from the programmed frequency is given by $$\Delta f = \pm I_P (K_{VCO} / f_O) (C_1 + C_2) / (C_1 C_2)$$ where $I_P$ is the charge pump current, $K_{VCO}$ the VCO gain, $f_Q$ the crystal oscillator frequency and $C_1$ , $C_2$ the capacitances in the loop filter (see application circuit). As the charge pump pulses at 62.5 kHz (= $f_{ref}$ ), it takes a maximum of 16 $\mu$ s for FL to be reset after the loop has lost lock state. Once FL has been reset, it is set only if the charge pump pulse width is less than 250 ns for eight consecutive $f_{ref}$ periods. Therefore it takes between 128 and 144 $\mu s$ for FL to be set after the loop regains lock. #### 3.4.3 I<sup>2</sup>C-Bus Interface Data is exchanged between the processor and the PLL via the $I^2C$ bus. The clock is generated by the processor (input SCL), while pin SDA functions as an input or output depending on the direction of the data (open collector, external pull-up resistor). Both inputs have hysteresis and a low-pass characteristic, which enhance the noise immunity of the $I^2C$ bus. The data from the processor pass through an $I^2C$ bus controller. Depending on their function the data are subsequently stored in registers. If the bus is free, both lines will be in the marking state (SDA, SCL are HIGH). Each telegram begins with the start condition and ends with the stop condition. Start condition: SDA goes LOW, while SCL remains HIGH. Stop condition: SDA goes HIGH while SCL remains HIGH. All further information transfer takes place during SCL = LOW, and the data is forwarded to the control logic on the positive clock edge. The table 1 "bit allocation" should be referred to the following description. All telegrams are transmitted byte-by-byte, followed by a ninth clock pulse, during which the control logic returns the SDA line to LOW (acknowledge condition). The first byte is comprised of seven address bits. These are used by the processor to select the PLL from several peripheral components (chip select). The LSB bit (R/W) determines whether data are written into (R/W = 0) or read from (R/W = 1) the PLL. In the data portion of the telegram during a WRITE operation, the MSB bit of the first or third data byte determines whether a divider ratio or control information is to follow. In each case the second byte of the same data type has to follow the first byte. If the address byte indicates a READ operation, the PLL generates an acknowledge and then shifts out the status byte onto the SDA line. If the processor generates an acknowledge, a further status byte is output; otherwise the data line is released to allow the processor to generate a stop condition. The status word consists of two bits from the TTL input ports, three bits from the A/D converter, the lock flag and the power-on flag. Four different chip addresses can be set by appropriate connection of pin CAS (see table 2 "address selection"). When the supply voltage is applied, a power-on reset circuit prevents the PLL from setting the SDA line to LOW, which would block the bus. The power-on reset flag POR is set at power-on and when $V_{VCCD}$ goes below 3.2 V. It will be reset at the end of a READ operation. ## 4 Applications | Con | tents of this Chapter | | |-----|-----------------------|-------| | 4.1 | Application Circuit | . 4-2 | | 4.2 | Hints | . 4-3 | **Applications** #### 4.1 Application Circuit Figure 4-1 Evaluation Board **Applications** #### 4.2 Hints See separate available **Application Note TUA 6010XS**. # 5.1 Electrical Data. 5-2 5.1.1 Absolute Maximum Ratings 5-2 5.1.2 Operating Range 5-3 5.1.3 AC/DC Characteristics 5-4 5.2 Bit Allocation Read / Write 5-8 5.3 I2C Bus Timing Diagram 5-10 5.4 Test Circuits 5-11 #### 5.1 Electrical Data #### 5.1.1 Absolute Maximum Ratings #### **WARNING** The maximum ratings may not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC will result. | Table 5-1 Absolute Maximum Ratings, Ambient temperature T <sub>AMB</sub> =-20°C + 80°C | | | | | | | |----------------------------------------------------------------------------------------|--------------------------------------------|--------------|-------------------|---------|------------------------------------|--| | Parameter | Symbol | Limit Values | | Unit | Remarks | | | | | min | max | | | | | PLL | | | | | | | | Supply voltage | V <sub>VCCD</sub> | -0.3 | +6 | V | | | | СНСРМР | V <sub>CHGPMP</sub><br>I <sub>CHGPMP</sub> | -0.3 | 1 | V<br>mA | | | | Crystal oscillator pins Q, Qx | V <sub>Q</sub><br>I <sub>Q</sub> | -5 | V <sub>VCCD</sub> | V<br>mA | | | | Bus input/output SDA Bus output current SDA | V <sub>SDA</sub><br>I <sub>SDA(L)</sub> | -0.3 | +6<br>5 | V<br>mA | | | | Bus input SCL | V <sub>SCL</sub> | -0.3 | +6 | V | | | | Port outputs P0, P1, P2 | $V_{P}$ | -0.3 | +13 | V | | | | Chip address switch CAS | V <sub>CAS</sub> | -0.3 | V <sub>VCCD</sub> | V | | | | VCO tuning output (loop filter) | V <sub>TUNE</sub> | -0.3 | +35 | V | | | | Bus output SDA | I <sub>SDAL</sub> | -1 | 5 | mA | open collector | | | Port outputs P0, P1, P2 | I <sub>P(L)</sub> | -1 | 15 | mA | open collector | | | Total port output current | $\Sigma I_{P(L)}$ | | 20 | mA | t <sub>max</sub> = 0,1 sec. at 6 V | | | Junction temperature | T <sub>J</sub> | | +125 | °C | | | | Storage temperature | T <sub>Stg</sub> | -40 | +125 | °C | | | | Thermal resistance (junction to ambient) | R <sub>thSA</sub> | | 130 | K/W | | | Ports Charge pump Reference | Table 5-1 Absolute Maximum Ratings, Ambient temperature T <sub>AMB</sub> =-20°C + 80°C (continued) | | | | | | | | |----------------------------------------------------------------------------------------------------|----------------------------------------------|--------------|-------------------|-------------|----------------|--|--| | Parameter | Symbol | Limit Values | | Unit | Remarks | | | | | | min | max | | | | | | Mixer-Oscillator | | | | | | | | | Supply voltage | V <sub>VCCA</sub> | -0.3 | +6 | V | | | | | Mix inputs VHF/UHF | V <sub>MIX V/U</sub><br>I <sub>MIX V/U</sub> | -5 | 2<br>6 | V<br>mA | | | | | VCO base voltage | $V_{OU\text{-B/OV-B}}$ | -0.3 | 3 | V | | | | | VCO collector voltage | V <sub>OU-C/OV-C</sub> | | V <sub>VCCA</sub> | V | | | | | IF output | V <sub>IFout</sub> | | 6 | V | | | | | All values are referred to ground (pin),<br>Currents with a positive sign flows into | | | a negativ | e sign flov | ws out of pin. | | | | ESD-Protection* | | | | | | | | | all pins unless otherwise specified | V <sub>ESD</sub> | -1 | 1 | kV | | | | | Mixer inputs MIXU / MIXV | V <sub>ESD MIX</sub> | -500 | 500 | V | Pin 1, 2, 3, 4 | | | | Mixer outputs IFout / IFoutx | V <sub>ESD IF</sub> | -500 | 500 | V | Pin 7, 8 | | | $V_{\rm ESD\,CP}$ \*according to MIL STD 883D, method 3015.7 and EOS/ESD assn. standard S5.1 - 1993 V<sub>ESD P</sub> #### **Operating Range** 5.1.2 Within the operational range the IC operates as described in the circuit description. The AC / DC characteristic limits are not guaranteed. -500 -500 ٧ ٧ 500 500 Pin 15, 16, 17 Pin 18 | Table 5-2 Operating Range | | | | | | | | | |---------------------------------|-------------------------------------------|--------------|-------|------|-----------------|---|------|--| | Parameter | Symbol | Limit Values | | Unit | Test Conditions | L | Item | | | | | min | max | | | | | | | Supply voltage | V <sub>VCCD</sub> | +4.5 | +5.5 | V | | | | | | Supply voltage | V <sub>VCCA</sub> | +4.5 | +5.5 | V | | | | | | Mixer output voltage | V <sub>IFout</sub><br>V <sub>IFoutx</sub> | +4.5 | +5.5 | V | open collector | | | | | Programmable divider factor | N | 256 | 32767 | | | | | | | VHF Mixer input frequency range | f <sub>MIXV</sub> | 30 | 500 | MHz | | | | | | UHF Mixer input frequency range | f <sub>MIXU</sub> | 400 | 900 | MHz | | | | | | VHF Oscillator frequency range | f <sub>OV</sub> | 30 | 500 | MHz | | | | | | UHF Oscillator frequency range | f <sub>OU</sub> | 400 | 900 | MHz | | | | | | Ambient temperature | T <sub>amb</sub> | -20 | +80 | °C | | | | | #### 5.1.3 AC/DC Characteristics | Table 5-3 AC/DC Charac | teristics wi | th T <sub>amb</sub> 25 | °C, V <sub>VCCA</sub> | = 5 V, V <sub>VC</sub> | <sub>CD</sub> = 5 V | | | | |--------------------------------------------------------------|-------------------|------------------------|-----------------------|------------------------|---------------------|----------------------------------|---|------| | | Symbol | L | imit Value | s | Unit | Test Conditions | L | Item | | | | min | typ | max | | | | | | Digital Unit | | | | | | | | | | PLL | | | | | | | | 1.1 | | Supply current | I <sub>VCCD</sub> | 19 | 24 | 29 | mA | V <sub>VCCD</sub> = 5 V | | | | Crystal oscillator connections Q, Qx | | | | | | | | | | Crystal frequency | $f_Q$ | 3.2 | 4.0 | 4.8 | MHz | series resonance | | | | Crystal resistance | R <sub>Q</sub> | 10 | | 100 | Ω | series resonance | | | | Oscillation frequency | f <sub>Q</sub> | 3,99975 | 4,000 | 4,00025 | MHz | f <sub>Q</sub> = 4 MHz | | | | Input impedance | Z <sub>Q</sub> | -600 | -750 | -900 | Ω | f <sub>Q</sub> = 4 MHz | | | | Margin from 1st<br>(fundamental) to 2nd and<br>3rd harmonics | a <sub>H</sub> | 20 | | | dB | f <sub>Q</sub> = 4 MHz | | | | Charge pump output CHC | SPMP | | | | | | | | | HIGH output current | I <sub>CPH</sub> | ±90 | ±220 | ±300 | μΑ | 5I = 1, V <sub>CP</sub> = 2 V | | | | LOW output current | I <sub>CPL</sub> | ±22 | ±50 | ±75 | μΑ | 5I = 0, V <sub>CP</sub> = 2 V | | | | Tristate current | I <sub>CPZ</sub> | | +1 | | nA | T0 = 1, V <sub>CP</sub> = 2 V | | | | Output voltage | V <sub>CP</sub> | 1.0 | | 2.5 | V | locked | | | | Drive output TUNE (open | collector) | | | | | | | | | HIGH output current | I <sub>TH</sub> | | | 10 | μΑ | V <sub>TH</sub> = 33 V, T0 = 1 | | | | LOW output voltage | V <sub>TL</sub> | | | 0.5 | V | I <sub>TL</sub> = 1.0 mA | | | | I <sup>2</sup> C-Bus | | | | | | | | 1.2 | | Bus inputs SCL, SDA | | | | | | | | | | HIGH input voltage | V <sub>IH</sub> | 3 | | 5.5 | V | | | | | LOW input voltage | V <sub>IL</sub> | 0 | | 1.5 | V | | | | | HIGH input current | I <sub>IH</sub> | | | 10 | μΑ | V <sub>IH</sub> = V <sub>S</sub> | | | | LOW input current | I <sub>IL</sub> | -10 | | | μΑ | V <sub>IL</sub> = 0 V | | | | Bus output SDA (open co | llector) | | | | | | | | | HIGH output current | I <sub>OH</sub> | | | 10 | μΑ | V <sub>OH</sub> = 5.5 V | | | | LOW output voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 3 mA | | | | Edge speed SCL,SDA | | | | | | | | | | Rise time | t <sub>r</sub> | | | 300 | ns | | | | | Fall time | t <sub>f</sub> | | | 300 | ns | | | | | Table 5-3 AC/DC Charac | | | | | | | | 14 | |---------------------------------------------|--------------------|------|-------------|-----|------|---------------------------|---|------| | | Symbol | | _imit Value | | Unit | Test Conditions | L | Item | | Clask timing COI | | min | typ | max | | | | | | Clock timing SCL | 4 | 0 | | 400 | kHz | | | | | Frequency | f <sub>SCL</sub> | - | | 400 | | | | | | HIGH pulse width | t <sub>H</sub> | 0.6 | | | μs | | | | | LOW pulse width | t <sub>L</sub> | 1.3 | | | μs | | | | | Start condition | | | | | | | | | | Set-up time | t <sub>susta</sub> | 0.6 | | | μs | | | | | Hold time | t <sub>hsta</sub> | 0.6 | | | μs | | | | | Stop condition | | | | | | | | | | Set up time | t <sub>susto</sub> | 0.6 | | | μs | | | | | Bus free | t <sub>buf</sub> | 1.3 | | | μs | | | | | Data transfer | | | | | | | | | | Set-up time | t <sub>sudat</sub> | 0.1 | | | μs | | | | | Hold time | t <sub>hdat</sub> | 0 | | | μs | | | | | Input hysteresis<br>SCL, SDA <sup>(1)</sup> | V <sub>hys</sub> | | 200 | | mV | | | | | Pulse width of spikes which are suppressed | t <sub>sp</sub> | 0 | | 50 | ns | | | | | Capacitive load for each bus line | C <sub>L</sub> | | | 400 | pF | | | | | Port outputs P0, P1, P2 ( | open collec | tor) | | | | | | | | HIGH output current | I <sub>POH</sub> | | | 1 | μΑ | $V_{POH} = 5 V$ | | | | LOW output voltage | V <sub>POL</sub> | | | 0.5 | V | I <sub>POL</sub> = 15 mA | | | | TTL port inputs P0, P1 | | | | | | | | | | HIGH input voltage | V <sub>PIH</sub> | 2.7 | | | V | | | | | LOW input voltage | V <sub>PIL</sub> | | | 0.8 | V | | | | | HIGH input current | I <sub>PIH</sub> | | | 10 | μΑ | V <sub>PIH</sub> = 13.5 V | | | | LOW input current | I <sub>PIL</sub> | -10 | | | μΑ | V <sub>PIL</sub> = 0 V | | | | ADC port input P2 | | | | | | | | | | HIGH input current | I <sub>ADCH</sub> | | | 10 | μΑ | | | | | LOW input current | I <sub>ADCL</sub> | -10 | | | μΑ | | | | | Address selection input | | | | | | | | | | HIGH input current | I <sub>CASH</sub> | | | 50 | μΑ | V <sub>CASH</sub> = 5 V | | | | LOW input current | I <sub>CASL</sub> | -50 | | | μA | V <sub>CASL</sub> = 0 V | | | | <u> </u> | ONOL | | | | | O/ IOL | | | | Table 5-3 AC/DC Charac | Symbol | | imit Value | | Unit | Test Conditions | L | Item | |------------------------------|----------------------------|-----|------------|-----|-------------------|--------------------------------------------------------------|---|------| | | <b>- 27</b> | min | typ | max | <b></b> | | _ | | | Analog Unit | | | | | | | | | | Mixer-Oscillator | | | | | | | | 2.1 | | Current consumption | I <sub>VCCA</sub> | 11 | 15 | 19 | mA | Bit V/U = Low | | | | | I <sub>VCCA</sub> | 14 | 18 | 22 | mA | Bit V/U = High | | | | Mixer current | I <sub>IF-V/IF-U</sub> | 4 | 6 | 8 | mA | | | | | Mixer output impedance | R <sub>IFout,IF</sub> outx | | 20 | | kΩ | Parallel equivalent circuit, f <sub>IF</sub> = 38,9 MHz | | | | | C <sub>IFout,IF</sub> outx | | 0.5 | | pF | Parallel equivalent circuit, f <sub>IF</sub> = 38,9 MHz | | | | VHF and Hyper Band Se | ction | | | | | | | 2.2 | | Oscillator frequency range | f <sub>OscV</sub> | 80 | | 170 | MHz | V <sub>d</sub> = 0,528 V;<br>VHF | | | | | f <sub>OscH</sub> | 140 | | 450 | MHz | V <sub>d</sub> = 0,528 V;<br>HYP | | | | Oscillator drift | $\Delta f_{OscV}$ | | | 400 | kHz | V <sub>S</sub> = 5 V±10% | | | | | $\Delta f_{OscV}$ | | | 500 | kHz | ΔT = 25 °C | | | | | $\Delta f_{OscV}$ | | | 100 | kHz | t = 5 s up to 15 min<br>after switching on | | | | Oscillator pulling | V <sub>MIXV</sub> | 100 | 108 | | dBμV | $\Delta f = 10 \text{ kHz in}$ channel E2 | | | | | V <sub>MIXV</sub> | 100 | 108 | | dBμV | $\Delta f = 10 \text{ kHz in}$ channel S10 | | | | | $V_{MIXV}$ | 80 | 88 | | dBμV | $\Delta f_{int} = E2 + N + 5 -$ 1 MHz | | | | | V <sub>MIXV</sub> | 80 | 88 | | dBμV | $\Delta f_{int} = S10 + N + 5 - 1 \text{ MHz}$ | | | | Oscillator phase noise | L(fm) <sub>VH</sub><br>F | -80 | -86 | | dBc/<br>Hz | fm = 10 kHz,<br>application circuit | | | | Mixer gain | G <sub>MixV</sub> | 11 | 14 | 17 | dB | | | | | Mixer noise figure | F <sub>MixV</sub> | | 5 | 8 | dB | Channel E2 (DSB) | | | | | F <sub>MixV</sub> | | 5 | 8 | dB | Channel 10 (DSB) | | | | Crosstalk f <sub>in/LO</sub> | V <sub>MixV</sub> | 150 | 1000 | | mV <sub>rms</sub> | max. input level for<br>10 dB distance<br>f <sub>in/LO</sub> | | | | | Symbol | 1 | imit Value | e . | Unit | Test Conditions | L | Iten | |------------------------------|---------------------|-----|------------|-----|-------------------|--------------------------------------------------------------|---|-------| | | Symbol | min | typ | max | Offic | rest Conditions | _ | ILCII | | Mixer input impedance | R <sub>MixV</sub> | | 20 | max | W | serial equivalent circuit, $f_{MixV} = 300 \text{ MHz}$ | | | | | L <sub>MixV</sub> | | 10 | | nH | serial equivalent circuit, $f_{MixV} = 300 \text{ MHz}$ | | | | IF suppression | a <sub>lF</sub> | | 20 | | dB | $V_{MixB} = 80 \text{ dB}\mu\text{V}$ | | | | UHF Section | | | | | | | | 2.3 | | Oscillator frequency range | f <sub>OscU</sub> | 440 | | 900 | MHz | V <sub>t</sub> = 0,528 V | | | | Oscillator drift | $\Delta f_{OscU}$ | | | 400 | kHz | V <sub>S</sub> = 5 V±10% | | | | | $\Delta f_{OscU}$ | | | 800 | kHz | ΔT = 25 °C | | | | | $\Delta f_{OscU}$ | | | 100 | kHz | t = 5 s up to 15 min<br>after switching on | | | | Oscillator pulling | V <sub>MIXU</sub> | 100 | 108 | | dBμV | $\Delta f = 10 \text{ kHz in}$ channel E21 | | | | | V <sub>MIXU</sub> | 100 | 108 | | dBμV | $\Delta f = 10 \text{ kHz in}$ channel E68 | | | | | V <sub>MIXU</sub> | 80 | 88 | | dBμV | $\Delta f_{int} = E21 + N + 5 - 1 \text{ MHz}$ | | | | | V <sub>MIXU</sub> | 80 | 88 | | dBμV | $\Delta f_{int} = E68 + N + 5 - 1 \text{ MHz}$ | | | | Oscillator phase noise | L(fm) <sub>UH</sub> | -80 | -86 | | dBc/<br>Hz | fm = 10 kHz,<br>application circuit | | | | Mixer gain | G <sub>MixU</sub> | 11 | 14 | 17 | dB | | | | | Mixer noise figure | F <sub>MixU</sub> | | 6 | 9 | dB | Channel E21<br>(DSB) | | | | | | | 7 | 10 | dB | Channel E68<br>(DSB) | | | | Crosstalk f <sub>in/LO</sub> | V <sub>MixU</sub> | 150 | 1000 | | mV <sub>rms</sub> | max. input level for<br>10 dB distance<br>f <sub>in/LO</sub> | | | | Mixer input impedance | R <sub>MixU</sub> | | 20 | | W | serial equivalent<br>circuit,<br>f <sub>MixU</sub> = 600 MHz | | | | | L <sub>MixU</sub> | | 10 | | nH | serial equivalent<br>circuit,<br>f <sub>MixU</sub> = 600 MHz | | | | IF suppression | a <sub>IF</sub> | | 20 | | dB | $V_{MixB} = 80 \text{ dB}\mu\text{V}$ | | | <sup>■</sup> This value is only guaranteed in lab. #### 5.2 Bit Allocation Read / Write | Table 5-4 | | | | | | | | | | | |-----------------------|-------|-------|-------|-------|-------|-------|-------|-----|-----|---------| | Byte | MSB*) | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | LSB | Ack | Remarks | | Write Data | | | | | | | | | | | | Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 0 | Α | | | Progr. Divider Byte 1 | 0 | n14 | n13 | n12 | n11 | n10 | n9 | n8 | Α | | | Progr. Divider Byte 2 | n7 | n6 | n5 | n4 | n3 | n2 | n1 | n0 | Α | | | Control Byte 1 | 1 | 51 | T1 | T0 | 1 | 1 | 1 | os | Α | | | Control Byte 2 | V/U | Х | Х | Х | Х | P2 | P1 | P0 | Α | | | Read Data | | | | | | | | | | | | Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 1 | Α | | | Status Byte | POR | FL | Х | I1 | 10 | A2 | A1 | A0 | Α | | <sup>\*)</sup> MSB shifted first. #### Divider ratio: N = 16384 x n14 + 8192 x n13 + 4096 x n12 + 2048 x n11 + 1024 x n10 + 512 x n9 + 256 x n8 + 128 x n7 + 64 x n6 + 32 x n5 + 16 x n4 + 8 x n3 + 4 x n2 + 2 x n1 + n0 #### **Control Bytes:** Ports P0, P1, P2: P0...P2=1 open-collector output is active P0...P2=0 open-collector output is inactive, TTL-inputs I1, I0 and ADC available #### Bandswitch V/U: V/U=1 switch to OSC/MIX UHF V/U=0 switch to OSC/MIX VHF #### Pump current 5I: 5l=1 high PD output current 5l=0 low PD output current #### ■ Disabling tuning voltage OS: OS=1 disables TUNE OS=0 enables TUNE #### Status Byte: ■ Power On Reset flag POR: flag is set at power-on and reset at the end of READ operation ■ PLL lock flag FL: flag is set to 1 when loop is locked ■ TTL-inputs I1, I0: input data from pins P1/I1, P0/I0 ■ ADC bits A2,A1,A0: digital outputs of the 5-level ADC | Table 5-5 Address Selection | | | | | | | | |-----------------------------|-----|-----|--|--|--|--|--| | Voltage at CAS | MA1 | MA0 | | | | | | | (00.1) * V <sub>VCC</sub> | 0 | 0 | | | | | | | open circuit | 0 | 1 | | | | | | | (0.40.6) * V <sub>VCC</sub> | 1 | 0 | | | | | | | (0.91) * V <sub>VCC</sub> | 1 | 1 | | | | | | | Table 5-6 Test Modes | | | |-------------------------------------------------------------------|----|----| | Test mode | T1 | ТО | | Normal operation | 0 | 0 | | P1 = Cy output, P0 = $f_{ref}$ output | 1 | 0 | | Charge pump output, CHGPMP is in high-impedance state | 0 | 1 | | TTL-inputs I1/I0 are Cy/f <sub>ref</sub> inputs of phase detector | 1 | 1 | | Table 5-7 A/D Converter Levels | | | | | | | | | |--------------------------------|----|------------|----|--|--|--|--|--| | Voltage at P2 / ADC | A2 | <b>A</b> 1 | Α0 | | | | | | | (00.15) * V <sub>VCC</sub> | 0 | 0 | 0 | | | | | | | (0.150.3) * V <sub>VCC</sub> | 0 | 0 | 1 | | | | | | | (0.30.45) * V <sub>VCC</sub> | 0 | 1 | 0 | | | | | | | (0.450.6) * V <sub>VCC</sub> | 0 | 1 | 1 | | | | | | | (0.61) * V <sub>VCC</sub> | 1 | 0 | 0 | | | | | | #### 5.3 I<sup>2</sup>C Bus Timing Diagram #### 5.4 Test Circuits Figure 5-1 DC and RF Parameter Measurement Figure 5-2 Measurement of Crystal Oscillator Frequency Copyright © Each Manufacturing Company. All Datasheets cannot be modified without permission. This datasheet has been download from: www.AllDataSheet.com 100% Free DataSheet Search Site. Free Download. No Register. Fast Search System. www.AllDataSheet.com