## 捷多邦,专业PCB打样工厂,24小时加急**近WL1103T-Q1** VOICE-BAND AUDIO PROCESSOR (VBAP™)

SGLS120A - APRIL 2002 - REVISED MAY 2002

- Qualification in Accordance With AEC-Q100†
- Qualified for Automotive Applications
- Customer-Specific Configuration Control Can Be Supported Along With Major-Change Approval
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C<sub>L</sub> = 200 pF, R<sub>L</sub> = 0)
- 2.7-V Operation
- Two Differential Microphone Inputs, One Differential Earphone Output, and One Single-Ended Earphone Output
- Programmable Gain Amplifiers for Transmit, Receive, Sidetone, and Volume Control

## description

The voice-band audio processor (VBAP) is designed to perform transmit encoding analog/digital (A/D) conversion, receive decoding digital/analog (D/A) conversion, and transmit and receive filtering for voice-band communications systems. The device operates in either the 15-bit linear or 8-bit companded ( $\mu$ -law or A-Law) mode, which is selectable through the I<sup>2</sup>C interface. The VBAP generates its own internal clocks from a 2.048-MHz master clock input.

#### AVAILABLE OPTIONS

| TA       | TQFP PBS<br>PACKAGE | PART NO.       | TOP-SIDE<br>MARKING |  |  |
|----------|---------------------|----------------|---------------------|--|--|
| −40°C to | Tube                | TWL1103TPBSQ1  | TWL1103T            |  |  |
| 105°C    | Tape and Reel       | TWL1103TPBSRQ1 | TWL1103T            |  |  |

- Earphone Mute and Microphone Mute
- On-Chip I<sup>2</sup>C Bus, Which Provides a Simple, Standard, Two-Wire Serial Interface With Digital ICs
- Programmable for 15-Bit Linear Data or 8-Bit Companded (μ-Law or A-Law) Data
- Available in a 32-Pin Thin Quad Flatpack (TQFP) Package
- Designed for Analog and Digital Wireless Handsets and Telecommunications Applications
- Dual-Tone Multifrequency (DTMF) and Single Tone Generator
- Pulse Density Modulated (PDM) Buzzer Output



NC - No internal connection





<sup>†</sup> Contact factory for details. Q100 qualification data available on request.

## functional block diagram





## functional description

## power on/reset

The power for the various digital and analog circuits is separated to improve the noise performance of the device. An external reset must be applied to the active low RESET terminal to guarantee reset upon power on. After the initial power-on sequence the TWL1103 can be functionally powered up and down by writing to the power control register through the I<sup>2</sup>C interface. There is a hardwired selectable power-up terminal in default mode option. The PWRUPSEL function allows the VBAP to power up in the default mode and allows use without a microcontroller.

#### reference

A precision band gap reference voltage is generated internally and supplies all required voltage references to operate the transmit and receive channels. The reference system also supplies bias voltage for use with an electret microphone at terminal MBIAS. An external precision resistor is required for reference current setting at terminal REXT.

#### control interface

The I<sup>2</sup>C interface is a two-wire bidirectional serial interface that controls the VBAP by writing data to the six control registers:

- Power control
- Mode control
- Transmit PGA and sidetone control
- Receive PGA gain and volume control
- DTMF high tone
- DTMF low tone

There are two power-up modes which may be selected at the PWRUPSEL terminal:

- The PWRUPSEL state (V<sub>DD</sub> at terminal 20) causes the device to power up in the default mode when power
  is applied. In the default mode, the I<sup>2</sup>C interface is not required, and the device may be used without an I<sup>2</sup>C
  interface. The programmable functions are fixed in the default modes.
- The PWRUPSEL state (ground at terminal 20) causes the device to go to a power-down state when power is applied. In this mode an I<sup>2</sup>C interface is required to power up the device.

## phase-locked loop

The internal digital filters and modulators require a 10.24-MHz clock that is generated by phase locking to the 2.048-MHz master clock input.

#### **PCM** interface

The PCM interface transmits and receives data at the PCMO and PCMI terminals respectively. The data is transmitted or received at the PCMCLK speed once every PCMSYN cycle. The PCMCLK can be tied directly to the 2.048-MHz master clock (MCLK). The PCMSYN can be driven by an external source or derived from the master clock and used as an interrupt to the host controller.

#### microphone amplifiers

The microphone input is a switchable interface for two differential microphone inputs. The first stage is a lownoise differential amplifier that provides a gain of 23.5 dB. The second stage amplifier has a selectable gain of 0 dB or 12 dB.



SGLS120A - APRIL 2002 - REVISED MAY 2002

## functional description (continued)

#### analog modulator

The transmit channel modulator is a third-order sigma-delta design.

#### transmit filter and PGA

The transmit filter is a digital filter designed to meet CCITT G.714 requirements. The device operates in either the 15-bit linear or 8-bit companded  $\mu$ -law or A-law mode that is selectable through the I<sup>2</sup>C interface. The transmit PGA defaults to 0 dB.

#### sidetone

A portion of the transmitted audio is attenuated and fed back to the receive channel through the sidetone path. The sidetone path defaults to –12 dB. The sidetone path can be enabled by writing to the power control register.

#### receive volume control

The receive volume control block acts as an attenuator with a range of –18 dB to 0 dB in 2 dB steps for control of the receive channel volume. The receive volume control gain defaults to 0 dB.

#### receive filter and PGA

The receive filter is a digital filter that meets CCITT G.714 requirements with a high-pass filter that is selectable through the I<sup>2</sup>C interface. The device operates in either the 15-bit linear or 8-bit  $\mu$ -law or A-law companded mode, which is selectable through the I<sup>2</sup>C interface. The gain defaults to –1 dB representing a 3-dBm0 level for a 32- $\Omega$  load impedance and the corresponding digital full scale PCMI code. The gain may be set to –2 dB for the respective 3-dBm0 level for a 16- $\Omega$  load impedance.

## digital modulator and filter

The second-order digital modulator and filter convert the received digital PCM data to the analog output required by the earphone interface.

## earphone amplifiers

The analog signal can be routed to either of two earphone amplifiers, one with differential output (EAR1ON and EAR1OP) and one with single-ended output (EAR2O). Clicks and pops are suppressed for EAR1 differential output only.

#### tone generator

The tone generator provides generation of standard DTMF tones and single tone frequencies which are output to the following devices: 1) The buzzer driver, as a pulse density modulation (PDM) signal 2) The receive path digital/analog converter (DAC) for outputting through the earphone. There are 255 possible single tones. The tone integer value is determined by the following formula:

Round (Tone Freq (Hz)/7.8135 Hz)

The value is loaded into one of two 8-bit registers, the high-tone register (04), or the low-tone register (05). The tone output is 2 dB higher when applied to the high-tone register (04). When generating DTMF tones, the high DTMF tone must be applied to the high-tone register and the low frequency tone to the low-tone register.



SGLS120A - APRIL 2002 - REVISED MAY 2002

## **Terminal Functions**

| TER                | RMINAL       |        |     |                                                                                                                                                                                                                                                                                              |
|--------------------|--------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NAME NO.     |        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                  |
| INAIVIE            | μ <b>BGA</b> | PBS    |     |                                                                                                                                                                                                                                                                                              |
| $AV_{DD}$          | A1           | 32     | 1   | Analog positive power supply                                                                                                                                                                                                                                                                 |
| AVSS               | J1           | 8      | 1   | Analog negative power supply                                                                                                                                                                                                                                                                 |
| BUZZCON            | F9           | 19     | 0   | Buzzer output, a pulse-density modulated signal to apply to external buzzer driver                                                                                                                                                                                                           |
| $DV_{DD}$          | J6           | 13     | Ι   | Digital positive power supply                                                                                                                                                                                                                                                                |
| DVSS               | J7           | 14     | I   | Digital negative power supply                                                                                                                                                                                                                                                                |
| EAR10N             | A6           | 27     | 0   | Earphone 1 amplifier output (–)                                                                                                                                                                                                                                                              |
| EAR10P             | A4           | 29     | 0   | Earphone 1 amplifier output (+)                                                                                                                                                                                                                                                              |
| EAR2O              | A2           | 31     | 0   | Earphone 2 amplifier output                                                                                                                                                                                                                                                                  |
| EARV <sub>DD</sub> | A5           | 28     | I   | Analog positive power supply for the earphone amplifiers                                                                                                                                                                                                                                     |
| EARVSS             | A3, A7       | 30, 26 | ı   | Analog negative power supply for the earphone amplifiers                                                                                                                                                                                                                                     |
| MBIAS              | B1           | 1      | 0   | Microphone bias supply output, no decoupling capacitors                                                                                                                                                                                                                                      |
| MCLK               | C9           | 22     | I   | Master system clock input (2.048 MHz) (digital)                                                                                                                                                                                                                                              |
| MIC1P              | C1           | 2      | I   | MIC1 input (+)                                                                                                                                                                                                                                                                               |
| MIC1N              | D1           | 3      | I   | MIC1 input (–)                                                                                                                                                                                                                                                                               |
| MIC2P              | E1           | 4      | ı   | MIC2 input (+)                                                                                                                                                                                                                                                                               |
| MIC2N              | F1           | 5      | I   | MIC2 input (–)                                                                                                                                                                                                                                                                               |
| PCMI               | J8           | 15     | ı   | Receive PCM input                                                                                                                                                                                                                                                                            |
| PCMO               | J9           | 16     | 0   | Transmit PCM output                                                                                                                                                                                                                                                                          |
| PCMSYN             | G9           | 18     | I   | PCM frame synchronization                                                                                                                                                                                                                                                                    |
| PCMCLK             | H9           | 17     | I   | PCM data clock                                                                                                                                                                                                                                                                               |
| PLLVSS             | A9           | 24     | ı   | PLL negative power supply                                                                                                                                                                                                                                                                    |
| PLLV <sub>DD</sub> | A8           | 25     | ı   | PLL digital power supply                                                                                                                                                                                                                                                                     |
| PWRUPSEL           | E9           | 20     | ı   | Selects the power-up default mode                                                                                                                                                                                                                                                            |
| REXT               | G1           | 6      | I/O | Internal reference current setting terminal—use precision 100-kΩ resistor and no filtering capacitors                                                                                                                                                                                        |
| RESET              | D9           | 21     | I   | Active low reset                                                                                                                                                                                                                                                                             |
| SCL                | J5           | 12     | I   | I <sup>2</sup> C-bus serial clock—this input is used to synchronize the data transfer from and to the VBAP                                                                                                                                                                                   |
| SDA                | J4           | 11     | I/O | I <sup>2</sup> C-bus serial address/data input/output—this is a bidirectional terminal used to transfer register control addresses and data into and out of the CODEC. It is an open-drain terminal and therefore requires a pullup resistor to $V_{DD}$ (typical 10 k $\Omega$ for 100 kHz) |
| V <sub>SS</sub>    | В9           | 23     | I   | Ground return for bandgap internal reference                                                                                                                                                                                                                                                 |



SGLS120A - APRIL 2002 - REVISED MAY 2002

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, AV <sub>DD</sub> , DV <sub>DD</sub> , PLLV <sub>DD</sub> , EARV <sub>DD</sub> | $-0.5$ V to 4 V              |
|-----------------------------------------------------------------------------------------------------|------------------------------|
| Output voltage range, V <sub>O</sub>                                                                |                              |
| Input voltage range, V <sub>F</sub>                                                                 |                              |
| Continuous total power dissipation                                                                  | See Dissipation Rating Table |
| Operating free air temperature range, T <sub>A</sub> (extended temperature)                         | –40°C to 105°C               |
| Storage temperature range, testing, T <sub>stq</sub>                                                | –65°C to 150°C               |
| Lead temperature 1,6 mm from case for 10 seconds                                                    | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 85°C | T <sub>A</sub> = 105°C |
|---------|-----------------------|-----------------------------|-----------------------|------------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING           |
| PBS     | 680 mW                | 6.8 mW/°C                   | 270 mW                | 134 mW                 |

## recommended operating conditions (see Notes 1 and 2)

|                                                                                               | MIN                   | NOM | MAX                   | UNIT |
|-----------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| Supply voltage, AV <sub>DD</sub> , DV <sub>DD</sub> , PLLV <sub>DD</sub> , EARV <sub>DD</sub> | 2.7                   |     | 3.3                   | V    |
| High-level input voltage (V <sub>IH</sub> )                                                   | 0.7 x V <sub>DD</sub> |     |                       | V    |
| Low-level input voltage (V <sub>IL</sub> )                                                    |                       |     | 0.3 x V <sub>DD</sub> | V    |
| Load impedance between EAR1OP and EAR1ON-R <sub>L</sub>                                       | 16                    |     | 32                    | Ω    |
| Load impedance for EAR2OP-R <sub>L</sub>                                                      |                       | 32  |                       | Ω    |
| Operating free-air temperature, T <sub>A</sub>                                                | -40                   |     | 105                   | °C   |

NOTES: 1. To avoid possible damage and resulting reliability problems to these CMOS devices, the power-on initialization paragraph must be followed, described in the Principles of Operations.

2. Voltages are with respect to AVSS, DVSS, PLLVSS, and EARVSS.



## electrical characteristics, $V_{DD}$ = 2.7 V, $T_A$ = -40°C to 105°C (unless otherwise noted)

## supply current

|                                                     | PARAMETER                           | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------|-------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| I <sub>DD</sub> Supply current from V <sub>DD</sub> |                                     | Operating, EAR1 selected, MicBias disabled                 |     | 6   | 7   | mA   |
|                                                     |                                     | Operating, EAR2 selected, MicBias disabled                 |     | 5.4 | 6   | mA   |
|                                                     | Supply current from V <sub>DD</sub> | Power down, Reg 2 bit 7 = 1, MClk not present (see Note 3) |     | 0.5 | 18  | μΑ   |
|                                                     |                                     | Power down, Reg 2 bit 7 = 0, MClk not present (see Note 3) |     | 25  | 40  | μΑ   |
| t <sub>on(i)</sub>                                  | Power-up time from power down       |                                                            |     | 5   | 10  | ms   |

NOTE 3:  $V_{IH} = V_{DD}$ ,  $V_{IL} = V_{SS}$ 

## digital interface

| PARAMETER       |                                             | TEST CONDITIONS             |                | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------|-----------------------------|----------------|-----|-----|-----|------|
| Vон             | High-level output voltage, PCMO and BuzzCon | $I_{OH} = -3.2 \text{ mA},$ | $V_{DD} = 3 V$ | 2   |     |     | V    |
| VOL             | Low-level output voltage, PCMO and BuzzCon  | $I_{OL} = 3.2 \text{ mA},$  | $V_{DD} = 3 V$ |     |     | 0.8 | V    |
| lн              | High-level input current, any digital input | $V_I = V_{DD}$              |                |     |     | 10  | μΑ   |
| I <sub>IL</sub> | Low-level input current, any digital input  | $V_{I} = V_{SS}$            |                |     |     | 10  | μΑ   |
| Cl              | Input capacitance                           |                             |                |     |     | 10  | pF   |
| Co              | Output capacitance                          |                             |                |     |     | 20  | pF   |
| RL              | Load impedance (BuzzCon)                    |                             |                |     | •   | 5   | kΩ   |

## microphone interface

|                    | PARAMETER                                                                              | TEST CONDITIONS                                 | MIN  | TYP | MAX | UNIT              |
|--------------------|----------------------------------------------------------------------------------------|-------------------------------------------------|------|-----|-----|-------------------|
| VIO                | Input offset voltage at MIC1N, MIC2N                                                   | See Note 4                                      | -5   |     | 5   | mV                |
| I <sub>IB</sub>    | Input bias current at MIC1N, MIC2N                                                     |                                                 | -600 |     | 600 | nA                |
| Ci                 | Input capacitance at MIC1N, MIC2N                                                      |                                                 |      | 5   |     | pF                |
| V <sub>n</sub>     | Microphone input referred noise, psophometric weighted (C-message weighted is similar) | Micamp 1 gain = 23.5 dB<br>Micamp 2 gain = 0 dB |      | 3.0 | 7.7 | μV <sub>rms</sub> |
| I <sub>O</sub> max | Output source current MBIAS                                                            |                                                 | 1    |     | 1.2 | mA                |
| V(mbias)           | Microphone bias supply voltage (see Note 5)                                            |                                                 | 2.35 | 2.5 | 2.6 | V                 |
|                    | MICMUTE                                                                                |                                                 |      |     | -80 | dB                |
|                    | Input impedance                                                                        | Fully differential                              | 35   | 60  | 100 | kΩ                |

NOTES: 4. Measured while MIC1P and MIC1N are connected together. Less than 5 mV offset results in 0 value code on PCMOUT.

5. Not a JEDEC symbol.

## speaker interface

|                                         | PARAMETER                               | TEST CONDITIONS                                                                       | MIN | TYP   | MAX   | UNIT |
|-----------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------|-----|-------|-------|------|
| Earphone AMP1 output power (See Note 6) |                                         | $V_{DD}$ = 2.7 V, fully differential, 16-Ω load, 3-dBm0 output, RGXPA = -2 dB         |     | 120.9 | 151.1 | mW   |
|                                         |                                         | $V_{DD}$ = 2.7 V, fully differential, 32- $\Omega$ load, 3-dBm0 output, RGXPA = -1 dB |     | 76.1  | 95.1  | mW   |
|                                         | Earphone AMP2 output power (See Note 6) | $V_{DD}$ = 2.7 V, single ended, 32- $\Omega$ load, 3-dBm0 output                      |     | 10    | 12.5  | mW   |
| Voo                                     | Output offset voltage at EAR1           | Fully differential                                                                    |     | ±5    | ±30   | mV   |
|                                         | Maximum autout aureant for EARI(rms)    | 3-dBm0 input, 16-Ω load                                                               |     | 86.9  | 108.6 |      |
| IOmax                                   | Maximum output current for EAR1(rms)    | 3-dBm0 input, 32-Ω load                                                               |     | 48.7  | 60.8  | mA   |
|                                         | Maximum output current for EAR2 (rms)   | 3-dBm0 input                                                                          |     | 17.7  | 22.1  |      |
|                                         | EARMUTE                                 |                                                                                       |     |       | -80   | dB   |

NOTE 6: Maximum power is with a load impedance of approximately 12  $\Omega$ .



SGLS120A - APRIL 2002 - REVISED MAY 2002

electrical characteristics,  $V_{DD} = 2.7 \text{ V}$ ,  $T_A = -40^{\circ}\text{C}$  to  $105^{\circ}\text{C}$  (unless otherwise noted) (continued)

## transmit gain and dynamic range, companded mode ( $\mu$ -law or A-law) or linear mode selected, transmit slope filter bypassed (see Notes 7 and 8)

| PARAMETER                                                                   | TEST CONDITIONS                                        | MIN  | TYP | MAX | UNIT             |
|-----------------------------------------------------------------------------|--------------------------------------------------------|------|-----|-----|------------------|
| Transmit reference-signal level (0 dB)                                      | Differential                                           |      |     | 175 | m∨ <sub>pp</sub> |
| Overload-signal level (3 dBm0)                                              | Differential, normal mode                              |      |     | 248 | m∨ <sub>pp</sub> |
|                                                                             | Differential, extended mode                            |      |     | 63  | mV <sub>pp</sub> |
| Absolute gain error                                                         | 0 dBm0 input signal, V <sub>DD</sub> = 2.7 V (minimum) | -1   |     | 1   | dB               |
| Linear mode gain error with input level relative to gain at –10 dBm0 MIC1N, | MIC1N, MIC1P to PCMO at 3 dBm0 to -30 dBm0             | -0.5 |     | 0.5 |                  |
|                                                                             | MIC1N, MIC1P to PCMO at -31 dBm0 to -45 dBm0           | -1   |     | 1   | dB               |
| MIC1P to PCMO                                                               | MIC1N, MIC1P to PCMO at -46 dBm0 to -55 dBm0           | -1.2 |     | 1.2 |                  |

NOTES: 7. Unless otherwise noted, the analog input is 0 dB, 1020-Hz sine wave, where 0 dB is defined as the zero-reference point of the channel under test.

8. The reference signal level, which is input to the transmit channel, is defined as a value 3 dB below the full-scale value of 88-mV<sub>rms</sub>.

## transmit gain and dynamic range, companded mode ( $\mu$ -law or A-law) or linear mode selected, transmit slope filter enabled (see Notes 7 and 8)

| PARAMETER                                            | TEST CONDITIONS                                        | MIN  | TYP | MAX | UNIT             |
|------------------------------------------------------|--------------------------------------------------------|------|-----|-----|------------------|
| Transmit reference-signal level (0dB)                | Differential                                           |      |     | 175 | mV <sub>pp</sub> |
| Overload-signal level (3 dBm0)                       | Differential, normal mode                              |      |     | 248 | mV <sub>pp</sub> |
|                                                      | Differential, extended mode                            |      |     | 63  | $mV_{pp}$        |
| Absolute gain error                                  | 0-dBm0 input signal, V <sub>DD</sub> = 2.7 V (minimum) | -1   |     | 1   | dB               |
| Linear mode gain error with input level              | MIC1N, MIC1P to PCMO at 3 dBm0 to -30 dBm0             | -0.5 |     | 0.5 |                  |
| relative to gain at –10-dBm0 MIC1N,<br>MIC1P to PCMO | MIC1N, MIC1P to PCMO at -31 dBm0 to -45 dBm0           | -1   |     | 1   | dB               |
|                                                      | MIC1N, MIC1P to PCMO at -46 dBm0 to -55 dBm0           | -1.2 |     | 1.2 |                  |

NOTES: 7. Unless otherwise noted, the analog input is 0 dB, 1020-Hz sine wave, where 0 dB is defined as the zero-reference point of the channel under test.

8. The reference signal level, which is input to the transmit channel, is defined as a value 3 dB below the full-scale value of 88-mV<sub>rms</sub>.

## transmit filter transfer, linear mode selected, transmit slope filter bypassed, external high pass filter bypassed (MCLK = 2.048 MHz)

| PARAMETER                                                                         | TEST CONDITIONS                                  | MIN  | TYP | MAX | UNIT |
|-----------------------------------------------------------------------------------|--------------------------------------------------|------|-----|-----|------|
|                                                                                   | fMIC1 or fMIC2 <100 Hz                           | -8.5 |     | -6  |      |
| Gain relative to input signal gain at 1020 Hz, internal high-pass filter disabled | fMIC1 or fMIC2 = 200 Hz                          | -4.5 |     | -3  |      |
|                                                                                   | fMIC1 or fMIC2 > 700 Hz to 3 kHz                 | -0.5 |     | 0.5 |      |
|                                                                                   | fMIC1 or fMIC2 = 3.4 kHz                         | -1.5 |     | 0   | dB   |
|                                                                                   | fMIC1 or fMIC2 = 4 kHz                           |      |     | -14 |      |
|                                                                                   | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 4.6 kHz |      |     | -35 |      |
|                                                                                   | fMIC1 or fMIC2 = 8 k Hz                          |      |     | -47 |      |
| Gain relative to input signal gain at 1020 Hz, internal high-pass                 | fMIC1 or fMIC2 <100 Hz                           |      |     | -15 | dB   |
| filter enabled                                                                    | fMIC1 or fMIC2 = 200 Hz                          |      |     | -5  | uБ   |



SGLS120A - APRIL 2002 - REVISED MAY 2002

## electrical characteristics, $V_{DD}$ = 2.7 V, $T_A$ = -40°C to 105°C (unless otherwise noted) (continued)

## transmit filter transfer, linear mode selected, transmit slope filter selected (MCLK = 2.048 MHz) (see Note 9)

| PARAMETER                                                                 | TEST CONDITIONS                                  | MIN | TYP   | MAX | UNIT |
|---------------------------------------------------------------------------|--------------------------------------------------|-----|-------|-----|------|
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> =100 Hz   |     |       | -27 | dB   |
| F                                                                         | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 200 Hz  |     |       | -8  | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 250 Hz  |     |       | -4  | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 300 Hz  |     | -1.80 |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 400 Hz  |     | -1.50 |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 500 Hz  |     | -1.30 |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 600 Hz  |     | -1.1  |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 700 Hz  |     | -0.8  |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 800 Hz  |     | -0.57 |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 900 Hz  |     | -0.25 |     | dB   |
| Gain relative to input signal gain at 1000 Hz, with slope filter selected | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 1000 Hz |     | 0     |     | dB   |
| Cam relative to input signal gain at 1000 Hz, with slope litter selected  | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 1500 Hz |     | 1.8   |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 2000 Hz |     | 4.0   |     | dB   |
|                                                                           | fMIC1 or fMIC2 = 2500 Hz                         |     | 6.5   |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 3000 Hz |     | 7.6   |     | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 3100 Hz |     | 7.7   |     | dB   |
|                                                                           | fMIC1 or fMIC2 = 3300 Hz                         |     | 8.0   |     | dB   |
|                                                                           | fMIC1 or fMIC2 = 3500 Hz                         |     | 6.48  |     | dB   |
|                                                                           | fMIC1 or fMIC2 = 4000 Hz                         |     |       | -13 | dB   |
|                                                                           | fMIC1 or fMIC2 = 4500 Hz                         |     |       | -35 | dB   |
|                                                                           | fMIC1 or fMIC2 = 5000 Hz                         |     |       | -45 | dB   |
|                                                                           | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 8000 Hz |     |       | -50 | dB   |

NOTE 9: The pass-band tolerance is  $\pm$  0.25 dB from 300 Hz to 3500 Hz.

## transmit idle channel noise and distortion, linear mode selected, slope filter bypassed

| PARAMETER                                              | TEST CONDITIONS                                                    | MIN | TYP   | MAX | UNIT  |
|--------------------------------------------------------|--------------------------------------------------------------------|-----|-------|-----|-------|
| Transmit idle channel noise                            | TXPGA gain = 0 dB, micamp 1 gain = 23.5 dB, micamp 2 gain = 0.0 dB |     | -86.6 | -78 | dBm0p |
|                                                        | MIC1N, MIC1P to PCMO at 3 dBm0                                     | 40  | 50    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at 0 dBm0                                     | 50  | 65    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at -5 dBm0                                    | 60  | 68    |     |       |
| Transmit signal-to-total distortion ratio with 1020-Hz | MIC1N, MIC1P to PCMO at -10 dBm0                                   | 55  | 70    |     | dB    |
| sine-wave input                                        | MIC1N, MIC1P to PCMO at -20 dBm0                                   | 58  | 65    |     | uБ    |
|                                                        | MIC1N, MIC1P to PCMO at -30 dBm0                                   | 50  | 60    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at -40 dBm0                                   | 38  | 50    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at -45 dBm0                                   | 30  | 45    |     |       |



SGLS120A - APRIL 2002 - REVISED MAY 2002

## electrical characteristics, $V_{DD}$ = 2.7 V, $T_A$ = -40°C to 105°C (unless otherwise noted) (continued)

## transmit idle channel noise and distortion, linear mode selected, slope filter enabled

| PARAMETER                                              | TEST CONDITIONS                                                    | MIN | TYP   | MAX | UNIT  |
|--------------------------------------------------------|--------------------------------------------------------------------|-----|-------|-----|-------|
| Transmit idle channel noise                            | TXPGA gain = 0 dB, micamp 1 gain = 23.5 dB, micamp 2 gain = 0.0 dB |     | -86.6 | -78 | dBm0p |
|                                                        | MIC1N, MIC1P to PCMO at 3 dBm0                                     | 40  | 50    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at 0 dBm0                                     | 50  | 65    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at -5 dBm0                                    | 55  | 68    |     |       |
| Transmit signal-to-total distortion ratio with 1020-Hz | MIC1N, MIC1P to PCMO at -10 dBm0                                   | 55  | 70    |     | dB    |
| sine-wave input                                        | MIC1N, MIC1P to PCMO at -20 dBm0                                   | 58  | 65    |     | uБ    |
|                                                        | MIC1N, MIC1P to PCMO at -30 dBm0                                   | 48  | 60    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at -40 dBm0                                   | 38  | 50    |     |       |
|                                                        | MIC1N, MIC1P to PCMO at -45 dBm0                                   | 30  | 45    |     |       |

## receive gain and dynamic range, EAR1 selected, linear or companded ( $\mu$ -law or A-law) mode selected (see Note 10)

| PARAMETER                                                             | TEST CONDITIONS                                        | MIN  | TYP  | MAX | UNIT     |
|-----------------------------------------------------------------------|--------------------------------------------------------|------|------|-----|----------|
| Overload-signal level (3.0 dB)                                        | 16- $\Omega$ load RXPGA = $-2.0$ dB                    |      | 3.93 |     | V        |
| Overload-signal level (3.0 dB)                                        | 32-Ω load RXPGA = $-1.0$ dB (default gain)             |      | 4.41 |     | $V_{pp}$ |
| Absolute gain error                                                   | 0-dBm0 input signal, V <sub>DD</sub> = 2.7 V (minimum) | -1   |      | 1   | dB       |
|                                                                       | PCMIN to EAR1ON, EAR1OP at 3 dBm0 to -40 dBm0          | -0.5 |      | 0.5 |          |
| Linear mode gain error with output level relative to gain at -10 dBm0 | PCMIN to EAR1ON, EAR1OP at -41 dBm0 to -50 dBm0        | -1   |      | 1   | dB       |
| Totalive to gain at 10 dBillo                                         | PCMIN to EAR1ON, EAR1OP at -51 dBm0 to -55 dBm0        | -1.2 |      | 1.2 |          |

NOTE 10: RXPGA = -1 dB for 32  $\Omega$  default mode or RXPGA = -2 dB for 16  $\Omega$ , RXVOL = 0 dB, 1020 Hz input signal at PCMI, output measured differentially between EAR10N and EAR10P

## receive gain and dynamic range, EAR2 selected, linear or companded ( $\mu$ -law or A-law) mode selected (see Note 11)

| PARAMETER                                                             | TEST CONDITIONS                                        | MIN  | TYP | MAX | UNIT     |
|-----------------------------------------------------------------------|--------------------------------------------------------|------|-----|-----|----------|
| Receive reference-signal level (0 dB)                                 | 0-dBm0 PCM input signal                                |      | 1.1 |     | $V_{pp}$ |
| Overload-signal level (3 dB)                                          |                                                        |      | 1.6 |     | $V_{pp}$ |
| Absolute gain error                                                   | 0-dBm0 input signal, V <sub>DD</sub> = 2.7 V (minimum) | -1   |     | 1   | dB       |
|                                                                       | PCMIN to EAR2O at 3 dBm0 to -40 dBm0                   | -0.5 |     | 0.5 |          |
| Linear mode gain error with output level relative to gain at -10 dBm0 | PCMIN to EAR2O at -41 dBm0 to -50 dBm0                 | -1   |     | 1   | dB       |
|                                                                       | PCMIN to EAR2O at -51 dBm0 to -55 dBm0                 | -1.2 |     | 1.2 |          |

NOTE 11: RXPGA = -1 dB, RXVOL = 0 dB



## electrical characteristics, $V_{DD}$ = 2.7 V, $T_A$ = -40°C to 105°C (unless otherwise noted) (continued)

## receive filter transfer, linear mode selected (MCLK = 2.048 MHz) (see Note 11)

| PARAMETER                                                                            | TEST CONDITIONS                            | MIN  | TYP MA | UNIT |
|--------------------------------------------------------------------------------------|--------------------------------------------|------|--------|------|
|                                                                                      | fEAR1 or fEAR2 < 100 Hz                    | -0.5 | 0.     | 5    |
|                                                                                      | fEAR1 or fEAR2 = 200 Hz                    | -0.5 | 0.     | 5    |
|                                                                                      | $f_{EAR1}$ or $f_{EAR2} = 300$ Hz to 3 kHz | -0.5 | 0.     | 5    |
| Gain relative to input signal gain at 1020 Hz, internal<br>nigh-pass filter disabled | fEAR1 or fEAR2 = 3.4 kHz                   | -1.5 |        | ) dB |
| The pass mer disabled                                                                | fEAR1 or fEAR2 = 4 kHz                     |      | -1     | 4    |
|                                                                                      | fEAR1 or fEAR2 = 4.6 kHz                   |      | -3     | 5    |
|                                                                                      | fEAR1 or fEAR2 = 8 kHz                     |      | -4     | 7    |
| Gain relative to input signal gain at 1020 Hz, internal                              | fEAR1 or fEAR2 < 100 Hz                    |      | -1     | 5 dB |
| high-pass filter enabled                                                             | fEAR1 or fEAR2 = 200 Hz                    |      | -      | 5 UB |

NOTE 11: RXPGA = -1 dB, RXVOL = 0 dB

## receive idle channel noise and distortion, EAR1 selected, linear mode selected (see Note 12)

| PARAMETER                                         | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|---------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| Receive noise, (20 Hz to 20 kHz brickwall window) | PCMIN = 0000000000000               |     | -86 | -83 | dBm0 |
|                                                   | PCMIN to EAR1ON, EAR1OP at 3 dBm0   | 65  | 78  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at 0 dBm0   | 73  | 80  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -5 dBm0  | 72  | 78  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -10 dBm0 | 70  | 78  |     | dB   |
| sine-wave input                                   | PCMIN to EAR1ON, EAR1OP at -20 dBm0 | 60  | 76  |     | uБ   |
|                                                   | PCMIN to EAR1ON, EAR1OP at -30 dBm0 | 50  | 67  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -40 dBm0 | 40  | 60  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -45 dBm0 | 33  | 55  |     |      |
| Intermodulation distortion, 2-tone CCITT method,  | CCITT G.712 (7.1), R2               | 50  |     |     | dB   |
| composite power level, -13 dBm0                   | CCITT G.712 (7.2), R2               | 54  |     |     | uБ   |

NOTE 12: RXPGA = -1 dB for 32  $\Omega$  default mode or RXPGA = -2 dB for 16  $\Omega$ , RXVOL = 0 dB, 1020 Hz input signal at PCMI, output measured differentially between EAR10N and EAR10P.

## receive idle channel noise and distortion, EAR2 selected, linear mode selected (see Note 11)

| PARAMETER                                                       | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------------------|----------------------------|-----|-----|-----|------|
| Receive noise, (20 Hz to 20 kHz brickwall window)               | PCMIN = 0000000000000      |     | -86 | -82 | dBm0 |
| Receive signal-to-distortion ratio with 1020-Hz sine-wave input | PCMIN to EAR2O at 3 dBm0   | 45  | 60  |     |      |
|                                                                 | PCMIN to EAR2O at 0 dBm0   | 60  | 65  |     |      |
|                                                                 | PCMIN to EAR2O at -5 dBm0  | 58  | 62  |     |      |
|                                                                 | PCMIN to EAR2O at -10 dBm0 | 55  | 60  |     | dB   |
|                                                                 | PCMIN to EAR2O at -20 dBm0 | 53  | 60  |     | uБ   |
|                                                                 | PCMIN to EAR2O at -30 dBm0 | 52  | 58  |     |      |
|                                                                 | PCMIN to EAR2O at -40 dBm0 | 44  | 57  |     |      |
|                                                                 | PCMIN to EAR2O at -45 dBm0 | 33  | 52  |     |      |
| Intermodulation distortion, 2-tone CCITT method, composite      | CCITT G.712 (7.1), R2      | 50  |     |     | dB   |
| power level, -13 dBm0                                           | CCITT G.712 (7.2), R2      | 54  |     | ·   | uБ   |

NOTE 11: RXPGA = -1 dB, RXVOL = 0 dB



SGLS120A - APRIL 2002 - REVISED MAY 2002

## electrical characteristics, $V_{DD}$ = 2.7 V, $T_A$ = -40°C to 105°C (unless otherwise noted) (continued)

## power supply rejection and crosstalk attenuation

| PARAMETER                                                               | TEST CONDITIONS                                                                            | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Supply voltage rejection, transmit channel                              | MIC1N, MIC1P =0 V,<br>VDD = 2.7 V + 100 mV <sub>peak</sub> to peak, f = 0 to 50 kHz        |     | -80 | -45 | dB   |
| Supply voltage rejection, receive channel, EAR1 selected (differential) | PCM code = positive zero,<br>VDD = 2.7 V + 100 mV <sub>peak</sub> to peak, f = 0 to 50 kHz |     | -90 | -45 | dB   |
| Crosstalk attenuation, transmit-to-receive (differential)               | MIC1N, MIC1P = 0 dB, f = 300 to 3400 Hz measured differentially between EAR10N and EAR10P  | 70  |     |     | dB   |
| Crosstalk attenuation, receive-to-transmit                              | PCMIN = 0 dBm0, f = 300 to 3400 Hz measured at PCMO, EAR1 amplifier                        | 70  |     |     | dB   |

## **DTMF** generator

| PARAMETER                                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------------------------------------------|-----------------|-----|-----|-----|------|
| DTMF high to low tone relative amplitude (preemphasis) |                 | 1.5 | 2   | 2.5 | dB   |

## **MICBIAS**

| PARAMETER      | TEST CONDITIONS | MIN | TYP MA | UNIT |
|----------------|-----------------|-----|--------|------|
| Load impedance |                 | 2.0 | 2.     | 5 kΩ |

## timing requirements

## clock

|                |                                                | MIN   | NOM | MAX   | UNIT |
|----------------|------------------------------------------------|-------|-----|-------|------|
| t <sub>t</sub> | Transition time, MCLK                          |       |     | 10    | ns   |
|                | MCLK frequency                                 | 2.048 |     | 2.048 | MHz  |
|                | MCLK jitter                                    |       |     | 37%   |      |
|                | Number of PCMCLK clock cycles per PCMSYN frame | 256   |     | 256   |      |
| tc(PCMCLK)     | PCMCLK clock period                            | 156   | 488 | 512   | ns   |
|                | Duty cycle, PCMCLK                             | 45%   | 50% | 68%   | -    |

## transmit (see Figure 6)

|                          |                                        | MIN | MAX                        | UNIT |
|--------------------------|----------------------------------------|-----|----------------------------|------|
| t <sub>su</sub> (PCMSYN) | Setup time, PCMSYN high before PCMCLK↓ | 20  | t <sub>c</sub> (PCMCLK)-20 | 20   |
| th(PCMSYN)               | Hold time, PCMSYN high after PCMCLK↓   | 20  | t <sub>c</sub> (PCMCLK)-20 | ns   |

## receive (see Figure 5)

|                         |                                                         | MIN | MAX                        | UNIT |
|-------------------------|---------------------------------------------------------|-----|----------------------------|------|
| t <sub>su</sub> (PCSYN) | Setup time, PCMSYN high before PCMCLK↓                  | 20  | t <sub>c</sub> (PCMCLK)-20 | ns   |
| th(PCSYN)               | Hold time, PCMSYN high after PCMCLK↓                    | 20  | t <sub>c</sub> (PCMCLK)-20 | ns   |
| t <sub>su(PCMI)</sub>   | Setup time, PCMI high or low before PCMCLK $\downarrow$ | 20  |                            | ns   |
| th(PCMI)                | Hold time, PCMI high or low after PCMCLK↓               | 20  |                            | ns   |



SGLS120A - APRIL 2002 - REVISED MAY 2002

## timing requirements (continued)

## I<sup>2</sup>C bus (see Figure 6)

|                     |                                                                                             | MIN  | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------------|------|-----|------|
| SCL                 | Clock frequency                                                                             |      | 400 | kHz  |
| tHIGH               | Clock high time                                                                             | 600  |     | ns   |
| tLOW                | Clock low time                                                                              | 1300 |     | ns   |
| t <sub>R</sub>      | SDA and SCL rise time                                                                       |      | 300 | ns   |
| t <sub>F</sub>      | SDA and SCL fall time                                                                       |      | 300 | ns   |
| thD:STA             | Hold time (repeated) START condition. After this period the first clock pulse is generated. | 600  |     | ns   |
| t <sub>su:STA</sub> | Setup time for repeated START condition                                                     | 600  |     | ns   |
| <sup>t</sup> hD:DAT | Data input hold time                                                                        | 0    |     | ns   |
| t <sub>su:DAT</sub> | Data input setup time                                                                       | 100  |     | ns   |
| t <sub>su:STO</sub> | STOP condition setup time                                                                   | 600  | ·   | ns   |
| <sup>t</sup> BUF    | Bus free time                                                                               | 1300 | ·   | ns   |

## switching characteristics

## propagation delay times, $C_{Lmax} = 10 pF$ (see Figure 5)

|                  |                                             | MIN | MAX | UNIT |
|------------------|---------------------------------------------|-----|-----|------|
| tpd1             | From PCMCLK bit 1 high to PCMO bit 1 valid  |     | 35  | ns   |
| t <sub>pd2</sub> | From PCMCLK high to PCMO valid, bits 2 to n |     | 35  | ns   |
| t <sub>pd3</sub> | From PCMCLK bit n low to PCMO bit n Hi-Z    | 30  |     | ns   |





Figure 1. I<sup>2</sup>C Bus Write to VBAP



Figure 2. I<sup>2</sup>C Read From VBAP: Protocol A



Figure 3. I<sup>2</sup>C Read From VBAP: Protocol B



SGLS120A - APRIL 2002 - REVISED MAY 2002

## PARAMETER MEASUREMENT INFORMATION

## register map addressing

|               | REG | 07             | 06             | 05             | 04             | 03             | 02             | 01             | 00             |
|---------------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Power control | 00  | Sidetone<br>En | TXEn           | RXEn           | MICSEL         | BIASEn         | RXEn           | EAROUT<br>Sel  | PWRUP          |
| Mode control  | 01  | Comp Sel       | TMEn           | PCMLB          | Comp En        | BUZZEn         | RXFLTR<br>En   | TXFLTR<br>En   | TXSLOPE<br>En  |
| TXPGA         | 02  | PD0            | TP3            | TP2            | TP1            | TP0            | ST2            | ST1            | ST0            |
| RXPGA         | 03  | RP3            | RP2            | RP1            | RP0            | RV3            | RV2            | RV1            | RV0            |
| High DTMF     | 04  | HIFREQ<br>Sel7 | HIFREQ<br>Sel6 | HIFREQ<br>Sel5 | HIFREQ<br>Sel4 | HIFREQ<br>Sel3 | HIFREQ<br>Sel2 | HIFREQ<br>Sel1 | HIFREQ<br>Sel0 |
| Low DTMF      | 05  | LOFREQ<br>Sel7 | LOFREQ<br>Sel6 | LOFREQ<br>Sel5 | LOFREQ<br>Sel4 | LOFREQ<br>Sel3 | LOFREQ<br>Sel2 | LOFREQ<br>Sel1 | LOFREQ<br>Sel0 |

## register power-up defaults

|                            | REG | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----------------------------|-----|----|----|----|----|----|----|----|----|
| Power control <sup>†</sup> | 00  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 0  |
| Power control <sup>‡</sup> | 00  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 1  |
| Mode control               | 01  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| TXPGA                      | 02  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| RXPGA                      | 03  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |
| High DTMF                  | 04  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Low DTMF                   | 05  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

<sup>†</sup> Value when PWRUPSEL = 0



<sup>‡</sup> Value when PWRUPSEL = 1

## register map

Table 1. Power Control Register: Address (00) HEX

|   |   | E | BIT NU | MBER |   |   |   | DEFINITIONS                            |
|---|---|---|--------|------|---|---|---|----------------------------------------|
| 7 | 6 | 5 | 4      | 3    | 2 | 1 | 0 | DEFINITIONS                            |
| 1 | 1 | 1 | 1      | 0    | 1 | 1 | 0 | Default setting PWRUPSEL = 0           |
| 1 | 0 | 0 | 1      | 1    | 0 | 1 | 1 | Default setting PWRUPSEL = 1           |
| X | Χ | Χ | Χ      | Χ    | Χ | Χ | 0 | Reference system, power down           |
| X | Χ | Χ | Χ      | Χ    | Χ | Χ | 1 | Reference system, power up             |
| X | Χ | Χ | Χ      | Χ    | Χ | 1 | Χ | EAR AMP1 selected, EAR AMP2 power down |
| X | Χ | Χ | Χ      | Χ    | Χ | 0 | Χ | EAR AMP2 selected, EAR AMP1 power down |
| X | Χ | Χ | Χ      | Χ    | 0 | Χ | Χ | Receive channel enabled                |
| X | Χ | 0 | Χ      | X    | 1 | Χ | Χ | Receive channel muted                  |
| X | Χ | 1 | Χ      | X    | 1 | Χ | 0 | Receive channel, power down            |
| X | Χ | Χ | Χ      | 1    | Χ | Χ | Χ | MICBIAS selected                       |
| X | Χ | Χ | Χ      | 0    | Χ | Χ | Χ | MICBIAS power down                     |
| X | Χ | Χ | 1      | X    | Χ | Χ | Χ | MIC1 selected                          |
| X | Χ | Χ | 0      | X    | Χ | Χ | Χ | MIC2 selected                          |
| X | 0 | Χ | Χ      | X    | Χ | Χ | Χ | Transmit channel enabled               |
| X | 1 | 0 | Χ      | X    | Χ | Χ | Χ | Transmit channel muted                 |
| X | 1 | 1 | Χ      | Χ    | Χ | Χ | Χ | Transmit channel power down            |
| 0 | Χ | X | Χ      | Χ    | X | Χ | Χ | Sidetone enabled                       |
| 1 | Χ | Χ | Χ      | Χ    | Χ | Χ | Χ | Sidetone muted                         |

Table 2. Mode Control Register: Address (01) HEX

|   |   | E | BIT NU | MBER |   |   |   | DEFINITIONS                                                    |
|---|---|---|--------|------|---|---|---|----------------------------------------------------------------|
| 7 | 6 | 5 | 4      | 3    | 2 | 1 | 0 | DEFINITIONS                                                    |
| 0 | 0 | 0 | 0      | 0    | 0 | 1 | 0 | Default setting                                                |
| X | Χ | Χ | Χ      | Χ    | Χ | 0 | 0 | TX channel high-pass filter enabled and slope filter enabled   |
| X | Χ | Χ | Χ      | Χ    | Χ | 0 | 1 | TX channel high-pass filter enabled and slope filter disabled  |
| X | Χ | Χ | Χ      | Χ    | Χ | 1 | 0 | TX channel high-pass filter disabled and slope filter enabled  |
| X | Χ | Χ | Χ      | Χ    | Χ | 1 | 1 | TX channel high-pass filter disabled and slope filter disabled |
| X | Χ | X | Χ      | Χ    | 0 | Χ | Χ | RX channel high-pass filter disabled (low pass only)           |
| X | Χ | Χ | Χ      | Χ    | 1 | Χ | Χ | RX channel high-pass filter enabled                            |
| X | Χ | Χ | Χ      | 0    | Χ | Χ | Χ | BUZZCON disabled                                               |
| X | Χ | Χ | Χ      | 1    | Χ | Χ | Χ | BUZZCON enabled                                                |
| X | Χ | Χ | 0      | Χ    | Χ | Χ | Χ | Linear mode selected                                           |
| 1 | Χ | Χ | 1      | Χ    | Χ | Χ | Χ | A-law companding mode selected                                 |
| 0 | Χ | Χ | 1      | Χ    | Χ | Χ | Χ | μ-law companding mode selected                                 |
| X | Χ | 0 | Χ      | Χ    | Χ | Χ | Χ | TX and RX channels normal mode                                 |
| X | Χ | 1 | Χ      | Χ    | Χ | Χ | Χ | PCM loopback mode                                              |
| X | 0 | Χ | Χ      | Χ    | Χ | Χ | Χ | Tone mode disabled                                             |
| Х | 1 | Χ | Χ      | Χ    | Χ | Χ | Χ | Tone mode enabled                                              |



Transmit PGA and sidetone control register: Address {02}HEX

## Bit definitions:

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | DEFINITION              |
|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------|
| PDO | TP3 | TP2 | TP1 | TP0 | ST2 | ST1 | ST0 | See Table 2 and Table 4 |
| 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | Default setting         |

Receive volume control register: Address {03}HEX

## Bit definitions:

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | DEFINITION              |
|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------|
| RP3 | RP2 | RP1 | RP0 | RV3 | RV2 | RV1 | RV0 | See Table 3 and Table 5 |
| 0   | 1   | 1   | 1   | 0   | 0   | 0   | 0   | Default setting         |

High tone selection control register: Address {04}HEX

#### Bit definitions:

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFINITION         |
|---|---|---|---|---|---|---|---|--------------------|
| Χ | Х | Х | Х | Х | Х | Х | Х | DTMF (see Table 7) |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Default setting    |

Low tone selection control register: Address {05}HEX

#### Bit definitions:

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFINITION         |
|---|---|---|---|---|---|---|---|--------------------|
| Х | Х | Х | Х | Х | Х | Х | Х | DTMF (see Table 7) |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Default setting    |



NOTES: A. This window is allowed for PCMSYN high.

- B. This window is allowed for PCMSYN low (th(PCMSYN)max determined by data collision considerations).
- C. Transitions are measured at 50%.
- D. Bit 1 = MSB, Bit N = LSB

**Figure 4. Transmit Timing Diagram** 





- A. This window is allowed for PCMSYN high.
- B. This window is allowed for PCMSYN low.
- C. Transitions are measured at 50%.
- D. Bit 1 = MSB, Bit N = LSB

Figure 5. Receive Timing Diagram



Figure 6. I<sup>2</sup>C Bus Timing Diagram



#### PRINCIPLES OF OPERATION

#### power-on initialization

An external reset with a minimum pulse width of 500 ns must be applied to the active low RESET terminal to guarantee reset upon power on. All registers are set with default values upon external reset initialization.

The desired selection for all programmable functions can be initialized prior to a power-up command using the I<sup>2</sup>C interface.

Table 3. Power-Up and Power-Down Procedures (V<sub>DD</sub> = 2.7 V, Earphone amplifier unloaded)

| DEVICE STATUS | PROCEDURE                                             | MAXIMUM POWER CONSUMPTION |
|---------------|-------------------------------------------------------|---------------------------|
| Power up      | Set bit 1 = 1 in power control register, EAR1 enabled | 16.2 mW                   |
|               | Set bit 1 = 0 in power control register, EAR2 enabled | 14.6 mW                   |
| Power down    | Set bit 7 = 1 in TXPGA control register and bit 0 = 0 | 1.35 μW                   |
|               | Set bit 7 = 0 in TXPGA control register and bit 0 = 0 | 67.5 μW                   |

In addition to resetting the power-down bit in the power control register, loss of MCLK (no transition detected) automatically enters the device into a power-down state with PCMO in the high impedance state. If during a pulse code modulation (PCM) data transmit cycle an asynchronous power down occurs, the PCM interface remains powered up until the PCM data is completely transferred.

An additional power-down mode overrides the MCLK detection function. This allows the device to enter the power-down state without regard to MCLK. Setting bit 7 of the TX filter and PGA sidetone register to logic high enables this function.

#### conversion laws

The device can be programmed either for a 15-bit linear or 8-bit ( $\mu$ -law or A-law) companding mode. The companding operation approximates the CCITT G.711 recommendation. The linear mode operation uses a 15-bit twos-complement format.

## transmit operation

#### microphone input

The microphone input stage is a low noise differential amplifier that provides a preamplifier gain of 23.5 dB. A microphone can be capacitively connected to the MIC1N and MIC1P inputs, while the MIC2N and MIC2P inputs can be used to capacitively connect a second microphone or an auxiliary audio circuit.



## PRINCIPLES OF OPERATION

## transmit operation (continued)



Figure 7. Typical Microphone Interface

## microphone mute function

Transmit channel muting provides 80-dB attenuation of input microphone signal. The MICMUTE function can be selected by setting bit 6 of the power control register through the I<sup>2</sup>C interface.

## transmit channel gain control

The values in the transmit PGA control registers control the gain in the transmit path. The total TX channel gain can vary from 35.5 dB to 13.5 dB. The default total TX channel gain is 23.5 dB

| BIT NAME |     |     | MIC AMP1 | MIC AMP2 | TX PGA | GAIN<br>MODE | TOTAL TX GAIN |      |      |      |      |
|----------|-----|-----|----------|----------|--------|--------------|---------------|------|------|------|------|
| TP3      | TP2 | TP1 | TP0      | GAIN     | GAIN   | GAIN         |               | MIN  | TYP  | MAX  | UNIT |
| 0        | 0   | 0   | 0        | 23.5     | 12     | 0            | Extended      | 35.3 | 35.5 | 35.7 | dB   |
| 0        | 0   | 0   | 1        | 23.5     | 12     | -2           | Extended      | 33.3 | 33.5 | 33.7 | dB   |
| 0        | 0   | 1   | 0        | 23.5     | 12     | -4           | Extended      | 31.3 | 31.5 | 31.7 | dB   |
| 0        | 0   | 1   | 1        | 23.5     | 12     | -6           | Extended      | 29.3 | 29.5 | 29.7 | dB   |
| 0        | 1   | 0   | 0        | 23.5     | 12     | -8           | Extended      | 27.3 | 27.5 | 27.7 | dB   |
| 0        | 1   | 0   | 1        | 23.5     | 12     | -10          | Extended      | 25.3 | 25.5 | 25.7 | dB   |
| 1        | 0   | 0   | 0        | 23.5     | 0      | 0            | Normal        | 23.3 | 23.5 | 23.7 | dB   |
| 1        | 0   | 0   | 1        | 23.5     | 0      | -2           | Normal        | 21.3 | 21.5 | 21.7 | dB   |
| 1        | 0   | 1   | 0        | 23.5     | 0      | -4           | Normal        | 19.3 | 19.5 | 19.7 | dB   |
| 1        | 0   | 1   | 1        | 23.5     | 0      | -6           | Normal        | 17.3 | 17.5 | 17.7 | dB   |
| 1        | 1   | 0   | 0        | 23.5     | 0      | -8           | Normal        | 15.3 | 17.5 | 17.7 | dB   |
| 1        | 1   | 0   | 1        | 23.5     | 0      | <b>–</b> 10  | Normal        | 13.3 | 13.5 | 13.7 | dB   |

**Table 4. Transmit Gain Control** 



## PRINCIPLES OF OPERATION

## receive operation

#### receive channel gain control

The values in the receive PGA control registers control the gain in the receive path. PGA gain is set from -6 dB to 6 dB in 1-dB steps through the  $I^2C$  interface. The default receive channel gain is -1 dB.

**BIT NAME RELATIVE GAIN** RP3 RP2 RP1 RP0 MIN **TYP** MAX UNIT 0 0 0 5.8 6 6.2 dΒ 0 0 0 0 4.8 5 5.2 dΒ 3.8 4 0 0 1 0 4.2 dΒ 0 0 1 1 2.8 3 3.2 dB 0 1 0 0 1.8 2 2.2 dB 0.8 0 1 0 1 1 1.2 dB 0 1 1 0 -0.2 0 0.2 dΒ 1 1 -1.2 -1 -0.8dΒ 0 1 1 0 0 0 -2.2 -2 -1.8dΒ -3.2 1 0 0 1 -3 -2.8 dΒ 1 0 1 0 -4.2-4 -3.8dΒ 1 0 1 1 -5.2-5 -4.8 dB

**Table 5. Receive PGA Gain Control** 

## sidetone gain control

1

1

0

The values in the sidetone PGA control registers control the sidetone gain. Sidetone gain is set from -12 dB to -24 dB in 2-dB steps through the  $I^2C$  interface. Sidetone can be muted by setting bit 7 of the power control register. The default sidetone gain is -12 dB.

-6.2

-6

-5.8

dΒ

|     | BIT NAME |     | RELATIVE GAIN |     |       |      |  |
|-----|----------|-----|---------------|-----|-------|------|--|
| ST2 | ST1      | ST0 | MIN           | TYP | MAX   | UNIT |  |
| 0   | 0        | 0   | -12.2         | -12 | -11.8 | dB   |  |
| 0   | 0        | 1   | -14.2         | -14 | -13.8 | dB   |  |
| 0   | 1        | 0   | -16.2         | -16 | -15.8 | dB   |  |
| 0   | 1        | 1   | -18.2         | -18 | -17.8 | dB   |  |
| 1   | 0        | 0   | -20.2         | -20 | -19.8 | dB   |  |
| 1   | 0        | 1   | -22.2         | -22 | -21.8 | dB   |  |
| 1   | 1        | 0   | -24.2         | -24 | -23.8 | dB   |  |

**Table 6. Sidetone Gain Control** 

0



#### PRINCIPLES OF OPERATION

## receive operation (continued)

#### receive volume control

The values in the volume control PGA control registers provide volume control into the earphone. Volume control gain is set from 0 dB to –18 dB in 2-dB steps through the I<sup>2</sup>C interface. The default RX volume control gain is 0 dB.

**BIT NAME RELATIVE GAIN** RV3 RV2 RV1 RV0 MIN **TYP** MAX UNIT -0.2 0.2 0 0 0 0 0 dB 0 0 -2.2 -2 -1.8 dΒ 0 1 0 0 -4.2 -3.80 1 -4 dB 0 0 1 1 -6.2 -6 -5.8 dΒ 0 1 0 0 -8.2 -8 -7.8 dΒ 0 1 0 1 -10.2-10 -9.8dΒ 0 1 1 0 -12.2-12 -11.8 0 1 1 1 -14.2-14 -13.8dB -16.2 1 0 0 0 -16 -15.8dB 1 0 0 1 -18.2-18 -17.8dB

**Table 7. rx Volume Control** 

#### earphone amplifier

The analog signal can be routed to one of two earphone amplifiers: one with differential output (EAR10N and EAR10P) capable of driving a  $16-\Omega$  load or one with single-ended output (EAR20) capable of driving a  $32-\Omega$  load.

## earphone mute function

Muting can be selected by setting bit 3 of the power control register through the I<sup>2</sup>C interface.

#### receive PCM data format

- Companded mode: eight bits are received, the most significant (MSB) first.
- Linear mode: 15 bits are received, MSB first.



#### PRINCIPLES OF OPERATION

## receive operation (continued)

Table 8. Receive-Data Bit Definitions

| BIT NO. | COMPANDED<br>MODE | LINEAR<br>MODE |
|---------|-------------------|----------------|
| 1       | CD7               | LD14           |
| 2       | CD6               | LD13           |
| 3       | CD5               | LD12           |
| 4       | CD4               | LD11           |
| 5       | CD3               | LD10           |
| 6       | CD2               | LD9            |
| 7       | CD1               | LD8            |
| 8       | CD0               | LD7            |
| 9       | _                 | LD6            |
| 10      | _                 | LD5            |
| 11      | _                 | LD4            |
| 12      | _                 | LD3            |
| 13      | _                 | LD2            |
| 14      | _                 | LD1            |
| 15      | _                 | LD0            |
| 16      | _                 | _              |

Transmit channel gain control bits always follow the PCM data in time:

CD7-CD0 = data word in companded mode

LD14-LD0 = data word in linear mode

## DTMF generator operation and interface

The dual-tone multifrequency generator (DTMF) circuit generates the summed DTMF tones for push button dialing and provides the PDM output for the BUZZCON user-alert tone. There are 255 possible single tones. The tone integer value is determined by the formula:

Round (tone frequency (Hz)/7.8125 Hz)

The integer value is loaded into either one of two 8-bit registers, high-tone register (04), or low-tone register (05). The tone output is 2 dB higher when applied to the high-tone register (04). When generating DTMF tones, the high frequency value must be applied to the high-tone register (04) and the low DTMF value to the low-tone register.



## **PRINCIPLES OF OPERATION**

## **DTMF** generator operation and interface (continued)

**Table 9. Typical DTMF and Single Tone Control** 

|     | 7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 INTEGER TONE TONE |     |     |     |     |     |     |       |           | l       |
|-----|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-------|-----------|---------|
| DT7 | D16                                             | DT5 | DT4 | DT3 | DT2 | DT1 | D10 | VALUE | FUNCTION  | TONE/Hz |
| 0   | 0                                               | 0   | 0   | 0   | 0   | 0   | 0   | 0     | OFF       | 0       |
| 0   | 0                                               | 1   | 0   | 1   | 1   | 0   | 1   | 45    | F         | 349     |
| 0   | 0                                               | 1   | 0   | 1   | 1   | 1   | 1   | 47    | F#        | 370     |
| 0   | 0                                               | 1   | 1   | 0   | 0   | 1   | 0   | 50    | G         | 392     |
| 0   | 0                                               | 1   | 1   | 0   | 1   | 0   | 1   | 53    | G#        | 415     |
| 0   | 0                                               | 1   | 1   | 1   | 0   | 0   | 0   | 56    | Α         | 440     |
| 0   | 0                                               | 1   | 1   | 1   | 1   | 0   | 0   | 60    | A#        | 466     |
| 0   | 0                                               | 1   | 1   | 1   | 1   | 1   | 1   | 63    | В         | 494     |
| 0   | 1                                               | 0   | 0   | 0   | 0   | 1   | 1   | 67    | С         | 523     |
| 0   | 1                                               | 0   | 0   | 0   | 1   | 1   | 1   | 71    | C#        | 554     |
| 0   | 1                                               | 0   | 0   | 1   | 0   | 1   | 1   | 75    | D         | 587     |
| 0   | 1                                               | 0   | 1   | 0   | 0   | 0   | 0   | 80    | D#        | 622     |
| 0   | 1                                               | 0   | 1   | 0   | 1   | 0   | 0   | 84    | E         | 659     |
| 0   | 1                                               | 0   | 1   | 1   | 0   | 0   | 1   | 89    | F         | 698     |
| 0   | 1                                               | 0   | 1   | 1   | 1   | 1   | 1   | 95    | F#        | 740     |
| 0   | 1                                               | 1   | 0   | 0   | 1   | 0   | 0   | 100   | G         | 784     |
| 0   | 1                                               | 1   | 0   | 1   | 0   | 1   | 0   | 106   | G#        | 831     |
| 0   | 1                                               | 1   | 1   | 0   | 0   | 0   | 1   | 113   | А         | 880     |
| 0   | 1                                               | 1   | 1   | 0   | 1   | 1   | 1   | 119   | A#        | 932     |
| 0   | 1                                               | 1   | 1   | 1   | 1   | 1   | 0   | 126   | В         | 988     |
| 1   | 0                                               | 0   | 0   | 0   | 1   | 1   | 0   | 134   | С         | 1047    |
| 1   | 0                                               | 0   | 0   | 1   | 1   | 1   | 0   | 142   | C#        | 1109    |
| 1   | 0                                               | 0   | 1   | 0   | 1   | 1   | 0   | 150   | D         | 1175    |
| 1   | 0                                               | 0   | 1   | 1   | 1   | 1   | 1   | 159   | D#        | 1245    |
| 1   | 0                                               | 1   | 0   | 1   | 0   | 0   | 1   | 169   | E         | 1319    |
| 1   | 0                                               | 1   | 1   | 0   | 0   | 1   | 1   | 179   | F         | 1397    |
| 1   | 0                                               | 1   | 1   | 1   | 1   | 0   | 1   | 189   | F#        | 1480    |
| 1   | 1                                               | 0   | 0   | 1   | 0   | 0   | 1   | 201   | G         | 1568    |
| 1   | 1                                               | 0   | 1   | 0   | 1   | 0   | 1   | 213   | G#        | 1661    |
| 1   | 1                                               | 1   | 0   | 0   | 0   | 0   | 1   | 225   | Α         | 1760    |
| 1   | 1                                               | 1   | 0   | 1   | 1   | 1   | 1   | 239   | A#        | 1865    |
| 1   | 1                                               | 1   | 1   | 1   | 1   | 0   | 1   | 253   | В         | 1976    |
| 0   | 1                                               | 0   | 1   | 1   | 0   | 0   | 1   | 89    | DTMF Low  | 697     |
| 0   | 1                                               | 1   | 0   | 0   | 0   | 1   | 1   | 99    | DTMF Low  | 770     |
| 0   | 1                                               | 1   | 0   | 1   | 1   | 0   | 1   | 109   | DTMF Low  | 852     |
| 0   | 1                                               | 1   | 1   | 1   | 0   | 0   | 0   | 120   | DTMF Low  | 941     |
| 1   | 0                                               | 0   | 1   | 1   | 0   | 1   | 1   | 155   | DTMF HIgh | 1209    |
| 1   | 0                                               | 1   | 0   | 1   | 0   | 1   | 1   | 171   | DTMF HIgh | 1336    |
| 1   | 0                                               | 1   | 1   | 1   | 1   | 0   | 1   | 189   | DTMF HIgh | 1477    |
| 1   | 1                                               | 0   | 1   | 0   | 0   | 0   | 1   | 209   | DTMF HIgh | 1633    |



#### PRINCIPLES OF OPERATION

#### **DTMF** generator operation and interface (continued)

Tones from the DTMF generator block are present at all outputs and are controlled by enabling or disabling the individual output ports. The values that determine the tone frequency are loaded into the tone registers (high and lo) as two separate values.

The values loaded into the tone registers initiate an iterative table look-up function, placing a 6-bit or 7-bit in twos complement value into the tone registers. There is a 2 dB difference in the resulting output of the two registers, the high-tone register having the greater result.

The resulting range of a tone set into the low register value is +31 {1F}HEX to -32 {20}HEX for a range of six bits and is in twos complement format. The resulting range of a tone set into the high register value is +39 {27}HEX to -40 {D8}HEX in twos-complement format, as well.

The maximum range is six bits having a maximum value of {31}HEX. The value {31} is represented as 011111. Two zeros are added to the leading side of the value and then the value is padded with seven LSB zeros to create a value of 000 1111 1000 0000. Because the maximum full scale value is 000 1111 1000 0000, the resulting output magnitude is 20 log (input value/maximum value) or 20 log (3968/16783) or -12.31 dB below full scale. This is the result when all gains are set at default.

## buzzer logic section

The single-ended output BUZZCON is a PDM signal intended to drive a buzzer through an external driver transistor. The PDM begins as a selected tone, is generated and passed through the receive D/A channel, and is fed back to the transmit channel analog modulator, where a PDM signal is generated and routed to the BUZZCON output.

## support section

The clock generator and control circuit uses the master clock input (MCLK) to generate internal clocks to drive internal counters, filters, and converters. Register control data is written into and read back from the VBAP registers via the control interface.

## I<sup>2</sup>C-bus protocols

The VBAP serial interface is designed to be I<sup>2</sup>C bus-compatible and operates in the slave mode. This interface consists of the following terminals:

SCL: I<sup>2</sup>C bus serial clock—This input synchronizes the control data transfer from and to the CODEC.

SDA: I<sup>2</sup>C bus serial address/data input/output—This is a bidirectional terminal that transfers register control addresses and data into and out of the codec. It is an open drain terminal and therefore requires a pullup resistor to  $V_{CC}$  (typical 10 k $\Omega$  for 100 kHz).

TWL1103 has a fixed device select address of {E2}HEX for write mode and {E3}HEX for read mode.

For normal data transfer, SDA is allowed to change only when SCL is low. Changes when SCL is high are reserved for indicating the start and stop conditions.

Data transfer may be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is at high. Changes in the data line while the clock line is at high are interpreted as a start or stop condition.



#### PRINCIPLES OF OPERATION

Table 10. I<sup>2</sup>C Bus Conditions

| CONDITION | STATUS              | DESCRIPTION                                                                                                                                                      |
|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α         | Bus not busy        | Both data and clock lines remain at high.                                                                                                                        |
| В         | Start data transfer | A high to low transition of the SDA line while the clock (SCL) is high determines a start condition.  All commands must proceed from a start condition.          |
| С         | Stop data transfer  | A low to high transition of the SDA line while the clock (SCL) is high determines a stop condition.  All operations must end with a stop condition.              |
| D         | Data valid          | The state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the high period of the clock signal. |

## I<sup>2</sup>C bus protocols

The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition.

When addressed, the VBAP generates an acknowledge after the reception of each byte. The master device (microprocessor) must generate an extra clock pulse that is associated with this acknowledge bit.

The VBAP must pull down the SDA line during the acknowledge clock pulse so that the SDA line is at stable low state during the high period of the acknowledge related clock pulse. Setup and hold times must be taken into account. During read operations, a master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that was clocked out of the slave. In this case, the slave (VBAP) must leave the data line high to enable the master to generate the stop condition.

## clock frequencies and sample rates

A fixed PCMSYN rate of 8 kHz determines the sampling rate.



## **MECHANICAL DATA**

## PBS (S-PQFP-G32)

## PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.





## PACKAGE OPTION ADDENDUM

25-Feb-2005

## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| TWL1103TPBSQ1    | ACTIVE                | TQFP            | PBS                | 32   | 250            | None                    | Call TI          | Level-2-235C-1 YEAR          |
| TWL1103TPBSRQ1   | ACTIVE                | TQFP            | PBS                | 32   | 1000           | None                    | Call TI          | Level-2-235C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265