#### 查询TWL1110供应商

# 捷多邦,专业PCB打样工厂,24小时加急出货 TWL1110 VOICE-BAND AUDIO PROCESSOR (VBAP™)

SLWS103 - NOVEMBER 2000

- 2.7 to 3.3-V Operation
- Designed for Analog and Digital Wireless Handsets and Telecommunications Applications
- Two Differential Microphone Inputs
- Differential Earphone Outputs and One Single-Ended Earphone Output
- Earphone and Microphone Mute
- Programmable Transmit, Receive, and Sidetone Paths With Extended Gain and Attenuation Ranges
- Programmable for 15-Bit Linear Data or 8-Bit Companded (μ-law and A-law) Mode
- Supports PCM Clock Rates of 128 kHz and 2.048 MHz
- Pulse Density Modulated (PDM) Buzzer Output

- On-Chip I<sup>2</sup>C Bus, Which Provides Simple, Standard, Two-Wire Serial Interface With Digital ICs
- Dual-Tone Multifrequency (DTMF) and Single-Tone Generator Capable of Up to 8-kHz Tone With Three Selectable Resolutions of 7.8125 Hz, 15.625 Hz, and 31.25 Hz
- 2-Channel Auxiliary Multiplexer (MUX) (Analog Switch)<sup>†</sup>
- Capable of Driving 32 Ω Down to a 8-Ω Speaker
- Programmable Power Down Modes
- Pin Compatible to TI's TWL1102, TWL1103, and TWL1109 Devices for TQFP only
- Available in a 32-Pin Thin Quad Flatpack (TQFP) Package and MicroStar Junior ™ BGA

## description

The TWL1110 provides extended gain and attenuation flexibility for transmit, receive, and sidetone paths. A differential earphone output is capable of driving speaker loads as low as 8  $\Omega$  for use in speaker phone applications. The single tone function on the TWL1110 generates a single tone output of up to 8 kHz. The resolution of the DTMF tone is also selectable to 7.8125 Hz, 15.625 Hz, or 31.250 Hz through the interface control. The analog switch provides more control capabilities for voice-band audio processor (VBAP).

The VBAP is an analog-digital interface for voice band signals designed with a combination of coders and decoders (codecs) and filters. It is a low-power device with companding options and programming features, and it meets the requirements for communication systems, including the cellular phone. The device operates in either the 15-bit linear or 8-bit companded ( $\mu$ -law or A-Law) mode, which is selectable through the l<sup>2</sup>C interface.

A coder, an analog-to-digital converter or ADC, digitizes the analog voice signal, and a decoder, an digital-to-analog converter or DAC, analogs the digital-voice signal. VBAP provides a companding option to overcome the bandwidth limitations of telephone networks without degradation in sound quality. The human auditory system is a logarithmic system in which high amplitude signals require less resolution than low amplitude signals. Therefore, an 8-bit code word with nonuniform quantization ( $\mu$ -law or A-law) has the same quality as 13-bit linear coding. VBAP provides better digital code words by generating a 15-bit linear coding option.



This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication *Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies* available from Texas Instruments.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>†</sup> These options are available on some devices. Please see the table of comparison for the last two generations of VBAPs.

MicroStar Junior and VBAP are trademarks of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLWS103 - NOVEMBER 2000

### description (continued)

The human voice is effective from a frequency range of 300 Hz to 3300 Hz in telephony applications. In order to eliminate unwanted signals, the VBAP design has two types of filters that operate in both the transmit and receive path. A low-pass filter attenuates the signals over 4 kHz. A selectable high-pass filter cleans up the signals under 100 Hz. This reduces noise that may have coupled in from 50/60-Hz power cables. The high-pass filter is bypassed by selecting the corresponding register bit.

VBAP has many programming features that are controlled using a 2-wire standard serial I<sup>2</sup>C interface. This allows the device to interface with many digital ICs such as a DSP or a microprocessor. The device has seven registers: power control, mode control, transmit PGA, receive PGA, high DTMF, low DTMF, and auxiliary mode control. Some of the programmable features that can be controlled by I<sup>2</sup>C interface include:

- Transmit amplifier gain
- Receive amplifier gain
- Sidetone gain
- Volume control
- Earphone control
- PLL power control
- Microphone selection
- Transmit channel high-pass filter control
- Receive channel high-pass filter control
- Companding options and selection control
- PCM loopback
- DTMF control
- Pulse density modulated control

The VBAP is also capable of generating its own internal clocks from a 2.048-MHz master clock input.



SLWS103-NOVEMBER 2000





SLWS103 - NOVEMBER 2000

## functional block diagram





SLWS103-NOVEMBER 2000

### functional description

#### power on/reset

The power for the various digital and analog circuits is separated to improve the noise performance of the device. An external reset must be applied to the active low/RESET terminal to guarantee reset upon power on and to bring the device to an operational state. After the initial power-on sequence the device can be functionally powered up and powered down by writing to the power control register through the I<sup>2</sup>C interface. The device has a pin-selectable power up in the default mode option. The hardwired pin-selectable PWRUPSEL function allows the VBAP to power up in the default mode and to be used without a microcontroller.

#### reference

A precision band gap reference voltage is generated internally and supplies all required voltage references to operate the transmit and receive channels. The reference system also supplies bias voltage for use with an electret microphone at terminal MBIAS. An external precision resistor is required for reference current setting at terminal REXT.

#### I<sup>2</sup>C control interface

The I<sup>2</sup>C interface is a two-wire bidirectional serial interface. The I<sup>2</sup>C interface controls the VBAP by writing data to seven control registers:

- Power control
- Mode control
- Transmit PGA and sidetone control
- Receive PGA gain and volume control
- DTMF routing
- Tone selection control
- Auxiliary control

There are two power up modes which may be selected at the PWRUPSEL terminal: (1) The PWRUPSEL state ( $V_{DD}$  at terminal 20) causes the device to power up in the default mode when power is applied. Without an I<sup>2</sup>C interface or controlling device, the programmable functions are fixed at the default gain levels, and functions such as the sidetone and DTMF are not accessible. (2) The PWRUPSEL state (ground at terminal 20) causes the device to go to a power down state when power is applied. In this mode an I<sup>2</sup>C interface is required to power up the device.

#### phase-locked loop (PLL)

The phase-lock loop generates the internal clock frequency required for digital filters and modulators by phase locking to 2.048 MHz master clock input.

#### **PCM** interface

The PCM interface transmits and receives data at the PCMO and PCMI terminals respectively. The data is transmitted or received at the PCMCLK speed once every PCMSYN cycle. The PCMCLK can be tied directly to the 128-kHz or 2.048-MHz master clock (MCLK). The PCMSYN can be driven by an external source or derived from the master clock and used as an interrupt to the host controller.

#### microphone amplifiers

The microphone input is a switchable interface for two differential microphone inputs. The first stage is a low-noise differential amplifier that provides a gain of 23.5 dB. The second-stage amplifier has a selectable gain of 6 or 18 dB.



SLWS103 - NOVEMBER 2000

### functional description (continued)

#### analog modulator

The transmit channel modulator is a third-order sigma-delta design.

#### transmit filter and PGA

The transmit filter is a digital filter designed to meet CCITT G.714 requirements. The device operates either in the 15-bit linear or 8-bit companded  $\mu$ -law or in the A-law mode, which is selectable through the I<sup>2</sup>C interface. The transmit PGA defaults to 0 dB.

#### sidetone

A portion of the transmitted audio is attenuated and fed back to the receive channel through the sidetone path. The sidetone path defaults to the mute condition. The default gain of -12 dB is set in the sidetone control register. The sidetone path can be enabled by writing to the power control register.

#### receive volume control

The receive volume control block acts as an attenuator with a range of -18 dB to 0 dB in 2-dB steps for control of the receive channel volume. The receive volume control gain defaults to 0 dB.

#### receive filter and PGA

The receive filter is a digital filter that meets CCITT G.714 requirements with a high-pass filter that is selectable through the I<sup>2</sup>C interface. The device operates either in the 15-bit linear or the 8-bit  $\mu$ -law or the A-law companded mode, which is selectable through the I<sup>2</sup>C interface. The gain defaults to -4 dB, representing a 3-dBm level for a 32- $\Omega$  load impedance and the corresponding digital full scale PCMI code.

#### digital modulator and filter

The second-order digital modulator and filter convert the received digital PCM data to the analog output required by the earphone interface.

#### earphone amplifiers

The analog signal can be routed to either of two earphone amplifiers, one with differential output (EAR1ON and EAR1OP) and one with single-ended output (EAR2O). Clicks and pops are suppressed for EAR1 differential output only.

#### tone generator

The tone generator provides generation of standard DTMF tones which are output to (1) the buzzer driver, as a PDM signal, (2) the receive path DAC for outputting through the earphone, or (3) as PCMO data. The integer value is loaded into one of two 8-bit registers, the high-tone register (04), or the low-tone register (05) (see the *Register Map Addressing* section). The tone output is 2 dB higher when applied to the high tone register (04). The high DTMF tones must be applied to the high-tone register, and the low DTMF tones to the low-tone register. The tone signals can be generated with 3 different resolutions at  $\Delta F$ = 7.8125 Hz, 15.625 Hz, and 31.250 Hz. The resolution option can be selected by setting the register (06).

#### analog mux

The analog switch can be used to source an analog signal to two different loads. The output can be reselected by setting the auxiliary register (06).



SLWS103-NOVEMBER 2000

## functional description (continued)

## **DTMF** gain MUX

The DTMF gain MUX selects the signal path and applies the appropriate gain setting. Therefore the device is either in tone mode or in voice mode. When set in the voice mode, the gain is controlled by the auxiliary register and is set to 0 dB or 6 dB. When set in the tone mode, the gain is from -12 dB to 12 dB in 6-dB steps which is set by the volume control register. The gain setting is controlled by the RXPGA register. This will not create any control contention since the device is working in one mode at a time.

| TERMINAL <sup>†</sup>    |                    |             |         |                                                                                                                                                                                                                                                                                               |
|--------------------------|--------------------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO. I/O DESCRIPTION |                    | DESCRIPTION |         |                                                                                                                                                                                                                                                                                               |
| NAME                     | μ <b>BGA</b>       | TQFP        | 1       |                                                                                                                                                                                                                                                                                               |
| AVDD                     | A1                 | 32          | Ι       | Analog positive power supply                                                                                                                                                                                                                                                                  |
| AVSS                     | J1                 | 8           | Ι       | Analog negative power supply (use for ground connection)                                                                                                                                                                                                                                      |
| BUZZCON                  | F9                 | 19          | 0       | Buzzer output, a pulse-density modulated signal to apply to external buzzer driver                                                                                                                                                                                                            |
| DVDD                     | J6                 | 13          | I       | Digital positive power supply                                                                                                                                                                                                                                                                 |
| DVSS                     | J7                 | 14          | I       | Digital negative power supply                                                                                                                                                                                                                                                                 |
| EAR1ON                   | A6                 | 27          | 0       | Earphone 1 amplifier output (-)                                                                                                                                                                                                                                                               |
| EAR10P                   | A4                 | 29          | 0       | Earphone 1 amplifier output (+)                                                                                                                                                                                                                                                               |
| EAR2O                    | A2                 | 31          | 0       | Earphone 2 amplifier output                                                                                                                                                                                                                                                                   |
| EARV <sub>DD</sub>       | A5                 | 28          | Т       | Analog positive power supply for the earphone amplifiers                                                                                                                                                                                                                                      |
| EARVSS                   | A3, A7             | 30, 26      | I       | Analog negative power supply for the earphone amplifiers                                                                                                                                                                                                                                      |
| MBIAS                    | B1                 | 1           | 0       | Microphone bias supply output, no decoupling capacitors                                                                                                                                                                                                                                       |
| MCLK                     | C9                 | 22          | Т       | Master system clock input (2.048 MHz, digital)                                                                                                                                                                                                                                                |
| MIC1P                    | C1                 | 2           | Т       | MIC1 input (+)                                                                                                                                                                                                                                                                                |
| MIC1N                    | D1                 | 3           | Т       | MIC1 input (-)                                                                                                                                                                                                                                                                                |
| MIC2P                    | E1                 | 4           | Т       | MIC2 input (+)                                                                                                                                                                                                                                                                                |
| MIC2N                    | F1                 | 5           | Т       | MIC2 input (–)                                                                                                                                                                                                                                                                                |
| MUXIN                    | H1                 | 7           | I       | Analog MUX input                                                                                                                                                                                                                                                                              |
| MUXOUT1                  | J2                 | 9           | Ι       | Analog MUX output                                                                                                                                                                                                                                                                             |
| MUXOUT2                  | J3                 | 10          | I       | Analog MUX output                                                                                                                                                                                                                                                                             |
| PCMI                     | J8                 | 15          | Т       | Receive PCM input                                                                                                                                                                                                                                                                             |
| PCMO                     | J9                 | 16          | 0       | Transmit PCM output                                                                                                                                                                                                                                                                           |
| PCMSYN                   | G9                 | 18          | I       | PCM frame sync                                                                                                                                                                                                                                                                                |
| PCMCLK                   | H9                 | 17          | Т       | PCM data clock                                                                                                                                                                                                                                                                                |
| PLLVSS                   | A9                 | 24          | Ι       | PLL negative power supply                                                                                                                                                                                                                                                                     |
| PLLVDD                   | A8                 | 25          | Ι       | PLL digital power supply                                                                                                                                                                                                                                                                      |
| PWRUPSEL                 | E9                 | 20          | Т       | Selects the power-up default mode                                                                                                                                                                                                                                                             |
| REXT                     | G1                 | 6           | I/O     | Internal reference current setting terminal (use precision 100-k $\Omega$ resistor and no filtering capacitors)                                                                                                                                                                               |
| RESET                    | D9                 | 21          | Ι       | Active low reset                                                                                                                                                                                                                                                                              |
| SCL                      | J5                 | 12          | I       | $\rm I^2C$ -bus serial clock (this input is used to synchronize the data transfer from and to the VBAP)                                                                                                                                                                                       |
| SDA                      | J4                 | 11          | I/O     | I <sup>2</sup> C-bus serial address/data input/output. This is a bidirectional terminal used to transfer register control addresses and data into and out of the codec. It is an open-drain terminal and therefore requires a pullup resistor to V <sub>DD</sub> (typical 10 kΩ for 100 kHz). |
| VSS                      | B9                 | 23          | I       | Ground return for bandgap internal reference (use for ground connection)                                                                                                                                                                                                                      |
| † All MicroStar          | Junior BGA™ pins t | hat are no  | t menti | ioned have no internal connection.                                                                                                                                                                                                                                                            |

### **Terminal Functions**



SLWS103 - NOVEMBER 2000

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range                                          | –0.5 V to 3.6 V              |
|---------------------------------------------------------------|------------------------------|
| Output voltage range                                          | –0.5 V to 3.6 V              |
| Input voltage range                                           | –0.5 V to 3.6 V              |
| Continuous total power dissipation                            | See Dissipation Rating Table |
| Operating free air temperature range (industrial temperature) | 40°C to 85°C                 |
| Storage temperature range, testing                            | –65°C to 150°C               |
| Lead temperature 1,6 mm from case for 10 seconds              | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

-------

| DISSIPATION RATING TABLE |                                    |                                                |                                       |                                                |  |  |  |  |  |
|--------------------------|------------------------------------|------------------------------------------------|---------------------------------------|------------------------------------------------|--|--|--|--|--|
| PACKAGE                  | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING | COMMENTS                                       |  |  |  |  |  |
| TQFP                     | 702 mW                             | 7.2 mW/°C                                      | 270 mW                                | low dissipation printed<br>circuit board (PCB) |  |  |  |  |  |
| MicroStar Junior BGA     | 660 mW                             | 164 mW/°C                                      | 220 mW                                | low dissipation PCB                            |  |  |  |  |  |
| MicroStar Junior BGA     | 2.75 W                             | 36 mW/°C                                       | 917 mW                                | high dissipation PCB                           |  |  |  |  |  |

#### recommended operating conditions (see Notes 1 and 2)

|                                                                                               | MIN                   | NOM     | MAX                 | UNIT |
|-----------------------------------------------------------------------------------------------|-----------------------|---------|---------------------|------|
| Supply voltage, AV <sub>DD</sub> , DV <sub>DD</sub> , PLLV <sub>DD</sub> , EARV <sub>DD</sub> | 2.7                   |         | 3.3                 | V    |
| High-level input voltage (VIHMIN)                                                             | 0.7 x V <sub>DD</sub> |         |                     | V    |
| Low-level input voltage (VILMAX)                                                              |                       |         | 0.3xV <sub>DD</sub> | V    |
| Load impedance between EAR1OP and EAR1ON-RL                                                   |                       | 8 to 32 |                     | Ω    |
| Load impedance for EAR2OP-RL                                                                  |                       | 32      |                     | Ω    |
| Operating free-air temperature, T <sub>A</sub>                                                | -40                   |         | 85                  | °C   |

NOTES: 1. To avoid possible damage and resulting reliability problems to these CMOS devices, follow the power on initialization paragraph, described in the *Principles of Operation*.

2. Voltages are with respect to AVSS, DVSS, PLLVSS, and EARVSS.

# electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted)

#### supply current

| PARAMETER          |                                     | TEST CONDITIONS                                                                                 | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I Supply           |                                     | Operating, EAR1 selected, MicBias disabled                                                      |     | 4.5 | 6   | mA   |
|                    |                                     | Operating, EAR2 selected, MicBias disabled                                                      |     | 4.5 | 6   | mA   |
|                    | Supply current from V <sub>DD</sub> | Power down room temperature, $V_{DD}$ = 3.0 V, Reg 6 bit 7 = 1, MClk not present (see Note 3)   |     | 2   | 10  | μΑ   |
|                    |                                     | Power down room temperature, $V_{DD}$ = 3.0 V, , Reg 6 bit 7 = 0, MClk not present (see Note 3) |     | 10  | 30  | μΑ   |
| t <sub>on(i)</sub> | Power-up time from power down       |                                                                                                 |     | 5   | 10  | ms   |

3.  $V_{\text{IHMIN}} = V_{\text{DD}}, V_{\text{ILMAX}} = V_{\text{SS}}.$ 



SLWS103 - NOVEMBER 2000

# electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

#### digital interface

|                 | PARAMETER                                   | TEST CONE                   | DITIONS               | MIN                    | TYP | MAX  | UNIT |
|-----------------|---------------------------------------------|-----------------------------|-----------------------|------------------------|-----|------|------|
| VOH             | High-level output voltage PCMO (BuzzCon)    | $I_{OH} = -3.2 \text{ mA},$ | V <sub>DD</sub> = 3 V | DV <sub>DD</sub> -0.25 |     |      | V    |
| VOL             | Low-level output voltage PCMO               | I <sub>OL</sub> = 3.2 mA,   | V <sub>DD</sub> = 3 V |                        |     | 0.25 | V    |
| Ι <sub>Η</sub>  | High-level input current, any digital input | $V_{I} = V_{DD}$            |                       |                        |     | 10   | μΑ   |
| ١ <sub>IL</sub> | Low-level input current, any digital input  | $V_{I} = V_{SS}$            |                       |                        |     | 10   | μA   |
| CI              | Input capacitance                           |                             |                       |                        |     | 10   | pF   |
| CO              | Output capacitance                          |                             |                       |                        |     | 20   | pF   |
| RL              | Load impedance (BuzzCon)                    |                             |                       |                        |     | 5    | kΩ   |



SUPPLY CURRENT





#### microphone interface

|                      | PARAMETER                                                                                   | TEST CONDITIONS                                   | MIN  | TYP | MAX  | UNIT          |
|----------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----|------|---------------|
| VIO                  | Input offset voltage at MIC1N, MIC2N                                                        | See Note 4                                        | -5   |     | 5    | mV            |
| I <sub>IB</sub>      | Input bias current at MIC1N, MIC2N                                                          |                                                   | -300 |     | 300  | nA            |
| Ci                   | Input capacitance at MIC1N, MIC2N                                                           |                                                   |      | 5   |      | pF            |
| V <sub>n</sub>       | Microphone input referred noise, psophometrically weighted, (C-message weighted is similar) | MIC Amp 1 gain = 23.5 dB<br>MIC Amp 2 gain = 0 dB |      | 3   | 4.7  | $\mu V_{rms}$ |
| IOmax                | Output source current – MBIAS                                                               |                                                   | 1    |     | 1.2  | mA            |
| V <sub>(mbias)</sub> | Microphone bias supply voltage (see Note 5)                                                 |                                                   | 2.3  | 2.5 | 2.65 | V             |
|                      | MICMUTE                                                                                     |                                                   | -80  |     |      | dB            |
|                      | Input impedance                                                                             | Fully differential                                | 35   | 60  | 100  | kΩ            |

NOTES: 4. Measured while MIC1P and MIC1N are connected together. Less than 0.5-mV offset results in 0 value code on PCMOUT. 5. Not a JEDEC symbol.



SLWS103 - NOVEMBER 2000

# electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

#### speaker interface

|       | PARAMETER                               | TEST CONDITIONS                                                                                                                    | MIN | TYP  | MAX  | UNIT |  |
|-------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|
|       |                                         | $V_{DD} = 2.7$ V, fully differential, 8- $\Omega$ load,<br>3-dBm0 output, volume control = -3 dB,<br>RXPGA = -4 dB level           |     | 161  | 200  |      |  |
|       | Earphone AMP1 output power (see Note 6) | $V_{DD} = 2.7$ V, fully differential, 16- $\Omega$ load,<br>3-dBm0 output, volume control = -3 dB,<br>RXPGA = -2 dB level          |     | 128  | 160  | mW   |  |
|       |                                         | $V_{DD} = 2.7$ V, fully differential, $32 \cdot \Omega$ load,<br>3-dBm0 output, volume control = $-3$ dB,<br>RXPGA = $-1$ dB level |     | 81   | 100  |      |  |
|       | Earphone AMP2 output power (see Note 6) | $V_{DD}$ = 2.7 V, single-ended, 32- $\Omega$ load, 3-dBm0 output                                                                   |     | 10   | 12.5 | mW   |  |
| Voo   | Output offset voltage at EAR1           | Fully differential                                                                                                                 |     | ±5   | ±30  | mV   |  |
|       |                                         | 3-dBm0 input, 8- $\Omega$ load                                                                                                     |     | 141  | 178  |      |  |
| Lamou | Maximum output current for EAR1 (rms)   | 3-dBm0 input, 16- $\Omega$ load                                                                                                    |     | 90   | 112  |      |  |
| Omax  |                                         | 3-dBm0 input, 32-Ω load                                                                                                            |     | 50   | 63   | mA   |  |
|       | Maximum output current for EAR2 (rms)   | 3-dBm0 input                                                                                                                       |     | 17.7 | 22.1 |      |  |
|       | EARMUTE                                 |                                                                                                                                    | -80 |      |      | dB   |  |

NOTE 6: Maximum power is with a load impedance of -25%.

# transmit gain and dynamic range, companded mode ( $\mu$ -law or A-law) or linear mode selected, transmit slope filter bypassed (see Notes 7 and 8)

| PARAMETER                                       | TEST CONDITIONS                              | MIN  | TYP MAX | UNIT               |
|-------------------------------------------------|----------------------------------------------|------|---------|--------------------|
| Transmit reference-signal level (0 dB)          | Differential                                 |      | 87.     | i mV <sub>pp</sub> |
|                                                 | Differential, normal mode                    |      | 12      |                    |
| Overload-signal level (3 dBm0)                  | Differential, extended mode                  |      | 31.     | ; <sup>mv</sup> pp |
| Absolute gain error                             | 0 dBm0 input signal, V <sub>DD</sub> ±10%    | -1   |         | dB                 |
|                                                 | MIC1N, MIC1P to PCMO at 3 dBm0 to -30 dBm0   | -0.5 | 0.      | ;                  |
| Gain error with input level relative to gain at | MIC1N, MIC1P to PCMO at -31 dBm0 to -45 dBm0 |      |         | dB                 |
|                                                 | MIC1N, MIC1P to PCMO at -46 dBm0 to -55 dBm0 | -1.2 | 1.      | 2                  |

NOTES: 7. Unless otherwise noted, the analog input is 0 dB, 1020-Hz sine wave, where 0 dB is defined as the zero-reference point of the channel under test.

8. The reference signal level, which is input to the transmit channel, is defined as a value 3 dB below the full-scale value of 88-mV<sub>rms</sub>.

# transmit gain and dynamic range, companded mode ( $\mu$ -law or A-law) or linear mode selected, transmit slope filter enabled (see Notes 7 and 8)

| PARAMETER                                                                       | TEST CONDITIONS                              | MIN  | TYP | MAX  | UNIT             |
|---------------------------------------------------------------------------------|----------------------------------------------|------|-----|------|------------------|
| Transmit reference-signal level (0 dB)                                          | Differential                                 |      |     | 87.5 | mV <sub>pp</sub> |
|                                                                                 | Differential, normal mode                    |      |     | 124  | mV <sub>pp</sub> |
| Overload-signal level (3 dBm0)                                                  | Differential, extended mode                  |      |     | 31.5 | mV <sub>pp</sub> |
| Absolute gain error                                                             | 0 dBm0 input signal, V <sub>DD</sub> ±10%    | -1   |     | 1    | dB               |
|                                                                                 | MIC1N, MIC1P to PCMO at 3 dBm0 to -30 dBm0   | -0.5 |     | 0.5  |                  |
| Gain error with input level relative to gain at<br>-10 dBm0 MIC1N_MIC1P to PCMO | MIC1N, MIC1P to PCMO at -31 dBm0 to -45 dBm0 | -1   |     | 1    | dB               |
|                                                                                 | MIC1N, MIC1P to PCMO at -46 dBm0 to -55 dBm0 | -1.2 |     | 1.2  |                  |

NOTES: 7. Unless otherwise noted, the analog input is 0 dB, 1020-Hz sine wave, where 0 dB is defined as the zero-reference point of the channel under test.

8 The reference signal level, which is input to the transmit channel, is defined as a value 3 dB below the full-scale value of 88-mV<sub>rms</sub>.



SLWS103 - NOVEMBER 2000

electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

transmit filter transfer, companded mode ( $\mu$ -law or A-law) or linear mode selected, transmit slope filter bypassed (MCLK = 2.048 MHz)

| PARAMETER                                                         | TEST CONDITIONS                                          | MIN  | TYP | MAX | UNIT |
|-------------------------------------------------------------------|----------------------------------------------------------|------|-----|-----|------|
|                                                                   | fMIC1 or fMIC2 <100 Hz                                   | -0.5 |     | 0.5 |      |
|                                                                   | fMIC1 or fMIC2 = 200 Hz                                  | -0.5 |     | 0.5 |      |
|                                                                   | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 300 Hz to 3 kHz | -0.5 |     | 0.5 |      |
| Gain relative to input signal gain at 1020 Hz, internal high-pass | fMIC1 or fMIC2 = 3.4 kHz                                 | -1.5 |     | 0   | dB   |
|                                                                   | fMIC1 or fMIC2 = 4 kHz                                   |      |     | -14 |      |
|                                                                   | fMIC1 or fMIC2 = 4.6 kHz                                 |      |     | -35 |      |
|                                                                   | fMIC1 or fMIC2 = 8 k Hz                                  |      |     | -47 | L    |
| Gain relative to input signal gain at 1020 Hz, internal high-pass | fMIC1 or fMIC2 <100 Hz                                   |      |     | -15 | .10  |
| filter enabled                                                    | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 200 Hz          |      |     | -5  | aB   |

# transmit filter transfer, companded mode ( $\mu$ -law or A-law) or linear mode selected, transmit slope filter selected, transmit high-pass filter enabled (MCLK = 2.048 MHz) (see Note 9)

| PARAMETER                                                                  | TEST CONDITIONS                                  | MIN TYP | MAX | UNIT |
|----------------------------------------------------------------------------|--------------------------------------------------|---------|-----|------|
| 1<br>1<br>1<br>1<br>1<br>1                                                 | fMIC1 or f MIC2 =100 Hz                          |         | -27 | dB   |
|                                                                            | fMIC1 or fMIC2 = 200 Hz                          |         | -8  | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 250 Hz  |         | -4  | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 300 Hz  | -1.80   |     | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 400 Hz  | -1.50   |     | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 500 Hz  | -1.30   |     | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 600 Hz  | -1.1    |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 700 Hz                          | -0.8    |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 800 Hz                          | -0.57   |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 900 Hz                          | -0.25   |     | dB   |
| Cain relative to input signal gain at 1.02 kHz, with slope filter selected | fMIC1 or fMIC2 = 1000 Hz                         | 0       |     | dB   |
| Gain relative to input signal gain at 1.02 kinz, with slope liner selected | fMIC1 or fMIC2 = 1500 Hz                         | 1.8     |     | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 2000 Hz | 4.0     |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 2500 Hz                         | 6.5     |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 3000 Hz                         | 7.6     |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 3100 Hz                         | 7.7     |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 3300 Hz                         | 8.0     |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 3500 Hz                         | 6.48    |     | dB   |
|                                                                            | fMIC1 or fMIC2 = 4000 Hz                         |         | -13 | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 4500 Hz |         | -35 | dB   |
|                                                                            | f <sub>MIC1</sub> or f <sub>MIC2</sub> = 5000 Hz |         | -45 | dB   |
|                                                                            | fMIC1 or fMIC2 = 8000 Hz                         |         | -50 | dB   |

NOTE 9: The pass-band tolerance is  $\pm 0.25~\text{dB}$  from 300 Hz to 3500 Hz.



SLWS103 - NOVEMBER 2000

electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)



Figure 1. Transmit Gain Response With Respect to Gain of 1 kHz Tone

| transmit idle channel noise and distortion. | companded mode ( | μ-law or A-law | ) selected, slo | pe filter bypassed |
|---------------------------------------------|------------------|----------------|-----------------|--------------------|
|                                             |                  |                |                 |                    |

| PARAMETER                                              | TEST CONDITIONS                                                      | MIN | TYP   | MAX | UNIT  |  |
|--------------------------------------------------------|----------------------------------------------------------------------|-----|-------|-----|-------|--|
| Transmit idle channel noise, psophometrically weighted | TXPGA gain= 0 dB, MIC Amp 1 gain = 23.5 dB,<br>MIC Amp 2 gain = 6 dB |     | -83.5 | -78 | dBm0p |  |
| Transmit signal-to-distortion ratio with               | MIC1N, MIC1P to PCMO at 3 dBm0                                       | 27  |       |     |       |  |
|                                                        | MIC1N, MIC1P to PCMO at 0 dBm0                                       | 30  |       |     |       |  |
|                                                        | MIC1N, MIC1P to PCMO at -5 dBm0                                      | 33  |       |     |       |  |
|                                                        | MIC1N, MIC1P to PCMO at -10 dBm0                                     | 36  |       |     | 15 0  |  |
| 1020-Hz sine-wave input                                | MIC1N, MIC1P to PCMO at -20 dBm0                                     | 35  |       |     | aBmu  |  |
|                                                        | MIC1N, MIC1P to PCMO at - 30 dBm0                                    | 26  |       |     |       |  |
|                                                        | MIC1N, MIC1P to PCMO at - 40 dBm0                                    | 24  |       |     |       |  |
|                                                        | MIC1N, MIC1P to PCMO at - 45 dBm0                                    | 19  |       |     |       |  |
| Intermodulation distortion, 2-tone CCITT method,       | CCITT G.712 (7.1), R2                                                | 49  |       |     | 1     |  |
| composite power level, -13 dBm0                        | CCITT G.712 (7.2), R2                                                | 51  |       |     | dB    |  |



SLWS103 - NOVEMBER 2000

# electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

#### transmit idle channel noise and distortion, companded mode (µ-law or A-law) selected, slope filter enabled

| PARAMETER                                              | TEST CONDITIONS                                                      | MIN | TYP   | MAX | UNIT              |
|--------------------------------------------------------|----------------------------------------------------------------------|-----|-------|-----|-------------------|
| Transmit idle channel noise, psophometrically weighted | TXPGA gain= 0 dB, MIC Amp 1 gain = 23.5 dB,<br>MIC Amp 2 gain = 6 dB |     | -83.5 | -78 | dBm0 <sub>p</sub> |
| Transmit signal-to-total distortion ratio with 1020-Hz | MIC1N, MIC1P to PCMO at 3 dBm0                                       | 27  |       |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at 0 dBm0                                       | 30  |       |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -5 dBm0                                      | 33  |       |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -10 dBm0                                     | 36  |       |     | dD-m0             |
| sine-wave input                                        | MIC1N, MIC1P to PCMO at -20 dBm0                                     | 35  |       |     | abmu              |
|                                                        | MIC1N, MIC1P to PCMO at -30 dBm0                                     | 26  |       |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -40 dBm0                                     | 24  |       |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -45 dBm0                                     | 19  |       |     |                   |
| Intermodulation distortion, 2-tone CCITT method,       | CCITT G.712 (7.1), R2                                                | 49  |       |     |                   |
| composite power level, -13 dBm0                        | CCITT G.712 (7.2), R2                                                | 51  |       |     | aB                |

#### transmit idle channel noise and distortion, linear mode selected, slope filter bypassed

| PARAMETER                                              | TEST CONDITIONS                                                       | MIN | TYP   | MAX | UNIT              |
|--------------------------------------------------------|-----------------------------------------------------------------------|-----|-------|-----|-------------------|
| Transmit idle channel noise                            | TXPGA gain = 0 dB, MIC Amp 1 gain = 23.5 dB,<br>MIC Amp 2 gain = 6 dB |     | -83.5 | -78 | dBm0 <sub>p</sub> |
|                                                        | MIC1N, MIC1P to PCMO at 3 dBm0                                        | 50  | 50    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at 0 dBm0                                        | 50  | 65    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -5 dBm0                                       | 52  | 61    |     |                   |
| Transmit signal-to-total distortion ratio with 1020-Hz | MIC1N, MIC1P to PCMO at -10 dBm0                                      | 56  | 65    |     | .15               |
| sine-wave input                                        | MIC1N, MIC1P to PCMO at -20 dBm0                                      | 50  | 59    |     | aв                |
|                                                        | MIC1N, MIC1P to PCMO at -30 dBm0                                      | 51  | 63    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -40 dBm0                                      | 43  | 55    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -45 dBm0                                      | 38  | 52    |     |                   |

#### transmit idle channel noise and distortion, linear mode selected, slope filter enabled

| PARAMETER                                              | TEST CONDITIONS                                                    | MIN | TYP   | MAX | UNIT              |
|--------------------------------------------------------|--------------------------------------------------------------------|-----|-------|-----|-------------------|
| Transmit idle channel noise                            | TXPGA gain = 0 dB, MIC Amp 1 gain = 23.5 dB, MIC Amp 2 gain = 6 dB |     | -83.5 | -78 | dBm0 <sub>p</sub> |
|                                                        | MIC1N, MIC1P to PCMO at 3 dBm0                                     | 40  | 50    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at 0 dBm0                                     | 50  | 65    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -5 dBm0                                    | 50  | 68    |     |                   |
| Transmit signal-to-total distortion ratio with 1020-Hz | MIC1N, MIC1P to PCMO at -10 dBm0                                   | 64  | 70    |     |                   |
| sine-wave input                                        | MIC1N, MIC1P to PCMO at -20 dBm0                                   | 58  | 65    |     | aв                |
|                                                        | MIC1N, MIC1P to PCMO at -30 dBm0                                   | 50  | 60    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -40 dBm0                                   | 38  | 50    |     |                   |
|                                                        | MIC1N, MIC1P to PCMO at -45 dBm0                                   | 30  | 45    |     |                   |



#### SLWS103 - NOVEMBER 2000

electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

receive gain and dynamic range, EAR1 selected, linear or companded ( $\mu$ -law or A-law) mode selected (see Note 10)

| PARAMETER                                     | TEST CONDITIONS                                 | MIN  | TYP  | MAX | UNIT |
|-----------------------------------------------|-------------------------------------------------|------|------|-----|------|
|                                               | 6-Ω load RXPGA = $-4$ dB                        |      | 3.20 |     |      |
| Overload signal level (3 dB)                  | 16- $\Omega$ load RXPGA = -4 dB                 |      | 4.05 |     | Vpp  |
|                                               | $32-\Omega$ load RXPGA = $-4$ dB                |      | 4.54 |     |      |
| Absolute gain error                           | 0 dBm0 input signal, V <sub>DD</sub> ±10%       | -1   |      | 1   | dB   |
|                                               | PCMIN to EAR1ON, EAR1OP at 3 dBm0 to -40 dBm0   | -0.5 |      | 0.5 |      |
| Gain error with output level relative to gain | PCMIN to EAR1ON, EAR1OP at -41 dBm0 to -50 dBm0 | -1   |      | 1   | dB   |
|                                               | PCMIN to EAR1ON, EAR1OP at -51 dBm0 to -55 dBm0 | -1.2 |      | 1.2 |      |

NOTE 10: RXPGA = -4 dB for 32 Ω, 16 Ω, or 8 Ω, RXVOL = 0 dB, 1020-Hz input signal at PCMI, output measured differentially between EAR10N and EAR10P

# receive gain and dynamic range, EAR2 selected, linear or companded ( $\mu$ -law or A-law) mode selected (see Note 11)

| PARAMETER                                        | TEST CONDITIONS                           | MIN  | TYP   | MAX | UNIT            |
|--------------------------------------------------|-------------------------------------------|------|-------|-----|-----------------|
| Receive reference signal level (0 dB)            | 0 dBm0 PCM input signal                   |      | 1.36  |     | V <sub>pp</sub> |
| Overload-signal level (3 dB)                     |                                           |      | 1.925 |     | V <sub>pp</sub> |
| Absolute gain error                              | 0 dBm0 input signal, V <sub>DD</sub> ±10% | -1   |       | 1   | dB              |
| Gain error with output level relative to gain at | PCMIN to EAR2O at 3 dBm0 to -40 dBm0      | -0.5 |       | 0.5 |                 |
|                                                  | PCMIN to EAR2O at -41 dBm0 to -50 dBm0    | -1   |       | 1   | dB              |
|                                                  | PCMIN to EAR2O at -51 dBm0 to -55 dBm0    | -1.2 |       | 1.2 |                 |

NOTE 11: RXPGA = -1 dB, RXVOL = 0 dB

# receive filter transfer, companded mode ( $\mu$ -law or A-law) or linear mode selected (MCLK = 2.048 MHz) (see Note 11)

| PARAMETER                                                                            | TEST CONDITIONS                                 | MIN  | TYP | MAX | UNIT |
|--------------------------------------------------------------------------------------|-------------------------------------------------|------|-----|-----|------|
| Gain relative to input signal gain at 1020 Hz, internal<br>high-pass filter disabled | f <sub>EAR1</sub> or f <sub>EAR2</sub> < 100 Hz | -0.5 |     | 0.5 |      |
|                                                                                      | $f_{EAR1}$ or $f_{EAR2}$ = 200 Hz               | -0.5 |     | 0.5 |      |
|                                                                                      | $f_{EAR1}$ or $f_{EAR2}$ = 300 Hz to 3 kHz      | -0.5 |     | 0.5 |      |
|                                                                                      | fEAR1 or fEAR2 = 3.4 kHz                        | -1.5 |     | 0   | dB   |
|                                                                                      | $f_{EAR1}$ or $f_{EAR2} = 4 \text{ kHz}$        |      |     | -14 |      |
|                                                                                      | $f_{EAR1}$ or $f_{EAR2} = 4.6$ kHz              |      |     | -35 |      |
|                                                                                      | fEAR1 or fEAR2 = 8 kHz                          |      |     | -47 |      |
| Gain relative to input signal gain at 1020 Hz, internal                              | f <sub>EAR1</sub> or f <sub>EAR2</sub> < 100 Hz |      |     | -15 | -ID  |
| high-pass filter enabled                                                             | fEAR1 or fEAR2 = 200 Hz                         |      |     | -5  | aВ   |

NOTE 11. RXPGA = -1 dB, RXVOL = 0 dB



SLWS103-NOVEMBER 2000



electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)



receive idle channel noise and distortion, EAR1 selected, companded mode ( $\mu$ -law or A-law) selected (see Note 10)

| PARAMETER                                       | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT              |
|-------------------------------------------------|-------------------------------------|-----|-----|-----|-------------------|
| Receive noise, psophometrically weighted        | PCMIN = 11010101 (A-law)            |     | -89 | -86 | dBm0 <sub>p</sub> |
| Receive noise, C-message weighted               | PCMIN = 11111111 (μ-law)            |     | 36  | 50  | μV <sub>rms</sub> |
|                                                 | PCMIN to EAR1ON, EAR1OP at 3 dBm0   | 21  |     |     |                   |
|                                                 | PCMIN to EAR1ON, EAR1OP at 0 dBm0   | 25  |     |     |                   |
|                                                 | PCMIN to EAR1ON, EAR1OP at -5 dBm0  | 36  |     |     |                   |
| Receive signal-to-distortion ratio with 1020-Hz | PCMIN to EAR1ON, EAR1OP at -10 dBm0 | 43  |     |     | .15               |
| sinewave input                                  | PCMIN to EAR1ON, EAR1OP at -20 dBm0 | 40  |     |     | aв                |
|                                                 | PCMIN to EAR1ON, EAR1OP at -30 dBm0 | 38  |     |     |                   |
|                                                 | PCMIN to EAR1ON, EAR1OP at -40 dBm0 | 28  |     |     |                   |
|                                                 | PCMIN to EAR1ON, EAR1OP at -45 dBm0 | 23  |     |     |                   |

NOTE 10: RXPGA = -4 dB for 32 Ω, RXVOL = 0 dB, 1020-Hz input signal at PCMI, output measured differentially between EAR1ON and EAR1OP.



SLWS103 - NOVEMBER 2000

electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

#### receive idle channel noise and distortion, EAR1 selected, linear mode selected (see Note 10)

| PARAMETER                                         | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|---------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| Receive noise, (20-Hz to 20-kHz brickwall window) | PCMIN = 00000000000000              |     | -88 | -83 | dBm0 |
| Receive signal-to-distortion ratio with 1020-Hz   | PCMIN to EAR1ON, EAR1OP at 3 dBm0   | 53  | 61  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at 0 dBm0   | 63  | 75  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -5 dBm0  | 60  | 72  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -10 dBm0 | 56  | 67  |     | 5    |
| sine-wave input                                   | PCMIN to EAR1ON, EAR1OP at -20 dBm0 | 50  | 63  |     | dB   |
|                                                   | PCMIN to EAR1ON, EAR1OP at -30 dBm0 | 45  | 50  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -40 dBm0 | 40  | 51  |     |      |
|                                                   | PCMIN to EAR1ON, EAR1OP at -45 dBm0 | 38  | 49  |     |      |
| Intermodulation distortion, 2-tone CCITT method,  | CCITT G.712 (7.1), R2               | 50  |     |     | -ID  |
| composite power level, -13 dBm0                   | CCITT G.712 (7.2), R2               | 54  |     |     | αB   |

NOTE 10: RXPGA = -4 dB for 32 Ω, RXVOL = 0 dB, 1020-Hz input signal at PCMI, output measured differentially between EAR1ON and EAR1OP.

# receive idle channel noise and distortion EAR2 selected, companded mode ( $\mu$ -law or A-law) selected (see Note 11)

| PARAMETER                                                | TEST CONDITIONS            | MIN | TYP | MAX | UNIT              |
|----------------------------------------------------------|----------------------------|-----|-----|-----|-------------------|
| Receive noise, psophometrically weighted                 | PCMIN = 11010101 (A-law)   |     | -82 | -78 | dBmo <sub>p</sub> |
| Receive noise, C-message weighted                        | PCMIN = 11111111 (μ-law)   |     | 36  | 50  | $\mu V_{rms}$     |
|                                                          | PCMIN to EAR2O at 3 dBm0   | 21  |     |     |                   |
|                                                          | PCMIN to EAR2O at 0 dBm0   | 25  |     |     |                   |
|                                                          | PCMIN to EAR2O at -5 dBm0  | 36  |     |     |                   |
| Receive signal-to-distortion ratio with 1020-Hz sinewave | PCMIN to EAR2O at -10 dBm0 | 43  |     |     |                   |
| input                                                    | PCMIN to EAR2O at -20 dBm0 | 40  |     |     | aв                |
|                                                          | PCMIN to EAR2O at -30 dBm0 | 38  |     |     |                   |
|                                                          | PCMIN to EAR2O at -40 dBm0 | 28  |     |     |                   |
|                                                          | PCMIN to EAR2O at -45 dBm0 | 23  |     |     |                   |

NOTE 11. RXPGA = -1 dB, RXVOL = 0 dB

#### receive idle channel noise and distortion, EAR2 selected, linear mode selected (see Note 11)

| PARAMETER                                                        | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------|----------------------------|-----|-----|-----|------|
| Receive noise, (20 Hz to 20 kHz brickwall window)                | PCMIN = 00000000000000     |     | -83 | -86 | dBm0 |
|                                                                  | PCMIN to EAR2O at 3 dBm0   | 53  | 60  |     |      |
|                                                                  | PCMIN to EAR2O at 0 dBm0   | 60  | 65  |     |      |
|                                                                  | PCMIN to EAR2O at -5 dBm0  | 58  | 62  |     |      |
| Receive signal-to-noise + distortion ratio with 1020-Hz sinewave | PCMIN to EAR2O at -10 dBm0 | 55  | 60  |     | 15   |
| Input                                                            | PCMIN to EAR2O at -20 dBm0 | 53  | 60  |     | dB   |
|                                                                  | PCMIN to EAR2O at -30 dBm0 | 51  | 58  |     |      |
|                                                                  | PCMIN to EAR2O at -40 dBm0 | 50  | 57  |     |      |
|                                                                  | PCMIN to EAR2O at -45 dBm0 | 48  | 52  |     |      |
|                                                                  | CCITT G.712 (7.1), R2      | 50  |     |     | 5    |
| Intermodulation distortion, 2-tone CCITT method                  | CCITT G.712 (7.2), R2      | 54  |     |     | aB   |

NOTE 11: RXPGA = -1 dB, RXVOL = 0 dB



SLWS103 - NOVEMBER 2000

# electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (continued)

#### power supply rejection and crosstalk attenuation

| PARAMETER                                                                  | TEST CONDITIONS                                                                                             |    | TYP  | MAX | UNIT |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----|------|-----|------|
| Supply voltage rejection, transmit channel                                 | MIC1N, MIC1P =0 V,<br>V <sub>DD</sub> = 3 V <sub>dc</sub> + 100 mV <sub>peak</sub> to peak, f = 0 to 50 kHz |    | - 86 | -70 | dB   |
| Supply voltage rejection, receive channel,<br>EAR1 selected (differential) | PCM code = positive zero,<br>$V_{DD} = 3 V_{dc} + 100 mV_{peak to peak}$ , f = 0 to 50 kHz                  |    | - 98 | -70 | dB   |
| Crosstalk attenuation, transmit-to-receive (differential)                  | MIC1N, MIC1P = 0 dB, f = 300 to 3400 Hz measured differentially between EAR10N and EAR10P                   | 70 |      |     | dB   |
| Crosstalk attenuation, receive-to-transmit                                 | PCMIN = 0 dBm0, f = 300 to 3400 Hz measured at PCMO, EAR1 amplifier                                         | 70 |      |     | dB   |

#### switching characteristics

#### clock timing requirements for 2.048-MHz CLK

|                        | PARAMETER                                      | MIN   | NOM | MAX | UNIT |
|------------------------|------------------------------------------------|-------|-----|-----|------|
| tt                     | Transition time, MCLK                          |       |     | 10  | ns   |
| f(mclk)                | MCLK frequency                                 | 2.048 |     | MHz |      |
|                        | MCLK jitter                                    |       |     | 37% |      |
|                        | Number of PCMCLK clock cycles per PCMSYN frame | 256   |     | 256 |      |
| <sup>t</sup> c(PCMCLK) | PCMCLK clock period                            | 156   | 488 | 512 | ns   |
|                        | Duty cycle, PCMCLK                             | 45%   | 50% | 68% |      |

#### transmit timing requirements for 2.048-MHz CLK (see Figure 8)

| PARAMETER              |                                                       |    | MAX                        | UNIT |
|------------------------|-------------------------------------------------------|----|----------------------------|------|
| tsu(PCMSYN)            | Setup time, PCMSYN high before falling edge of PCMCLK | 20 | tc(PCMCLK)-20              | 20   |
| <sup>t</sup> h(PCMSYN) | Hold time, PCMSYN high after falling edge of PCMCLK   | 20 | t <sub>c(PCMCLK)</sub> -20 | 115  |

### receive timing requirements for 2.048-MHz CLK (see Figure 9)

|                        | PARAMETER                                                  | MIN | MAX           | UNIT |
|------------------------|------------------------------------------------------------|-----|---------------|------|
| <sup>t</sup> su(PCSYN) | Setup time, PCMSYN high before falling edge of PCMCLK      | 20  | tc(PCMCLK)-20 | ns   |
| <sup>t</sup> h(PCSYN)  | Hold time, PCMSYN high after falling edge of PCMCLK        | 20  | tc(PCMCLK)-20 | ns   |
| <sup>t</sup> su(PCMI)  | Setup time, PCMI high or low before falling edge of PCMCLK | 20  |               | ns   |
| <sup>t</sup> h(PCMI)   | Hold time, PCMI high or low after falling edge of PCMCLK   | 20  |               | ns   |

#### clock timing requirements for 128-kHz CLK

|                        | PARAMETER                                      | MIN    | NOM    | MAX    | UNIT |
|------------------------|------------------------------------------------|--------|--------|--------|------|
| tt                     | Transition time, MCLK                          |        |        | 10     | ns   |
| f(mclk)                | MCLK frequency                                 |        | 128    |        | kHz  |
|                        | MCLK jitter                                    |        |        | 5%     |      |
|                        | Number of PCMCLK clock cycles per PCMSYN frame | 16     |        | 16     |      |
| <sup>t</sup> c(PCMCLK) | PCMCLK clock period                            | 742.19 | 781.25 | 820.31 | ns   |
|                        | Duty cycle, PCMCLK                             | 40%    | 50%    | 60%    |      |
| tc(PCMSYN)             | PCMSYN clock period                            |        | 125    |        | μs   |
|                        | Duty cycle, PCMCLK                             | 49.5%  | 50%    | 50.5%  |      |



SLWS103 - NOVEMBER 2000

## switching characteristics (continued)

## transmit timing requirements for 128-kHz CLK (see Figure 12)

|                          | PARAMETER                                            |    |                                      | UNIT |
|--------------------------|------------------------------------------------------|----|--------------------------------------|------|
| t <sub>su</sub> (PCMSYN) | Setup time, PCMSYN high before rising edge of PCMCLK | 20 | <sup>t</sup> c(PCMCLK)/4             |      |
| <sup>t</sup> h(PCMSYN)   | Hold time, PCMSYN high after falling edge of PCMCLK  | 20 | <sup>t</sup> c(PCMCLK) <sup>/4</sup> | 115  |
| <sup>t</sup> v(PCMO)     | Data valid time after the rising edge of PCMSYNC     | 50 |                                      | ns   |

#### receive timing requirements for 128-kHz CLK (see Figure 11)

|                         | PARAMETER                                                  | MIN | MAX                                  | UNIT |
|-------------------------|------------------------------------------------------------|-----|--------------------------------------|------|
| t <sub>su</sub> (PCSYN) | Setup time, PCMSYN high before rising edge of PCMCLK       | 20  | <sup>t</sup> c(PCMCLK)/4             | ns   |
| <sup>t</sup> h(PCSYN)   | Hold time, PCMSYN high after falling edge of PCMCLK        | 20  | <sup>t</sup> c(PCMCLK) <sup>/4</sup> | ns   |
| <sup>t</sup> su(PCMI)   | Setup time, PCMI high or low before falling edge of PCMCLK | 20  |                                      | ns   |
| <sup>t</sup> h(PCMI)    | Hold time, PCMI high or low after falling edge of PCMCLK   | 20  |                                      | ns   |

## propagation delay times, C<sub>Lmax</sub> = 10 pF (see Figure 8)

|                  | PARAMETER                                   |    |    | UNIT |
|------------------|---------------------------------------------|----|----|------|
| <sup>t</sup> pd1 | From PCMCLK bit 1 high to PCMO bit 1 valid  |    | 35 | ns   |
| tpd2             | From PCMCLK high to PCMO valid, bits 2 to n |    | 35 | ns   |
| tpd3             | From PCMCLK bit n low to PCMO bit n Hi-Z    | 30 |    | ns   |

## I<sup>2</sup>C bus timing requirements (see Figure 10)

|                       | PARAMETER                                                                                   | MIN  | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------|------|-----|------|
| SCL                   | Clock frequency                                                                             |      | 400 | kHz  |
| <sup>t</sup> (HIGH)   | Clock high time                                                                             | 600  |     | ns   |
| t(LOW)                | Clock low time                                                                              | 1300 |     | ns   |
| <sup>t</sup> h(STA)   | Hold time (repeated) START condition. After this period the first clock pulse is generated. | 600  |     | ns   |
| t <sub>su</sub> (STA) | Setup time for repeated START condition                                                     | 600  |     | ns   |
| <sup>t</sup> h(DAT)   | Data input hold time                                                                        | 0    |     | ns   |
| <sup>t</sup> su(DAT)  | Data input setup time                                                                       | 100  |     | ns   |
| t <sub>su</sub> (STO) | STOP condition setup time                                                                   | 600  |     | ns   |
| <sup>t</sup> (BUF)    | Bus free time                                                                               | 1300 |     | ns   |
| t <sub>r</sub>        | SDA and SCL rise time                                                                       |      | 300 | ns   |
| t <sub>f</sub>        | SDA and SCL fall time                                                                       |      | 300 | ns   |

#### **DTMF** generator characteristics

| PARAMETER                                               | TEST CONDITIONS                                        | MIN  | TYP | MAX | UNIT |
|---------------------------------------------------------|--------------------------------------------------------|------|-----|-----|------|
| DTMF high to low tone relative amplitude (pre-emphasis) |                                                        | 1.5  | 2   | 2.5 | dB   |
| Tone frequency accuracy (for DTMF)                      | Resolution of 7.8125 Hz                                | -1.5 |     | 1.5 | %    |
| Harmonic distortion                                     | Measured from lower tone group to<br>highest parasitic |      |     | -20 | dB   |

## **MICBIAS** characteristics

| PARAMETER                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------------|-----------------|-----|-----|-----|------|
| Load impedance (bias mode) |                 |     | 5   |     | kΩ   |



SLWS103-NOVEMBER 2000



Figure 5. I<sup>2</sup>C Read From VBAP: Protocol B



SLWS103 - NOVEMBER 2000

## PRINCIPLES OF OPERATION

#### power-on initialization

An external reset with a minimum pulse width of 500 ns must be applied to the active low RESET terminal to guarantee reset upon power on. All registers are set with default values upon external reset initialization.

The desired selection for all programmable functions can be initialized prior to a power-up command using the control interface.

| Table 1. Power | Up and Power | Down Procedures | $(V_{DD} = 2.7 V,$ | earphone amplifier | unloaded) |
|----------------|--------------|-----------------|--------------------|--------------------|-----------|
|----------------|--------------|-----------------|--------------------|--------------------|-----------|

| DEVICE STATUS | PROCEDURE                                                 | MAXIMUM POWER<br>CONSUMPTION |
|---------------|-----------------------------------------------------------|------------------------------|
| B             | Set bit 1 = 1 in power control register, EAR1 enabled     | 16.2 mW                      |
| Power up      | Set bit 1 = 0 in power control register, EAR2 enabled     | 14.6 mW                      |
| Deven deven   | Set bit $7 = 1$ in TXPGA control register and bit $0 = 0$ | 1.35 μW                      |
| Power down    | Set bit $7 = 0$ in TXPGA control register and bit $0 = 0$ | 67.5 μW                      |

In addition to resetting the power down bit in the power control register, loss of MCLK (no transition detected) automatically enters the device into a power down state with PCMO in the high impedance state. If during a pulse code modulation (PCM) data transmit cycle an asynchronous power down occurs, the PCM interface remains powered up until the PCM data is completely transferred.

An additional power down mode overrides the MCLK detection function. This allows the device to enter the power down state without regard to MCLK. Setting bit 7 of the TXPGA sidetone register to logic high enables this function.

#### internal reference current setting terminal

Use a 100-k $\Omega$  precision resistor to connect the REXT pin to GND.

#### conversion laws

The device can be programmed for either a 15-bit linear or and 8-bit ( $\mu$ -law or A-law) companding mode. The companding operation approximates the CCITT G.711 recommendation. The linear mode operation uses a 15-bit twos-complement format.

#### transmit operation

#### microphone input

The microphone input stage is a low-noise differential amplifier that provides a preamplifier gain of 23.5 dB. It is recommended that a microphone capacitively connected to the MIC1N and MIC1P inputs, while the MIC2N and MIC2P inputs can be used to capacitively connect a second microphone or an auxiliary audio circuit.



SLWS103-NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

## transmit operation (continued)



Figure 6. Typical Microphone Interface

#### microphone mute function

Transmit channel muting provides 80-dB attenuation of the input microphone signal. The MICMUTE function can be selected by setting bit 6 of the power control register through the I<sup>2</sup>C interface.

#### transmit channel gain control

The values in the transmit PGA control registers control the gain in the transmit path. The total TX channel gain can vary from 41.5 dB to 19.5 dB. The default total TX channel gain is 23.5 dB.

| BIT NAME |     |     | MIC AMP1 | MIC AMP2 | TX PGA | GAIN<br>MODE | TOTAL TX GAIN |      |      |      |      |
|----------|-----|-----|----------|----------|--------|--------------|---------------|------|------|------|------|
| TP3      | TP2 | TP1 | TP0      | GAIN     | GAIN   | GAIN         |               | MIN  | TYP  | MAX  | UNIT |
| 0        | 0   | 0   | 0        | 23.5     | 18     | 0            | Extended      | 41.3 | 41.5 | 41.7 | dB   |
| 0        | 0   | 0   | 1        | 23.5     | 18     | -2           | Extended      | 39.3 | 39.5 | 39.7 | dB   |
| 0        | 0   | 1   | 0        | 23.5     | 18     | -4           | Extended      | 37.3 | 37.5 | 37.7 | dB   |
| 0        | 0   | 1   | 1        | 23.5     | 18     | -6           | Extended      | 35.3 | 35.5 | 35.7 | dB   |
| 0        | 1   | 0   | 0        | 23.5     | 18     | -8           | Extended      | 33.3 | 33.5 | 33.7 | dB   |
| 0        | 1   | 0   | 1        | 23.5     | 18     | -10          | Extended      | 31.3 | 31.5 | 31.7 | dB   |
| 1        | 0   | 0   | 0        | 23.5     | 6      | 0            | Normal        | 29.3 | 29.5 | 29.7 | dB   |
| 1        | 0   | 0   | 1        | 23.5     | 6      | -2           | Normal        | 27.3 | 27.5 | 27.7 | dB   |
| 1        | 0   | 1   | 0        | 23.5     | 6      | -4           | Normal        | 25.3 | 25.5 | 25.7 | dB   |
| 1        | 0   | 1   | 1        | 23.5     | 6      | -6           | Normal        | 23.3 | 23.5 | 23.7 | dB   |
| 1        | 1   | 0   | 0        | 23.5     | 6      | -8           | Normal        | 21.3 | 21.5 | 21.7 | dB   |
| 1        | 1   | 0   | 1        | 23.5     | 6      | -10          | Normal        | 19.3 | 19.5 | 19.7 | dB   |

Table 2. Transmit Gain Control



SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

#### receive operation

#### receive channel gain control

The values in the receive PGA control registers control the gain in the receive path. PGA gain is set from -6 to 6 dB in 1-dB steps through the I<sup>2</sup>C interface. The default receive channel gain is -4 dB.

|     | BIT N | AME |     | REL  | ATIVE GAI | N, VOICE MO | DDE  |                      |
|-----|-------|-----|-----|------|-----------|-------------|------|----------------------|
| RP3 | RP2   | RP1 | RP0 | MIN  | TYP       | MAX         | UNIT | DIMF GAIN, IONE NODE |
| 0   | 0     | 0   | 0   | 5.8  | 6         | 6.2         | dB   | 12                   |
| 0   | 0     | 0   | 1   | 4.8  | 5         | 5.2         | dB   | 12                   |
| 0   | 0     | 1   | 0   | 3.8  | 4         | 4.2         | dB   | 12                   |
| 0   | 0     | 1   | 1   | 2.8  | 3         | 3.2         | dB   | 6                    |
| 0   | 1     | 0   | 0   | 1.8  | 2         | 2.2         | dB   | 6                    |
| 0   | 1     | 0   | 1   | 0.8  | 1         | 1.2         | dB   | 6                    |
| 0   | 1     | 1   | 0   | -0.2 | 0         | 0.2         | dB   | 0                    |
| 0   | 1     | 1   | 1   | -1.2 | -1        | -0.8        | dB   | 0                    |
| 1   | 0     | 0   | 0   | -2.2 | -2        | -1.8        | dB   | 0                    |
| 1   | 0     | 0   | 1   | -3.2 | -3        | -2.8        | dB   | -6                   |
| 1   | 0     | 1   | 0   | -4.2 | -4        | -3.8        | dB   | -6                   |
| 1   | 0     | 1   | 1   | -5.2 | -5        | -4.8        | dB   | -6                   |
| 1   | 1     | 0   | 0   | -6.2 | -6        | -5.8        | dB   | -12                  |
| 1   | 1     | 0   | 1   |      | Х         |             | dB   | -12                  |
| 1   | 1     | 1   | 0   |      | Х         |             | dB   | -12                  |

#### **Table 3. Receive PGA Gain Control**

#### sidetone gain control

The values in the sidetone PGA control registers control the sidetone gain. Sidetone gain is set from -12 dB to -24 dB in 2-dB steps through the I<sup>2</sup>C interface. Sidetone can be muted by setting bit 7 of the power control register. The default sidetone gain is -12 dB.

|     |          |     | -             |     |       |      |  |
|-----|----------|-----|---------------|-----|-------|------|--|
|     | BIT NAME |     | RELATIVE GAIN |     |       |      |  |
| ST2 | ST1      | ST0 | MIN           | TYP | MAX   | UNIT |  |
| 0   | 0        | 0   | -12.2         | -12 | -11.8 | dB   |  |
| 0   | 0        | 1   | -14.2         | -14 | -13.8 | dB   |  |
| 0   | 1        | 0   | -16.2         | -16 | -15.8 | dB   |  |
| 0   | 1        | 1   | -18.2         | -18 | -17.8 | dB   |  |
| 1   | 0        | 0   | -20.2         | -20 | -19.8 | dB   |  |
| 1   | 0        | 1   | -22.2         | -22 | -21.8 | dB   |  |
| 1   | 1        | 0   | -24.2         | -24 | -23.8 | dB   |  |

#### Table 4. Sidetone Gain Control



SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

### receive operation (continued)

#### receive volume control

The values in the volume control PGA control registers provide volume control for the earphone. Volume control gain is set from 0 dB to -18 dB in 2-dB steps through the I<sup>2</sup>C interface. The default RX volume control gain is 0 dB.

|     | BIT | NAME |     | RELATIVE GAIN |     |       |      |
|-----|-----|------|-----|---------------|-----|-------|------|
| RV3 | RV2 | RV1  | RV0 | MIN           | TYP | MAX   | UNIT |
| 0   | 0   | 0    | 0   | -0.2          | 0   | 0.2   | dB   |
| 0   | 0   | 0    | 1   | -2.2          | -2  | -1.8  | dB   |
| 0   | 0   | 1    | 0   | -4.2          | -4  | -3.8  | dB   |
| 0   | 0   | 1    | 1   | -6.2          | -6  | -5.8  | dB   |
| 0   | 1   | 0    | 0   | -8.2          | -8  | -7.8  | dB   |
| 0   | 1   | 0    | 1   | -10.2         | -10 | -9.8  | dB   |
| 0   | 1   | 1    | 0   | -12.2         | -12 | -11.8 | dB   |
| 0   | 1   | 1    | 1   | -14.2         | -14 | -13.8 | dB   |
| 1   | 0   | 0    | 0   | -16.2         | -16 | -15.8 | dB   |
| 1   | 0   | 0    | 1   | -18.2         | -18 | -17.8 | dB   |

#### Table 5. RX Volume Control

#### earphone amplifier

The analog signal can be routed to either of two earphone amplifiers: one with a differential output (EAR1ON and EAR1OP) capable of driving a 8- $\Omega$  load, or one with a single-ended output (EAR2O) capable of driving a 8- $\Omega$  load.

#### earphone mute function

Muting can be selected by setting bit 3 of the power control register through the I<sup>2</sup>C interface.

#### receive PCM data format

- Companded mode: 8 bits are received, the most significant (MSB) first.
- Linear mode: 15 bits are received, MSB first.



SLWS103 - NOVEMBER 2000

### PRINCIPLES OF OPERATION

### receive operation (continued)

| BIT NO. | COMPANDED<br>MODE | LINEAR<br>MODE |
|---------|-------------------|----------------|
| 1       | CD7               | LD14           |
| 2       | CD6               | LD13           |
| 3       | CD5               | LD12           |
| 4       | CD4               | LD11           |
| 5       | CD3               | LD10           |
| 6       | CD2               | LD9            |
| 7       | CD1               | LD8            |
| 8       | CD0               | LD7            |
| 9       | -                 | LD6            |
| 10      | -                 | LD5            |
| 11      | -                 | LD4            |
| 12      | -                 | LD3            |
| 13      | _                 | LD2            |
| 14      | _                 | LD1            |
| 15      | -                 | LD0            |
| 16      | _                 | —              |

#### Table 6. Receive-Data Bit Definitions

Transmit channel gain control bits always follow the PCM data in time:

CD7-CD0 = data word in companded mode

LD14-LD0 = data word in linear mode

#### **DTMF** generator operation and interface

The DTMF circuit generates the summed DTMF tones for push button dialing and provides the PDM output for the BUZZCON user-alert tone. The integer value is determined by the formula round tone [Freq (Hz)/resolution (Hz)]. The integer value is loaded into one of two 8-bit registers, high tone register (04) or low tone register (05). The tone output is 2 dB higher when applied to the high tone register (04). When generating DTMF tones, the high frequency value must be applied to the high tone register (04) and the low DTMF value to the low tone register.

The DTMF frequency resolution is controlled by the auxiliary register (06) bits 2, 3, 4, and 5. When the resolution is set to 7.8125 Hz, the frequency range can be up to 1992.2 Hz. A wider range can be accomplished (for example, 2x or 4x) by selecting lower resolutions of 15.625 Hz or 31.250 Hz. The gain setting is controlled by the RXPGA gain control. This register applies the required gain to obtain MUX control during tone mode operation. Table 3 shows the relationship of the two gain settings.



SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

## DTMF generator operation and interface (continued)

| DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | INTEGER<br>VALUE | TONE<br>FUNCTION | TONE/Hz |
|-----|-----|-----|-----|-----|-----|-----|-----|------------------|------------------|---------|
| 0   | 1   | 0   | 1   | 1   | 0   | 0   | 1   | 89               | DTMF Low         | 697     |
| 0   | 1   | 1   | 0   | 0   | 0   | 1   | 1   | 99               | DTMF Low         | 770     |
| 0   | 1   | 1   | 0   | 1   | 1   | 0   | 1   | 109              | DTMF Low         | 852     |
| 0   | 1   | 1   | 1   | 1   | 0   | 0   | 0   | 120              | DTMF Low         | 941     |
| 1   | 0   | 0   | 1   | 1   | 0   | 1   | 1   | 155              | DTMF HIgh        | 1209    |
| 1   | 0   | 1   | 0   | 1   | 0   | 1   | 1   | 171              | DTMF HIgh        | 1336    |
| 1   | 0   | 1   | 1   | 1   | 1   | 0   | 1   | 189              | DTMF HIgh        | 1477    |
| 1   | 1   | 0   | 1   | 0   | 0   | 0   | 1   | 209              | DTMF HIgh        | 1633    |

#### Table 7. Typical DTMF and Single Tone Control

Tones from the DTMF generator block are present at all outputs and are controlled by enabling or disabling the individual output ports. The values that determine the tone frequency are loaded into the tone registers (high and low) as two separate values.

The values loaded into the tone registers initiate an iterative table look-up function, placing a 6-bit or 7-bit in twos-complement value into the the tone registers. There is a 2-dB difference in the resulting output of the two registers, the high-tone register having the greater result.

In the case of low-tone signal, the tone generator outputs a 6-bit integer with a maximum code of 31 (011111). However, the DTMF output is an 8-bit integer. Therefore, two zeros are padded to the MSB position which results in 31 (00011111). On the other hand, the receive channel requires a 15-bit integer, the input 3968 (000111110000000). Since the maximum digital value of receive channel is 16383 (011111111111111), the maximum low-tone signal is designed to be -12.32 dB below the full digital scale.

$$20 \log \left(\frac{3968}{16383}\right)^2 = -12.32 \text{ dB}$$
(1)

In the case of high-tone signal, the tone generator outputs a 7-bit integer with a maximum code of 39 (0100111). The DTMF, therefore, pads a zero to the MSB and generates an 8-bit integer (00100111). In order to send the digital code to receive channel, it is converted to a 15-bit integer with seven more zeros padded to LSB position and biased as 4992 (001001110000000). Therefore, the maximum high-tone signal is designed to be -10.32 dB below the full digital scale.

$$20 \log \left(\frac{4992}{16383}\right)^2 = -10.32 \text{ dB}$$
(2)

In the case of DTMF output, the tone generator outputs an 8-bit integer with the maximum code level of 70 (01000110). This output is converted to a 15-bit code with the value of 8960 (010001100000000). Therefore, the maximum output of DTMF is designed to be -5.24 dB below the full digital scale.

$$20 \log \left(\frac{8960}{16383}\right)^2 = -5.24 \, \mathrm{dB} \tag{3}$$



SLWS103 - NOVEMBER 2000

## PRINCIPLES OF OPERATION

#### buzzer logic section

The single-ended output BUZZCON is a PDM signal intended to drive a buzzer through an external driver transistor. The PDM begins as a selected DTMF tone, generated and passed through the receive D/A channel and fed back to the transmit channel analog modulator, where a PDM signal is generated and routed to the BUZZCON output.



Figure 7. Buzzer Driver System Architecture

#### support section

The clock generator and control circuit use the master clock input (MCLK) to generate internal clocks to drive internal counters, filters, and convertors. Register control data is written into and read back from the VBAP registers via the control interface.

#### I<sup>2</sup>C-bus protocols

The VBAP serial interface is designed to be I<sup>2</sup>C bus-compatible and operates in the slave mode when CE is high. This interface consists of the following terminals:

- SCL: I<sup>2</sup>C-bus serial clock—This input synchronizes the control data transfer to and from the codec.
- SDA: I<sup>2</sup>C-bus serial address/data input/output—This is a bidirectional terminal that transfers register control addresses and data into and out of the codec. It is an open drain terminal and therefore requires a pullup resistor to  $V_{CC}$  (typical 10 k $\Omega$  for 100 kHz).

TWL1110 has a fixed device select address of (E2)HEX for write mode and (E3)HEX for read mode.

For normal data transfer, SDA is allowed to change only when SCL is low. Changes when SCL is high are reserved for indicating the start and stop conditions.

Data transfer may be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is at high. Changes in the data line while the clock line is at high are interpreted as a start or stop condition.

| CONDITION | STATUS              | DESCRIPTION                                                                                                                                                      |
|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A         | Bus not busy        | Both data and clock lines remain at high.                                                                                                                        |
| В         | Start data transfer | A high to low transition of the SDA line while the clock (SCL) is high determines a start condition.<br>All commands must proceed from a start condition.        |
| С         | Stop data transfer  | A low to high transition of the SDA line while the clock (SCL) is high determines a stop condition.<br>All operations must end with a stop condition.            |
| D         | Data valid          | The state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the high period of the clock signal. |

Table 8. I<sup>2</sup>C-Bus Conditions

The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.



SLWS103-NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

#### I<sup>2</sup>C-bus protocols (continued)

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes, transferred between the start and stop conditions, is determined by the master device (microprocessor).

When addressed, the VBAP generates an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

The VBAP must pull down the SDA line during the acknowledge clock pulse so that the SDA line is at stable low state during the high period of the acknowledge related clock pulse. Setup and hold times must be taken into account. During read operations, the master device must signal an end of data to the slave by not generating an acknowledge bit on the last byte that was clocked out of the slave. In this case, the slave (VBAP) must leave the data line high to enable the master device to generate the stop condition.

#### clock frequencies and sample rates

A fixed PCMSYN rate of 8 kHz determines the sampling rate.

#### register map addressing

|               | DEO | BITS           |                     |                |                |                |                |                |                |
|---------------|-----|----------------|---------------------|----------------|----------------|----------------|----------------|----------------|----------------|
|               | REG | 07             | 06                  | 05             | 04             | 03             | 02             | 01             | 00             |
| Power control | 00  | Sidetone En    | TXEn                | RX TX En       | MICSEL         | BIASEn         | RXEn           | EAROUT<br>Sel  | PWRUP          |
| Mode control  | 01  | Comp Sel       | TMEn                | PCMLB          | Comp En        | BUZZEn         | RXFLTR<br>En   | TXFLTR<br>En   | TXSLOPE<br>En  |
| TXPGA         | 02  | Х              | TP3                 | TP2            | TP1            | TP0            | ST2            | ST1            | ST0            |
| RXPGA         | 03  | RP3            | RP2                 | RP1            | RP0            | RV3            | RV2            | RV1            | RV0            |
| High DTMF     | 04  | HIFREQ<br>Sel7 | HIFREQ<br>Sel6      | HIFREQ<br>Sel5 | HIFREQ<br>Sel4 | HIFREQ<br>Sel3 | HIFREQ<br>Sel2 | HIFREQ<br>Sel1 | HIFREQ<br>Sel0 |
| Low DTMF      | 05  | LOFREQ<br>Sel7 | LOFREQ<br>Sel6      | LOFREQ<br>Sel5 | LOFREQ<br>Sel4 | LOFREQ<br>Sel3 | LOFREQ<br>Sel2 | LOFREQ<br>Sel1 | LOFREQ<br>Sel0 |
| AUX           | 06  | MCLK<br>Detect | RXPGA2 <sup>†</sup> | DTMFH1         | DTMFH0         | DTML1          | DTMFL0         | AMVX           | MCLK sel       |

<sup>†</sup>For voice mode only



SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

## register power-up defaults

|                                |     | BITS |    |    |    |    |    |    |    |
|--------------------------------|-----|------|----|----|----|----|----|----|----|
|                                | REG | 07   | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
| Power control (1) <sup>†</sup> | 00  | 1    | 1  | 1  | 1  | 0  | 1  | 1  | 0  |
| Power control (2) <sup>‡</sup> | 00  | 1    | 0  | 0  | 1  | 1  | 0  | 1  | 1  |
| Mode control                   | 01  | 0    | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| TXPGA                          | 02  | 0    | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| RXPGA                          | 03  | 1    | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| High DTMF                      | 04  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Low DTMF                       | 05  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| AUX                            | 06  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

<sup>†</sup> 1. Value when PWRUPSEL = 0

<sup>‡</sup>2. Value when PWRUPSEL = 1

## register map

#### Table 9. Power Control Register: Address (00) HEX

|   |   | I | BIT NU | MBER |   |   |   |                                        |
|---|---|---|--------|------|---|---|---|----------------------------------------|
| 7 | 6 | 5 | 4      | 3    | 2 | 1 | 0 | DEFINITIONS                            |
| 1 | 1 | 1 | 1      | 0    | 1 | 1 | 0 | Default setting PWRUPSEL = 0           |
| 1 | 0 | 0 | 1      | 1    | 0 | 1 | 1 | Default setting PWRUPSEL = 1           |
| Х | Х | Х | Х      | Х    | Х | Х | 0 | Reference system, power down           |
| Х | Х | Х | Х      | Х    | Х | Х | 1 | Reference system, power up             |
| Х | Х | Х | Х      | Х    | Х | 1 | Х | EAR AMP1 selected, EAR AMP2 power down |
| Х | Х | Х | Х      | Х    | Х | 0 | Х | EAR AMP2 selected, EAR AMP1 power down |
| Х | Х | Х | Х      | Х    | 0 | Х | Х | Receive channel enabled                |
| Х | Х | 0 | Х      | Х    | 1 | Х | Х | Receive channel muted                  |
| Х | Х | 1 | Х      | Х    | 1 | Х | 0 | Receive channel, power down            |
| Х | Х | Х | Х      | 1    | Х | Х | Х | Micbias enable                         |
| Х | Х | Х | Х      | 0    | Х | Х | Х | Micbias disable                        |
| Х | Х | Х | 1      | Х    | Х | Х | Х | MIC1 selected                          |
| Х | Х | Х | 0      | Х    | Х | Х | Х | MIC2 selected                          |
| Х | 0 | Х | Х      | Х    | Х | Х | Х | Transmit channel enabled               |
| Х | 1 | 0 | Х      | Х    | Х | Х | Х | Transmit channel muted                 |
| Х | 1 | 1 | Х      | Х    | Х | Х | Х | Transmit channel power down            |
| 0 | Х | Х | Х      | Х    | Х | Х | Х | Sidetone enabled                       |
| 1 | Х | Х | Х      | Х    | Х | Х | Х | Sidetone muted                         |



SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

# register map (continued)

| Table 10. Mod | e Control Register | : Address (01) HEX |
|---------------|--------------------|--------------------|
|---------------|--------------------|--------------------|

|   | BIT NUMBER |   |   |   |   |   |   |                                                                |
|---|------------|---|---|---|---|---|---|----------------------------------------------------------------|
| 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 | DEFINITIONS                                                    |
| 0 | 0          | 0 | 0 | 0 | 0 | 1 | 0 | Default setting                                                |
| Х | Х          | Х | Х | Х | Х | 0 | 0 | TX channel high-pass filter enabled and slope filter enabled   |
| Х | Х          | Х | Х | Х | Х | 0 | 1 | TX channel high-pass filter enabled and slope filter disabled  |
| Х | Х          | Х | Х | Х | Х | 1 | 0 | TX channel high-pass filter disabled and slope filter enabled  |
| Х | Х          | Х | Х | Х | Х | 1 | 1 | TX channel high-pass filter disabled and slope filter disabled |
| Х | Х          | Х | Х | Х | 0 | Х | Х | RX channel high-pass filter disabled (low pass only)           |
| Х | Х          | Х | Х | Х | 1 | Х | Х | RX channel high-pass filter enabled                            |
| Х | Х          | Х | Х | 0 | Х | Х | Х | BUZZCON disabled                                               |
| Х | Х          | Х | Х | 1 | Х | Х | Х | BUZZCON enabled                                                |
| Х | Х          | Х | 0 | Х | Х | Х | Х | Linear mode selected                                           |
| 1 | Х          | Х | 1 | Х | Х | Х | Х | A-law companding mode selected                                 |
| 0 | Х          | Х | 1 | Х | Х | Х | Х | μ-law companding mode selected                                 |
| Х | Х          | 0 | Х | Х | Х | Х | Х | TX and RX channels normal mode                                 |
| Х | Х          | 1 | Х | Х | Х | Х | Х | PCM loopback mode                                              |
| Х | 0          | Х | Х | Х | Х | Х | Х | Tone mode disabled                                             |
| Х | 1          | Х | Х | Х | Х | Х | Х | Tone mode enabled                                              |



SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

## register map (continued)

Transmit PGA and sidetone control register: Address (02)HEX

Bit definitions:

| 7 | 6   | 5   | 4   | 3   | 2   | 1   | 0   | DEFINITION              |
|---|-----|-----|-----|-----|-----|-----|-----|-------------------------|
| Х | TP3 | TP2 | TP1 | TP0 | ST2 | ST1 | ST0 | See Table 2 and Table 4 |
| 0 | 1   | 0   | 0   | 0   | 0   | 0   | 0   | Default setting         |

Receive volume control register: Address (03)HEX

Bit definitions:

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | DEFINITION              |
|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------|
| RP3 | RP2 | RP1 | RP0 | RV3 | RV2 | RV1 | RV0 | See Table 3 and Table 5 |
| 1   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | Default setting         |

High tone selection control register: Address (04)HEX

Bit definitions:

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFINITION         |
|---|---|---|---|---|---|---|---|--------------------|
| Х | Х | Х | Х | Х | Х | Х | Х | DTMF (see Table 7) |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Default setting    |

Low tone selection control register: Address (05)HEX

Bit definitions :

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFINITION         |
|---|---|---|---|---|---|---|---|--------------------|
| Х | Х | Х | Х | Х | Х | Х | Х | DTMF (see Table 7) |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Default setting    |

### Auxiliary register: Address (06)HEX

Bit definitions:

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFINITION                                                      |
|---|---|---|---|---|---|---|---|-----------------------------------------------------------------|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Default                                                         |
| Х | Х | Х | Х | Х | Х | Х | 0 | MCLK is set to 2.048 MHz                                        |
| Х | Х | Х | Х | Х | Х | Х | 1 | MCLK is set to 128 MHz                                          |
| Х | Х | Х | Х | Х | Х | 0 | Х | Analog switch output is set to OUT2                             |
| Х | Х | Х | Х | Х | Х | 1 | Х | Analog switch output is set to OUT1                             |
| Х | Х | Х | Х | 0 | 0 | Х | Х | Low tone frequency resolution is set to 7.8125 Hz               |
| Х | Х | Х | Х | 0 | 1 | Х | Х | Low tone frequency resolution is set to 15.625 Hz               |
| Х | Х | Х | Х | 1 | 0 | Х | Х | Low tone frequency resolution is set to 31.250 Hz               |
| Х | Х | 0 | 0 | Х | Х | Х | Х | High tone frequency resolution is set to 7.8125 Hz              |
| Х | Х | 0 | 1 | Х | Х | Х | Х | High tone frequency resolution is set to 15.625 Hz              |
| Х | Х | 1 | 0 | Х | Х | Х | Х | High tone frequency resolution is set to 31.250 Hz              |
| Х | 0 | Х | Х | Х | Х | Х | Х | Receiver channel gain, RXPGA2 is equal to 0 dB, voice mode only |
| Х | 1 | Х | Х | Х | Х | Х | Х | Receiver channel gain, RXPGA2 is equal to 6 dB, voice mode only |
| 0 | Х | Х | Х | Х | Х | Х | Х | MCLK detector is powered ON                                     |
| 1 | Х | Х | Х | Х | Х | Х | Х | MCLK detector is powered OFF                                    |



SLWS103-NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

#### using VBAP as a general purpose voice codec

In situations when a general purpose voice codec is needed and programming features are not necessary, the receive and transmit channels can be enabled for voice mode only by setting the powerup select pin to V<sub>CC</sub> level.

When set to default, the following features are activated:

- REF is powered up
- Ear Amp1 selected, Ear Amp 2 = OFF
- Receive channel enabled
- MIC bias enabled
- MIC 2 selected
- Transmit channel enabled
- Side tone enabled Gain = –12 dB
- TX channel high pass filter disabled
- TX channel slope filter enabled
- RX channel HP filter disabled (low pass only)
- Buzzcon disabled
- Linear mode only
- TX and RX channel normal mode (no loopback)
- Tone mode disabled (voice mode only)
- MIC Amp 1 gain = 23.5 dB MIC Amp 2 gain = 6 dB <u>TX PGA gain = 0 dB</u> Total TX gain = 29.5 dB
- Receive PGA = -4 dBReceive PGA 2 = 0 dBVolume = 0 dBTotal RX gain = -4 dB
- Clock = 2.048 MHz



SLWS103 - NOVEMBER 2000



**PRINCIPLES OF OPERATION** 

- B. This window is allowed for FCIVISTN low.
   C. Transitional and state 5000
- C. Transitions are measured at 50%.D. Bit 1 = MSB, Bit N = LSB





Figure 10. I<sup>2</sup>C-Bus Timing Diagram



SLWS103 - NOVEMBER 2000





SLWS103 - NOVEMBER 2000

## **PRINCIPLES OF OPERATION**

## **VBAP** device comparisons

|                             | TWL1102, 03                | TWL1110                        | TWL1112                        |  |  |  |  |  |
|-----------------------------|----------------------------|--------------------------------|--------------------------------|--|--|--|--|--|
| Single tone frequency range | To 2 kHz                   | To 8 kHz                       | To 8 kHz                       |  |  |  |  |  |
| Transmit channel gain range | 13.5 dB to 35.5 dB         | 19.5 dB to 41.5 dB             | 19.5 dB to 41.5 dB             |  |  |  |  |  |
| Receive channel gain range  | – 24 dB to 6 dB            | – 24 dB to 12 dB               | – 24 dB to 12 dB               |  |  |  |  |  |
| PCMCLK rate                 | 2.048 MHz                  | 128 kHz or 2.048 MHz           | 128 kHz or 2.048 MHz           |  |  |  |  |  |
| Device pin out              | Backward compatible (TQFP) |                                |                                |  |  |  |  |  |
| Control registers           |                            | Backward compatible            |                                |  |  |  |  |  |
| Number of registers         | 6                          | 7                              | 7                              |  |  |  |  |  |
| Control interface           | l <sup>2</sup> C           | l <sup>2</sup> C               | DISB                           |  |  |  |  |  |
| Analog switch               | No                         | Yes                            | No                             |  |  |  |  |  |
| Earout driving impedance    | 32 Ω                       | 8-32 Ω                         | 8-32 Ω                         |  |  |  |  |  |
| DTMF                        | Yes                        | Yes                            | Yes                            |  |  |  |  |  |
| Tone resolution (Hz)        | 7.8125                     | 7.8125<br>15.625<br>31.250     | 7.8125<br>15.625<br>31.250     |  |  |  |  |  |
| Packages                    | TQFP                       | TQFP,<br>MicroStar Junior BGA™ | TQFP,<br>MicroStar Junior BGA™ |  |  |  |  |  |

MicroStar Junior BGA is a trademark of Texas Instruments.



SLWS103 - NOVEMBER 2000

**MECHANICAL DATA** 

## PBS (S-PQFP-G32)



NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice.



#### PLASTIC QUAD FLATPACK

SLWS103 - NOVEMBER 2000

#### **MECHANICAL DATA**

#### **GQE (S-PBGA-N80)**

#### PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. MicroStar Junior BGA<sup>™</sup> configuration

MicroStar Junior BGA is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated