## DATA SHEET



## TZA3015HW $30 \mathrm{Mbit} / \mathrm{s}$ to 3．2 Gbit／s A－rate ${ }^{\text {TM }}$ 4－bit fibre optic transceiver

## FEATURES

## General

- A-rabitte ${ }^{\text {TM }}(1)$ : supports any bit rate from $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s with one single reference frequency
- 4-bit parallel interface
- Selectable Double Data Rate (DDR, half clock rate) or Single Data Rate (SDR) clocking scheme on parallel interface, enabling easy interfacing with FPGA devices
- ${ }^{2} \mathrm{C}$-bus and pin programmable
- Six selectable reference frequency ranges
- Transmitter, receiver and transceiver modes
- Clean-up loop back mode
- Line loop back mode
- Diagnostic loop back mode
- Serial loop timing mode
- Single 3.3 V power supply.


## Limiter

- Limiting amplifier with typical 5 mV input sensitivity
- Received Signal Strength Indicator (RSSI)
- Loss Of Signal (LOS) indicator with adjustable threshold
- Differential overvoltage protection.


## Data and clock recovery and synthesizer

- Supports any bit rate from $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ when using $\mathrm{I}^{2} \mathrm{C}$-bus interface
- Supports eight pre-programmed (pin selectable) bit rates:
- SDH/SONET rates at 155.52 Mbit/s, 622.08 Mbit/s, 2488.32 Mbit/s and 2666.06 Mbit/s (STM16/OC48 + FEC)
- Gigabit Ethernet at $1250 \mathrm{Mbit} / \mathrm{s}$ and $3125 \mathrm{Mbit} / \mathrm{s}$
- Fibre Channel at 1062.5 Mbit/s and $2125 \mathrm{Mbit} / \mathrm{s}$.
- Provides stable clock signal at LOS
- Frequency lock indicator for DCR
- Loss Of Lock (LOL) indicator for synthesizer
- ITU-T compliant jitter tolerance for Data and Clock Recovery (DCR)
- ITU-T compliant jitter transfer for DCR in clean-up loop back mode
- ITU-T compliant jitter generation for synthesizer.

[^0]
## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## APPLICATIONS

- Any optical transmission system with line rates between $30 \mathrm{Mbit} / \mathrm{s}$ and 3.2 Gbit/s
- Physical interface IC in receive and transmit channels
- Transponder applications
- Dense wavelength division multiplexing systems
- Due to DDR clocking option, the ultimate physical interface for FPGA based designs.


## GENERAL DESCRIPTION

The TZA3015HW is a fully integrated optical network transceiver containing a limiter, data and clock recovery circuit, clock synthesizer, 1:4 demultiplexer and 4:1 multiplexer.
The A-rate feature allows the IC to operate at any bit rate between $30 \mathrm{Mbit} / \mathrm{s}$ and 3.2 Gbit/s with one single reference frequency.

All clock signals are generated using a fractional N synthesizer with 10 Hz resolution offering a true continuous rate operating. For full configuration flexibility the transceiver can be programmed by pin and via the $\mathrm{I}^{2} \mathrm{C}$-bus.

## ORDERING INFORMATION

| TYPE <br> NUMBER | PACKAGE |  |  |
| :---: | :---: | :--- | :---: |
|  | NAME | DESCRIPTION | VERSION |
| TZA3015HW | HTQFP100 | plastic thermal enhanced thin quad flat package; 100 leads; body <br> $14 \times 14 \times 1 \mathrm{~mm} ;$ exposed die pad | SOT638-1 |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## BLOCK DIAGRAM


(1) Connected to pins $2,12,26,33,35,40,50,84$ and 100.
(2) Connected to pins $4,7,8,11,36,39,44,51,54,63,66,75,78,85$ and 97.

Fig. 1 Block diagram.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

PINNING

| SYMBOL | PIN | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{EE}}$ | die <br> pad | common ground plane |
| $\mathrm{V}_{\text {cco }}$ | 1 | supply voltage (clock generator) |
| $\mathrm{V}_{\mathrm{EE}}$ | 2 | ground |
| ENTXSC | 3 | enable serial clock |
| $\mathrm{V}_{\text {CCD }}$ | 4 | digital supply voltage |
| TXSD | 5 | serial data output |
| TXSDQ | 6 | serial data output inverted |
| $\mathrm{V}_{\text {CCD }}$ | 7 | supply voltage (digital part) |
| $\mathrm{V}_{\text {CCD }}$ | 8 | supply voltage (digital part) |
| TXSC | 9 | serial clock output |
| TXSCQ | 10 | serial clock output inverted |
| $\mathrm{V}_{\text {CCD }}$ | 11 | supply voltage (digital part) |
| $\mathrm{V}_{\mathrm{EE}}$ | 12 | ground |
| UI | 13 | user interface select input |
| RREF | 14 | reference resistor input |
| $\mathrm{V}_{\text {CCA }}$ | 15 | supply voltage (analog part) |
| RXSD | 16 | serial data input |
| RXSDQ | 17 | serial data input inverted |
| $\mathrm{V}_{\text {CCA }}$ | 18 | supply voltage (analog part) |
| LOSTH | 19 | loss of signal threshold input |
| RSSI | 20 | received signal strength indicator output |
| LOS | 21 | loss of signal output |
| CS(DRO) | 22 | chip select output (data rate select input 0) |
| SDA(DR1) | 23 | ${ }^{1}$ ²C-bus serial data input and output (data rate select input 1) |
| SCL(DR2) | 24 | ${ }^{2}$ ²-bus serial clock input (data rate select input 2) |
| $\mathrm{V}_{\mathrm{DD}}$ | 25 | supply voltage (digital) |
| $\mathrm{V}_{\text {EE }}$ | 26 | ground |
| LM0 | 27 | loop mode select input 0 |
| LM1 | 28 | loop mode select input 1 |
| LM2 | 29 | loop mode select input 2 |
| INT | 30 | interrupt output |
| ENRX | 31 | enable receiver |
| ENTX | 32 | enable transmitter |
| $\mathrm{V}_{\mathrm{EE}}$ | 33 | ground |
| $\mathrm{V}_{\text {CCO }}$ | 34 | supply voltage (clock generator) |
| $\mathrm{V}_{\mathrm{EE}}$ | 35 | ground |


| SYMBOL | PIN | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCD }}$ | 36 | supply voltage (digital part) |
| WINSIZE | 37 | wide and narrow frequency detect window select input |
| INWINDOW | 38 | frequency window detector output |
| $\mathrm{V}_{\text {CCD }}$ | 39 | supply voltage (digital part) |
| $\mathrm{V}_{\text {EE }}$ | 40 | ground |
| LOWSWING | 41 | enable low LVDS swing |
| FREFO | 42 | reference frequency select input 0 |
| ENBA | 43 | enable byte alignment |
| $\mathrm{V}_{\text {CCD }}$ | 44 | supply voltage (digital part) |
| ENDDR | 45 | enable DDR |
| RXFP | 46 | frame pulse output |
| RXFPQ | 47 | frame pulse output inverted |
| RXPAR | 48 | parity output |
| RXPARQ | 49 | parity output inverted |
| $V_{\text {EE }}$ | 50 | ground |
| $\mathrm{V}_{\text {CCD }}$ | 51 | supply voltage (digital part) |
| RXPC | 52 | parallel clock output |
| RXPCQ | 53 | parallel clock output inverted |
| $\mathrm{V}_{\text {CCD }}$ | 54 | digital supply voltage |
| RXPD0 | 55 | parallel data output 0 |
| RXPD0Q | 56 | parallel data output 0 inverted |
| RXPD1 | 57 | parallel data output 1 |
| RXPD1Q | 58 | parallel data output 1 inverted |
| RXPD2 | 59 | parallel data output 2 |
| RXPD2Q | 60 | parallel data output 2 inverted |
| RXPD3 | 61 | parallel data output 3 |
| RXPD3Q | 62 | parallel data output 3 inverted |
| $\mathrm{V}_{\text {CCD }}$ | 63 | supply voltage (digital part) |
| TXPC | 64 | parallel clock input |
| TXPCQ | 65 | parallel clock input inverted |
| $\mathrm{V}_{\text {CCD }}$ | 66 | supply voltage (digital part) |
| TXPD0 | 67 | parallel data input 0 |
| TXPD0Q | 68 | parallel data input 0 inverted |
| TXPD1 | 69 | parallel data input 1 |
| TXPD1Q | 70 | parallel data input 1 inverted |
| TXPD2 | 71 | parallel data input 2 |
| TXPD2Q | 72 | parallel data input 2 inverted |
| TXPD3 | 73 | parallel data input 3 |
| TXPD3Q | 74 | parallel data input 3 inverted |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$

4-bit fibre optic transceiver

| SYMBOL | PIN | DESCRIPTION |
| :--- | :---: | :--- |
| V $_{\text {CCD }}$ | 75 | supply voltage (digital part) |
| TXPAR | 76 | parity input |
| TXPARQ | 77 | parity input inverted |
| V $_{\text {CCD }}$ | 78 | supply voltage (digital part) |
| TXPCO | 79 | transmitter parallel clock output |
| TXPCOQ | 80 | transmitter parallel clock output <br> inverted |
| PAREVEN | 81 | parity select input (odd or even) |
| OVERFLOW | 82 | FIFO overflow alarm output |
| FIFORESET | 83 | FIFO reset input |
| V $_{\text {EE }}$ | 84 | ground |
| V $_{\text {CCD }}$ | 85 | supply voltage (digital part) |
| TXPARERR | 86 | parity error output |
| TXPARERRQ | 87 | parity error output inverted |
| CLKDIR | 88 | selection input between co- and <br> contra-directional clocking |


| SYMBOL | PIN | DESCRIPTION |
| :--- | :---: | :--- |
| TXPRSCL | 89 | prescaler synthesizer output |
| TXPRSCLQ | 90 | prescaler synthesizer output <br> inverted |
| LOL | 91 | loss of lock output |
| VCCA $^{\text {CREF }}$ | 92 | supply voltage (analog part) |
| CREFQ | 93 | reference clock input |
| FREF1 | 94 | reference clock input inverted |
| IPUMP | 96 | reference frequency select <br> input 1 |
| V $_{\text {CCD }}$ | 97 | lean-up PLL charge pump <br> output |
| RXPRSCL | 98 | prescaler DCR output |
| RXPRSCLQ | 99 | prescaler DCR output inverted |
| $V_{\text {EE }}$ | 100 | ground |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 2 Pin configuration.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## FUNCTIONAL DESCRIPTION

The TZA3015HW contains the following main blocks:

- General part: configuration via $\mathrm{I}^{2} \mathrm{C}$-bus mode or pre-programmed mode
- Receiver part: limiting amplifier, data and clock recovery and demultiplexer
- Transmitter part: clock synthesizer and multiplexer.


## General

## Configuration

The IC features two types of user interface: $I^{2} \mathrm{C}$-bus or direct pin programming of eight predefined modes. The mode selection is set by pin UI.

The ${ }^{2} \mathrm{C}$-bus mode is operational and A -rate functionality is enabled if pin UI is left open-circuit or connected to $\mathrm{V}_{\mathrm{CC}}$ (see Table 1). If pin UI is connected to $\mathrm{V}_{\mathrm{EE}}$, the eight pre-programmed modes can be selected with pins CS(DR0), SDA(DR1) and SCL(DR2).

Table 1 Truth table for pin UI

| UI | MODE | PIN 22 | PIN 23 | PIN 24 |
| :---: | :--- | :---: | :---: | :---: |
| LOW | pre-programmed | DR0 | DR1 | DR2 |
| HIGH | I $^{2}$ C-bus | CS | SDA | SCL |

$\mathrm{I}^{2} \mathrm{C}$-bus mode
In $\mathrm{I}^{2} \mathrm{C}$-bus mode the IC can be configured by using pins SDA and SCL. Pin CS has to be HIGH during the $\mathrm{I}^{2} \mathrm{C}$-bus read or write actions. When pin CS is made LOW, the programmed configuration remains active, but signals SDA and SCL are ignored. In this way, all ICs in the application with the same $\mathrm{I}^{2} \mathrm{C}$-bus address (e.g. other TZA3015HWs) are individually accessible.
The ${ }^{2} \mathrm{C}$-bus address is given in Table 2.
Table 2 Device address of the TZA3015HW

| DEVICE ADDRESS BITS |  |  |  |  |  |  | R/ $\overline{\mathbf{W}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A6 | A5 | A4 | A3 | A2 | A1 | A0 |  |
| 1 | 0 | 1 | 0 | 1 | 0 | 0 | X |

After power-up, the TZA3015HW initiates a Power-On Reset (POR) sequence to restore the default settings of the $\mathrm{I}^{2} \mathrm{C}$-bus registers, regardless of the user interface. See Table 21 for the defaults and a detailed list of all $I^{2} \mathrm{C}$-bus registers and the meaning of their contents.

Some functions of the TZA3015HW can be controlled both using pre-program mode and via the $\mathrm{I}^{2} \mathrm{C}$-bus. In these cases, an extra $\mathrm{I}^{2} \mathrm{C}$-bus bit called $\mathrm{I} 2 \mathrm{C}<$ pinname $>$ is available to set the programming precedence to pre-programmed or $\mathrm{I}^{2} \mathrm{C}$-bus bit (default is selection by pre-programmed).

Pre-programmed mode
The TZA3015HW is primarily intended to be programmed via the $I^{2} \mathrm{C}$-bus. If no $\mathrm{I}^{2} \mathrm{C}$-bus control is present in the application, the TZA3015HW can be used in the pre-programmed mode (pin UI = LOW), with reduced functionality. The TZA3015HW functions that are accessible in the pre-programmed mode and their associated pins are:

- All pre-programmed modes are supported by one single reference frequency
- The redefined pins DR0 to DR2 act as standard CMOS inputs that select any of the desired data rates; see Table 3
- Transceiver mode (transceiver, transmitter, receiver, off) (ENRX and ENTX)
- Enable serial clock output (ENTXSC)
- Loss of signal threshold setting (LOSTH)
- Select loop mode (LMO to LM2)
- Automatic byte alignment for SDH/SONET or Gigabit Ethernet (ENBA)
- Frame detection for SDH/SONET or Gigabit Ethernet
- Even parity generation (PAREVEN)
- In window detection (INWINDOW)
- Sizeable frequency window: 1000 or 0 ppm (WINSIZE)
- Temperature alarm (INT, open drain)
- Co-directional or contra-directional clocking scheme (CLKDIR)
- Enable DDR for both receiver and transmitter (ENDDR)
- CML serial RF outputs with typical 300 mV (p-p) single-ended signal (DC-coupled load)
- Loss of lock detection (LOL)
- FIFO overflow indication (OVERFLOW)
- FIFO reset (FIFORESET)
- Supported reference frequencies: 19.44, 38.88, 155.52 and 622.08 MHz .


## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Table 3 Truth table for pins DR2 to DR0 (pin UI $=\mathrm{V}_{\mathrm{EE}}$ )

| DR2 | DR1 | DR0 | PROTOCOL | BIT RATE <br> (Mbit/s) |
| :--- | :--- | :--- | :--- | :--- |
| LOW | LOW | LOW | STM1/OC3 | 155.52 |
| LOW | LOW | HIGH | STM4/OC12 | 622.08 |
| LOW | HIGH | LOW | STM16/OC48 | 2488.32 |
| LOW | HIGH | HIGH | STM16 + FEC | 2666.06 |
| HIGH | LOW | LOW | GE | 1250.00 |
| HIGH | LOW | HIGH | 10GE | 3125.00 |
| HIGH | HIGH | LOW | Fibre Channel | 1062.50 |
| HIGH | HIGH | HIGH | Fibre Channel | 2125.00 |

## Receiver

## Limiting Amplifier

The TZA3015HW contains a limiting amplifier (see Fig.3).
To achieve optimum receiver sensitivity for any bit rate, the bandwidth of the amplifier is automatically scaled with the bit rate. Wideband noise of the optical front-end (photo detector and transimpedance amplifier) is thus reduced for lower bit rates. When using the $\mathrm{I}^{2} \mathrm{C}$-bus, the bandwidth of the amplifier can be set independently of the bit rate with bits AMP[2:0] in register LIMCON (D3h).

The highest bandwidth is selected as default at power-up.


Fig. 3 Limiter input termination configuration.

Received Signal Strength Indicator (RSSI)
The signal strength at the input is measured with a logarithmic detector. The logarithmic detector converts the input signal amplitude into a voltage which can be measured at pin RSSI. The RSSI reading has a dynamic range of 40 dB with a sensitivity ( $\mathrm{S}_{\mathrm{RSs}}$ ) of $17 \mathrm{mV} / \mathrm{dB}$ (typical) for a $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ range of 5 to 500 mV (see Fig.4). $\mathrm{V}_{\mathrm{RSSI}}$ can be calculated using the following formula:
$V_{R S S I}=V_{R S S I(32 m V)}+S_{R S S I} \times 20 \log \frac{V_{i(p-p)}}{32 m V}$
where: $\mathrm{V}_{\mathrm{RSSI}(32 \mathrm{mV})}=680 \mathrm{mV}$ (typical).


Fig. $4 \mathrm{~V}_{\mathrm{RSSI}}$ as a function of $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Loss Of Signal (LOS) indicator

Besides the analog RSSI output, a digital LOS indication is present on the TZA3015HW. The RSSI level is internally compared with a LOS threshold, which can be set by connecting an external resistor to pin LOSTH or by means of an internal DAC which is accessible via the $I^{2} \mathrm{C}$-bus.

Bit I2CLOSTH of register LIMLOSCON (D1h) enables the 8 -bit DAC, of which the value needs to be programmed into register LIMLOSTH (DOh). The threshold level is adjustable in 256 steps from 0 to 1.2 V .

If the received signal strength is below the threshold value, pin LOS will be HIGH. A default hysteresis of 3 dB is applied in the comparator. The hysteresis can be set with bits HTLC[2:0] in register LIMLOSCON (D1h). The programmable range is 0 to 7 dB .

The polarity of the LOS output can be inverted by bit LOSPOL of register LIMLOSCON (D1h) to provide more flexibility in the application.

## LOSTH reference setting by external resistor

If the built-in DAC is not used, the reference voltage level to pin LOSTH can be set by connecting an external resistor (R2) between pin LOSTH and ground. $\mathrm{V}_{\text {LOSTH }}$ is determined by the resistor ratio between R2 and R1 (see Fig.5). For resistor R1 a value of 10 to $20 \mathrm{k} \Omega$ is recommended, yielding a current of 120 to $60 \mu \mathrm{~A}$ through R1.
$\mathrm{V}_{\text {LOSTH }}=\frac{\mathrm{R} 2}{\mathrm{R} 1} \times \mathrm{V}_{\text {ref }}$
$\mathrm{V}_{\text {ref }}$ represents a temperature stabilized and accurate reference voltage of 1.2 V . The minimum threshold level corresponds to 0 V and the maximum to 1.2 V . Hence, the value of R2 may not be higher than R1. The accuracy of $\mathrm{V}_{\text {LOSTH }}$ depends mainly on the matching of the two external resistors.

Apart from using resistors (R1 and R2) to set the LOS threshold, an accurate external voltage source may also be used.

If no resistor is connected or an external voltage higher than $2 / 3 \times \mathrm{V}_{\text {CC }}$ is applied to pin LOSTH, the LOS detection circuit (including the RSSI reading) is automatically switched off to reduce power dissipation. This 'auto power off' function only works in the pre-programmed mode. $\mathrm{I}^{2} \mathrm{C}$-bus mode allows flexible configuration.


Fig. 5 Setting the LOSTH reference level by external resistors.

## Slice level adjustment

Due to asymmetrical noise in some optical transmission systems, a pre-detection signal-to-noise ratio improvement can be achieved by adding a DC offset to the input signal. This is done by the slice level circuit in the TZA3015HW. The required offset depends on the photo detector characteristics in the optical front-end and the amplitude of the received signal. The slice level is adjustable between -50 and +50 mV in 512 steps of 0.2 mV .

Bit SLEN of register LIMLOSCON (D1h) enables the slice function. The slice level is set by sign and magnitude convention. The polarity sign is set by bit SLSGN in register LIMLOSCON (D1h). The magnitude is set by an 8 -bit DAC, accessible via register LIMSL (D2h), from 0 to 50 mV in 256 steps.

The introduced offset is not present on input pins RXSD(Q), in order not to affect the logarithmic RSSI detector, which would detect the offset as a valid input signal.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Data and Clock Recovery (DCR)

The TZA3015HW recovers the clock and data contents from the incoming bit stream; see Fig.6. The DCR uses a combined frequency and phase locking scheme, providing reliable and quick data acquisition on any bit rate between $30 \mathrm{Mbit} / \mathrm{s}$ and 3.2 Gbit/s.

At power-up, coarse adjustment of the free running Voltage Controlled Oscillator (VCO) frequency is required. This is achieved by the Frequency Window Detector (FWD) circuit. The FWD is a conventional frequency locked PLL. The FWD checks the VCO frequency, which has to be within a 1000 ppm window around the required frequency. The FWD then compares the divided VCO frequency, also available on pins RXPRSCL(Q), with the reference frequency on pins $\operatorname{CREF}(\mathrm{Q})$, usually 19.44 MHz . If the VCO frequency is outside this window, the FWD disables the Data Phase Detector (DPD) and forces the VCO to a frequency within the window. As soon as the 'in window' condition occurs, which is visible on pin INWINDOW, the DPD is enabled and will lock on the incoming bit stream. Since the VCO frequency is very close to the expected bit rate, the phase acquisition will be almost instantaneous, resulting in quick phase lock to the incoming data stream.

Although the VCO is now locked to the incoming bit stream, the FWD is still supervising the VCO frequency
and takes over control if the VCO frequency drifts outside the predefined frequency window. This might occur during a 'loss of signal' situation. Due to the FWD, the VCO frequency is always close to the required bit rate, enabling rapid phase acquisition when the lost input signal returns.

Due to the loose coupling of 1000 ppm , the reference frequency does not need to be highly accurate or stable. Any crystal-based oscillator that generates a reasonably accurate frequency (e.g. 100 ppm ) will do. This only holds if the TZA3015HW is used as a receiver since the synthesizer of the transmitter uses the same reference clock. The transmitter does need a very accurate reference frequency.

## Fractional $N$ synthesizer in the $D C R$

The DCR section contains a fractional $N$ synthesizer as frequency acquisition aid for the A-rate functionality. This allows the DCR to synchronize on incoming data, regardless of the received bit rate. Any combination of bit rate and reference frequency is possible, due to the 22 bits fractional N synthesizer, allowing approximately 10 Hz frequency resolution. The LSB (bit KO) should be set to logic 1 to avoid limit cycles (cycles of less than maximum length). This leaves 21 bits (bits K[21:1]), available for free programming.


Fig. 6 Functional diagram of data and clock recovery.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## DCR programming

Programming the DCR involves four dividers:

- Reference divider R
- Main divider N
- Fractional divider K
- Octave divider M.

The first step is to determine in which octave the desired bit rate fits, see Fig. 7 and Tables 4 and 5. Figure 7 shows the position of the most commonly used line rates in relation to the defined octaves of the TZA3015HW.
Table 5 lists the most commonly used standards together with the associated line rates. Table 4 clarifies the octave definitions. This yields the value for the octave divider M. The value for $R$ is determined by the reference frequency and the received bit rate (see Section "Reference clock programming").


Fig. 7 Commonly used line rates and allocation of octaves along a logarithmic bit rate scale.

Table 4 Octave definition

| OCTAVE | $\mathbf{M}$ | LOWEST BIT <br> RATE (Mbit/s) | HIGHEST BIT <br> RATE (Mbit/s) |
| :---: | :---: | :---: | :---: |
| 0 | 1 | 1800 | 3200 |
| 1 | 2 | 900 | 1800 |
| 2 | 4 | 450 | 900 |
| 3 | 8 | 225 | 450 |
| 4 | 16 | 112.5 | 225 |
| 5 | 32 | 56.25 | 112.5 |
| 6 | 64 | 28.125 | 56.25 |

Table 5 Most-common optical transmission protocols

| PROTOCOL | BIT RATE <br> (Mbit/s) | OCTAVE |
| :--- | :---: | :---: |
| 10GE | 3125.00 | 0 |
| 2xHDTV | 2970.00 | 0 |
| STM16/OC48 + FEC | 2666.06 | 0 |
| STM16/OC48 | 2488.32 | 0 |
| DV-6000 | 2380.00 | 0 |
| Fibre Channel | 2125.00 | 0 |
| HDTV | 1485.00 | 1 |
| D-1 video | 1380.00 | 1 |
| DV-6010 | 1300.00 | 1 |
| Gigabit Ethernet | 1250.00 | 1 |
| Fibre Channel | 1062.50 | 1 |
| OptiConnect | 1062.50 | 1 |
| ISC | 1062.50 | 1 |
| STM4/OC12 | 622.08 | 2 |
| DV-6400 | 595.00 | 2 |
| Fibre Channel | 425.00 | 3 |
| OptiConnect | 265.63 | 3 |
| Fibre Channel | 212.50 | 4 |
| ESCON/SBCON | 200.00 | 4 |
| STM1/OC3 | 155.52 | 4 |
| FDDI | 125.00 | 4 |
| Fast Ethernet | 125.00 | 4 |
| Fibre Channel | 106.25 | 5 |
| OC1 | 51.84 | 6 |
|  |  |  |

The values for N and K are derived from the division ratio (n.k). The division ratio (n.k) can be calculated with the following formula:
n.k $=\frac{\text { bit rate } \times M \times R}{f_{\text {ref }}}$
where:
$\mathrm{n}=$ integer part of the division ratio
$\mathrm{k}=$ fractional part of the division ratio
bit rate $=$ bit rate at serial input in Mbit/s
M = octave divider M
$R=$ reference divider $R$
$f_{\text {ref }}=$ reference frequency in MHz .

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 8 Flowchart for calculating N and K .

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Having calculated the division factor (n.k), the values for N and K can be calculated according to the flow depicted in the flowchart of Fig.8.

The value of the octave divider $M$ is programmed by bits RXDIV_M[2:0] in register RXOCTDIV (COh). The value for the main divider N is programmed by bits RXN[8:0] in registers RXMAINDIV1 (C1h) and RXMAINDIV0 (C2h). The value for the fractional divider K is programmed by bits RXK[21:0] in registers RXFRACN2 to RXFRACN0 (C3h to C5h). Bit RXNILFRAC in register RXFRACN2 (C3h) must be set depending on whether there is a fractional part or not.

Example 1: An SDH or SONET link has a bit rate of $2488.32 \mathrm{Mbit} / \mathrm{s}$ (STM16/OC48) and consequently fits in octave number 0 , so $\mathrm{M}=1$. Suppose the reference frequency provided at pins $\operatorname{CREF}(Q)$ is 77.76 MHz . This means that the reference division $R$ needs to be 4. The values of $n$ and $k$ can be calculated from the flowchart:
n.k $=\frac{\text { bit rate } \times \mathrm{M} \times \mathrm{R}}{\mathrm{f}_{\text {ref }}}=\frac{2488.32 \mathrm{Mbits} \times 1 \times 4}{77.76 \mathrm{MHz}}=128$

Since $\mathrm{k}=0$ in this example, no fractional functionality is required, bit RXNILFRAC (register C3h), should be logic 1. $N=2 \times n$ and no correction is required. Consequently the appropriate values are: $R=4$ (register $A 1 h$ ), $M=1$ (register COh ) and $\mathrm{N}=256$ (registers C 1 h and C 2 h ).

Example 2: An SDH STM16 or SONET OC48 link with FEC has a bit rate of $2666.057143 \mathrm{Mbit} / \mathrm{s}$
( $15 / 14 \times 2488.32 \mathrm{Mbit} / \mathrm{s}$ ) and consequently fits in octave number 0 , so $\mathrm{M}=1$. Suppose the reference frequency provided at pins $\operatorname{CREF}(\mathrm{Q})$ is 38.88 MHz . This means that the reference division $R$ needs to be 2 . The values of $n$ and $k$ can be calculated from the flowchart: $n . k=\frac{\text { bit rate } \times M \times R}{f_{\text {ref }}}=\frac{2666.05714283 \mathrm{Mbits} \times 1 \times 2}{38.88 \mathrm{MHz}}=137.1428571$

This means that $\mathrm{n}=137, \mathrm{k}=0.1428571$ and bit RXNILFRAC (register C3h) should be logic 0 . Since $\mathrm{k}<0.25, \mathrm{k}$ is corrected to 0.6428571 , while the corrected N becomes $\mathrm{N}=273$. Consequently the appropriate values are: $\mathrm{R}=2$ (register A1h), $M=1$ (register C0h), $N=273$ (registers C1h and C2h) and $K=1010010010010010010011$ (registers C3h to C5h). The FEC bit rate is usually quoted to be $2666.06 \mathrm{Mbit} / \mathrm{s}$. Due to round off errors, this leads to a slightly different value for $k$ than in the example.

Example 3: A Fibre Channel link has a bit rate of $1062.50 \mathrm{Mbit} / \mathrm{s}$ and consequently fits in octave number 1, so $\mathrm{M}=2$. Suppose the reference frequency provided at pins $\operatorname{CREF}(Q)$ is 19.44 MHz . This means that the reference division $R$ needs to be 1 . The values of $n$ and $k$ can be calculated from the flowchart:
n.k $=\frac{\text { bit rate } \times M \times R}{f_{\text {ref }}}=\frac{1062.50 \mathrm{Mbits} \times 2 \times 1}{19.44 \mathrm{MHz}}=109.3106996$

This means that $\mathrm{n}=109, \mathrm{k}=0.3107$ and bit RXNILFRAC should be logic 0 (register C3h). Since k is between 0.25 and 0.75 , k does not need to be corrected and $\mathrm{N}=2 \times \mathrm{n}=218$. Consequently the appropriate values are: $\mathrm{R}=1$ (register A1h), $M=2$ (register C0h) and $N=218$ (registers C1h and C2h). $K=0100111110001010000001$ (registers C3h to C5h).

Example 4: A non standard transmission link has a bit rate of $3012 \mathrm{Mbit} / \mathrm{s}$ and consequently fits in octave number 0 , so $M=1$. Suppose the reference frequency provided at pins $\operatorname{CREF}(Q)$ is 20.50 MHz . This means that the reference division $R$ needs to be 1 . The values of $n$ and $k$ can be calculated from the flowchart:
n.k $=\frac{\text { bit rate } \times \mathrm{M} \times \mathrm{R}}{\mathrm{f}_{\text {ref }}}=\frac{3012 \mathrm{Mbits} \times 1 \times 1}{20.50 \mathrm{MHz}}=146.9268293$

This means that $\mathrm{n}=146, \mathrm{k}=0.9268293$ and bit RXNILFRAC should be logic 0 (register C3h). Since k is larger than 0.75 , $k$ needs to be corrected to 0.4268293 and $N=2 \times n+1=293$. Consequently the appropriate values are: $R=1$ (register A1h), $\mathrm{M}=1$ (register C0h) and $\mathrm{N}=293$ (registers C1h and C2h). $\mathrm{K}=0110110101000100101011$ (registers C3h to C5h).

If the $I^{2}$ C-bus is not used, the DCR can be set up for the eight pre-programmed bit rates by pins DR0 to DR2 with an applied reference frequency of 19.44 MHz (see Table 3).

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Reference clock programming

The reference clock, connected to pins $\operatorname{CREF}(Q)$, is used for both the DCR frequency window detector and the transmitter synthesizer. The reference clock is divided by divider R. Pre-programmed operating in an SDH/SONET application assumes the use of a reference clock with a frequency that is a multiple (R) of 19.44 MHz . For other applications, any reference frequency between 18 and 21 MHz may be used. If a reference frequency is selected, any bit rate between $30 \mathrm{Mbit} / \mathrm{s}$ and 3.2 Gbit/s is supported.

The division ratio and reference frequency can be programmed by the bits FREFI2C[2:0] of register REFDIV (A1h) or by pins FREF0 and FREF1. Internally, the reference frequency is always divided to the lowest frequency range between 18 and 21 MHz and for SDH/SONET applications to 19.44 MHz . This is done by divider $R$ which is set by the described pins and bits.

In the pre-programmed mode (Table 6) four ranges of clock frequencies can be used by programming $R$ through pins FREF0 and FREF1. In $\mathrm{I}^{2} \mathrm{C}$-bus mode (Table 7) two additional ranges of clock frequencies can be used by programming R through bits FREFI2C[2:0].

Table 6 Truth table for reference divider $R$ in pre-programmed mode

| PIN |  | DIVISION <br> FACTOR <br> R | REFERENCE <br> FREQUENCY |  |
| :---: | :---: | :---: | :---: | :---: |
| FREF1 | FREF0 |  | RANGE <br> (MHz) |  |
| HIGH | HIGH | 1 | 19.44 | 18 to 21 |
| HIGH | LOW | 2 | 38.88 | 36 to 42 |
| LOW | HIGH | 8 | 155.52 | 144 to 168 |
| LOW | LOW | 32 | 622.08 | 576 to 672 |

Table 7 Truth table for reference divider R in $\mathrm{I}^{2} \mathrm{C}$-bus mode

| BIT |  |  | DIVISION | REFERENCE <br> FREQUENCY <br> RANGE (MHz) |
| :--- | :--- | :--- | :--- | :--- |
| FREF <br> I2C2 | FREF <br> I2C1 | FREF <br> I2CO |  | (MNG |
| 0 | 0 | 0 | 1 | 18 to 21 |
| 0 | 0 | 1 | 2 | 36 to 42 |
| 0 | 1 | 0 | 4 | 72 to 84 |
| 0 | 1 | 1 | 8 | 144 to 168 |
| 1 | 0 | 0 | 16 | 288 to 336 |
| 1 | 0 | 1 | 32 | 576 to 672 |

## Reference input

For optimum jitter performance and Power Supply Rejection Ratio (PSRR), the sensitive reference input should be driven differentially (see Fig.9). If the reference frequency source ( $\mathrm{f}_{\mathrm{ref}}$ ) is single-ended, the unused CREF or CREFQ input should be terminated with an impedance which matches the source impedance $R_{\text {source }}$. The PSRR can be improved by AC coupling the reference frequency source to inputs CREF and CREFQ. Any low frequency noise injected from the $f_{\text {ref }}$ power supply will be attenuated by the resulting high-pass filter. The low cut-off frequency of the AC coupling must be lower than the reference frequency, otherwise the reference signal will be attenuated and the signal to noise ratio will be reduced. The value of coupling capacitor $C$ is calculated using the formula: $C>\frac{1}{2 \pi R_{\text {source }} f_{\text {ref }}}$


## Prescaler outputs

The prescaler output RXPRSCL(Q) is the VCO frequency of the DCR divided by the main division factor N . It can be used as an accurate reference for another PLL, since it corresponds to the recovered data rate. If needed, the polarity of the prescaler outputs can be inverted by bit RXPRSCLINV of register DDR\&RXPRSCL (D5h).

If no prescaler information is desired, the output can be disabled by bit RXPRSCLEN of the same register. Apart

# $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver 

from these settings, the signal amplitude can be set. This parameter follows the settings of the LVDS outputs. For programming details, see Section "LVDS outputs".

## FWD programming

The default width of the window for frequency acquisition is 1000 ppm around the required bit rate. This window size can be changed between 4000 and 250 ppm by bits WINSIZE[2:0] of register DCRCON (C6h). This allows for loose or tight coupling of the VCO to the applied reference clock. Another feature is to define a window width of 0 ppm , by means of pin WINSIZE, see Table 8. This effectively removes the dead zone from the FWD, rendering the FWD into a classical PLL.
The VCO will be directly locked to the reference signal instead of the incoming bit stream. Apart from pin WINSIZE, this mode can be invoked by bits I2CWINSIZE and WINSIZE of register DCRCON(C6h).

Table 8 Truth table for pin WINSIZE

| WINSIZE | FREQUENCY WINDOW (ppm) |
| :---: | :---: |
| LOW | 0 |
| HIGH | 1000 |

## Accurate clock generation during loss of signal

A zero window size is especially interesting in the absence of input data, since the frequency of the 'recovered clock' will be equal to the programmed line clock rate.

Bit AUTOWIN of register DCRCON (C6h) (see Table 9) makes the window size dependent on the LOS status of the limiter. If the optical input signal is lost, the FWD automatically selects the 0 ppm window size; i.e. a direct lock to the reference frequency. This results in a stable and defined output clock during LOS situations, while automatically reverting back to normal DCR operating when the input signal returns.

The accuracy of the reference frequency needs to be better than 20 ppm if the application has to comply with ITU-T recommendations.

Table 9 Truth table for bit AUTOWIN

| AUTOWIN | FREQUENCY WINDOW |
| :---: | :--- |
| 0 | FWD user defined |
| 1 | FWD dependent on LOS |

## INWINDOW output

The status of the FWD circuit is reflected in the state of pin INWINDOW; HIGH for an 'in window' situation and LOW whenever the VCO is outside the defined frequency window. Due to the fact that the device enters the frequency acquisition mode when out of window is detected, the INWINDOW pin will have an intermittent value when the input signal is not within the defined window boundary.

## Demultiplexer

The demultiplexer converts the serial input bit stream to a parallel format. The output data is available on a 4-bit LVDS-bus, thus reducing the data frequency by a factor four. Apart from the de-serializing function, the demultiplexer comprises a parity calculator and a frame header detection circuit.

The calculated parity (even) is available at output pins $R X P A R(Q)$, whereas occurrence of the frame header pattern in the data stream results in a one clock cycle (parallel clock output) wide pulse on output pins RXFP(Q).

If pin ENBA is HIGH, automatic byte (word) alignment takes place, formatting the parallel output to logical nibbles. Apart from pin ENBA, this mode can be invoked by bits I2CENBA and ENBA of register DMXCON (B8h).

To support most commonly used transmission protocols, the frame header pattern can be programmed to any 32-bit pattern (see Section "Frame detection").

If required, the demultiplexer output can be forced into a fixed logic state by bit DMXMUTE of register DMXCON (B8h).

The highest supported parallel bus speed is $800 \mathrm{Mbit} / \mathrm{s}$.

## Frame detection

Byte alignment is enabled if the enable byte alignment input (pin ENBA) is forced HIGH. Whenever a 32-bit sequence matches the programmed header pattern, the incoming data is formatted into logical bytes (being output as nibbles) and a frame pulse is generated on differential output pins RXFP(Q). Any header pattern can be programmed through registers HEADER3 to HEADER0 (B0h to B3h). It is possible to enter a 'don't care' for any bit position, e.g. to program a header pattern that is much shorter than 32 bits or to program a pattern with a gap in it.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 10 Example of programming the frame pattern (the symbol ' $X$ ' represents a don't care).

For this, it is necessary to program registers HEADERX3 to HEADERX0 (B4h to B7h). Programming a logic 1 into the HEADERX register will turn the corresponding bit in the HEADER register into a don't care bit, in this way the HEADER register is masked. An example of programming the framing pattern is shown in Fig. 10.

The default frame header pattern is F6F62828h, corresponding to the middle section of the standard SDH/SONET frame header (the last two A1 bytes plus the first two A2 bytes).
If signal ENBA is LOW, no active alignment takes place. However, if the framing pattern happens to occur in the formatted data, a frame pulse will continue to be output on pins RXFP(Q).

Receiver framing in SDH/SONET applications
Figure 11 shows a typical SDH/SONET re-frame sequence involving byte alignment. Frame and byte
boundary detection is enabled on the rising edge of ENBA and remains enabled while ENBA is HIGH. Boundaries are recognized on receipt of the second A2 byte and RXFP goes HIGH for one RXPC clock cycle.

The four most significant bits of the first A2 byte in the frame header are the first bits that appear on the outgoing data bus (RXPD0 to RXPD3) with the correct alignment.

When interfacing with a section terminating device, ENBA must remain HIGH for a full frame after the initial frame pulse. This is to allow the section terminating device to verify internally that frame and byte alignment are correct (see Fig.12). Byte boundary detection is disabled on the first RXFP pulse after ENBA has gone LOW.

Figure 13 shows frame and byte boundary detection activated on the rising edge of ENBA and deactivated by the first RXFP pulse after ENBA has gone LOW.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 11 Frame and byte detection in SDH/SONET application.


Fig. 12 ENBA operating time with section terminating device.


Fig. 13 Alternate ENBA timing.

## Parity generation

Outputs RXPAR(Q) provide the even parity of the nibble that is currently available on the parallel bus. With bit RXPARINV of register RXMFOUTC0 (D4h), the parity can be made odd. If no parity check is required, bit RXPAREN of register RXMFOUTC0 (D4h) can be programmed to disable this output, to reduce power dissipation.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Transmitter

## Clock synthesizer

The transmitter frequency can be set independently of the receiver frequency. For this a clock synthesizer is provided that drives the multiplexer. Just like the DCR the clock synthesizer is built around a fractional $N$ synthesizer offering A-rate functionality for the transmit path.

The clock synthesizer consists of a VCO, several dividers, a phase frequency detector, an integrated loop filter, a lock detection circuit and a prescaler output buffer (see Fig.14).

The internal VCO is phase-locked to the reference clock signal provided at pins CREF(Q). This frequency is internally scaled down (if necessary) to a frequency in the range of 18 to 21 MHz by divider R .

Because of the 22 bits fractional N capability, any combination of bit rate ( $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ ) and reference frequency between 18 and 672 MHz is possible. The LSB (bit kO) of the fractional divider, should be set to logic 1 to avoid limit cycles. These are cycles of less than maximum length, which generate spurs in the frequency spectrum. This leaves bits $\mathrm{k}[21: 1]$ available for programming the fraction, allowing approximately 10 Hz of frequency resolution without altering the reference frequency.
To meet most transmission standards, the reference frequency should be very accurate. In order to be able to synthesize a clean RF clock that is compliant with the most stringent jitter generation requirements, it should also be very clean in terms of phase noise.


MGU682

Fig. 14 Schematic diagram of the clock synthesizer.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

All parts of the PLL are internal; no external components are required. This allows for easy application.

Programming the clock synthesizer involves four dividers:

- Reference divider R
- Main divider N
- Fractional divider K
- Octave divider M.

This is essentially the same as for the DCR.
The first step is to determine in which octave the desired bit rate fits, see Tables 4 and 5 and Fig.7. Figure 7 shows the position of the most commonly used line rates in relation to the defined octaves of the TZA3015HW. Table 5 clarifies the octave definitions; this yields the value for the octave divider $M$. The value for $R$ is determined by the reference frequency and the received bit rate (see Section "Reference clock programming").

## Prescaler output

The prescaler output TXPRSCL(Q) is the VCO frequency of the synthesizer divided by the main division factor N . If the synthesizer is in-lock, the frequency is equal to the reference frequency at $\operatorname{CREF}(Q)$ divided by $R$. It can be used as an accurate reference for another PLL. If needed, the polarity of the prescaler outputs can be inverted by bit TXPRSCLINV of register TXMFOUTC (F2h).

If no prescaler information is desired, the output can be disabled by bit TXPRSCLEN of the same register. Apart from these settings, the signal amplitude can be set. This parameter follows the settings of the LVDS outputs. For programming details, see Section "LVDS outputs".

## Loss of lock

During operating, the loss of lock output pin LOL should be LOW which means that the clock synthesizer is in-lock and the output frequency corresponds to the programmed value. If pin LOL goes HIGH, phase and/or frequency lock is lost and the output frequency may deviate from the programmed value. The LOL condition is also available in the registers INTERRUPT (00h) and STATUS (01h).

On demand (interrupt is default masked), it generates an interrupt signal at pin INT.

## Multiplexer

The multiplexer comprises a high-speed input register, a 4-stage First In First Out (FIFO) elastic buffer, a parity check circuit and the actual multiplexing tree.

## Parallel bus clocking schemes

The TZA3015HW supports both co-directional and contra-directional clocking schemes for the parallel data bus. The clocking application can be selected by pin CLKDIR or by the bit CLKDIR of register MUXCON0 (F1h). Co-directional clocking is default.

Table 10 Truth table for clocking scheme

| PIN CLKDIR | BIT CLKDIR | APPLICATION |
| :---: | :---: | :---: |
| LOW | 0 | contra-directional clocking |
| HIGH | 1 | co-directional clocking |

In the co-directional clocking mode, the parallel clock signal is applied to pins TXPC(Q). The parallel clock signal is generated in the data processing device (e.g. a framer). The co-directional application is depicted in Fig.15. The data processing device may be clocked by an external crystal or by the parallel clock output $\operatorname{TXPCO}(Q)$ of the TZA3015HW. This clock output is internally derived from the synthesizer. If the parallel clock output $\operatorname{TXPCO}(Q)$ is not required, it can be disabled in order to save dissipation. This is done by programming bit TXPCOEN of register TXMFOUTC (F2h).

In a contra-directional clock application, no clock is provided on pin TXPC (see Fig.16). The clock that samples the input data on the parallel bus, is an internal clock derived from signal TXPCO. In this application, the part providing the parallel data has to be clocked with the clock signal TXPCO(Q). In order to alleviate timing problems, the phase of clock TXPCO(Q), with respect to the internal clock, can be shifted in $90^{\circ}$ steps. Bit TXPCOINV $\left(180^{\circ}\right)$ of register TXMFOUTC (F2h) together with bit TXPOPHASE $\left(90^{\circ}\right)$ of register MUXCONO (F1h) sets the phase shift (see Table 11).

Table 11 Truth table for bits TXPCINV and TXPOPHASE

| TXPCOINV | TXPOPHASE | PHASE SHIFT |
| :---: | :---: | :---: |
| 0 | 0 | $0^{\circ}$ |
| 0 | 1 | $90^{\circ}$ |
| 1 | 0 | $180^{\circ}$ |
| 1 | 1 | $270^{\circ}$ |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 15 Co-directional clocking diagram.


## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Double data rate mode

Usually the parallel clock frequency (TXPC, RXPC and TXPCO) equals the parallel data rate (for example when the serial bit rate is $2.488 \mathrm{Gbit} / \mathrm{s}$, the parallel bit rate is $622 \mathrm{Mbit} / \mathrm{s}$ and the data is clocked with a 622 MHz clock). This is the default operating mode.

However, in some applications it is required to use a parallel clock operating at a frequency that is half of the parallel data rate. This is the DDR mode (for example when the serial bit rate is $2.488 \mathrm{Gbit} / \mathrm{s}$, the parallel bit rate is $622 \mathrm{Mbit} / \mathrm{s}$ and the data is clocked at both the rising as well as the falling edge of the 311 MHz clock). The timing for the parallel input interface is in accordance with the SFI4 specification.
The DDR functionality can be enabled by pin ENDDR (see Table 12) or via the $\mathrm{I}^{2} \mathrm{C}$-bus. $\mathrm{I}^{2} \mathrm{C}$-bus control is enabled by setting bit I2CDDR of register DDR\&RXPRSCL (D5h).
In $I^{2} \mathrm{C}$-bus mode the three parallel clocks can be set separately in the DDR mode by bits RXPCDDREN, TXPCDDREN and TXPCODDREN of registers DDR\&RXPRSCL (D5h), MUXCON0 (F1h) and TXMFOUTC (F2h) respectively (see Tables 13, 14 and 15).

The DDR mode is functional for the whole bit-rate range, so it is true A-rate.

Table 12 Truth table for pin ENDDR

| ENDDR | MODE |
| :---: | :--- |
| LOW | TXPC, RXPC and TXPCO in normal <br> mode |
| HIGH | TXPC, RXPC and TXPCO in DDR <br> mode |

Table 13 Truth table for bit RXPCDDREN

| RXPCDDREN | MODE |
| :---: | :--- |
| 1 | RXPC in DDR mode |
| 0 | RXPC in normal mode |

Table 14 Truth table for bit TXPCDDREN

| TXPCDDREN | MODE |
| :---: | :--- |
| 1 | TXPC in DDR mode |
| 0 | TXPC in normal mode |

Table 15 Truth table for bit TXPCODDREN

| TXPCODDREN | MODE |
| :---: | :--- |
| 1 | TXPCO in DDR mode |
| 0 | TXPCO in normal mode |

## FIFO register

In the co-directional clocking scheme, the input register samples the parallel bus data on the rising edge of the clock signal TXPC(Q). The same clock writes this data into the FIFO register. Data is retrieved from the FIFO by an internal clock, derived from the clock generator of the actual multiplexing tree. This provides for large jitter tolerance on the parallel interface; the FIFO absorbs momentary phase disturbances. Excessively large phase disturbances may stretch the elastic buffer to its limits, causing a FIFO overflow or underflow. Pin OVERFLOW and the registers STATUS (01h) and INTERRUPT (00h) indicate this situation. On demand (i.e to programmed in the register INTMASK [AOh]) it generates an interrupt signal at pin INT.
The overflow alarm persists until the FIFO is reset by a HIGH-level on pin FIFORESET or by setting bit FIFORESET of register MUXCON0 (F1h) to logic 1. A FIFORESET also initializes the FIFO. I ${ }^{2}$ C-bus control of the FIFORESET function is obtained by programming bit I2CFIFORES of register MUXCONO (F1h). To fully benefit from the FIFO, it should be reset whenever there has been a LOL condition, or when bit rates have changed.

The asynchronous signal FIFORESET is re-timed by the internal clock from the clock generator. Two clock cycles after signal FIFORESET has been made HIGH, the FIFO initializes. Two clock cycles after signal FIFORESET has been made LOW, the FIFO will be operational again.
To initialize automatically, when an overflow has occurred, it is possible to connect pin OVERFLOW to pin FIFORESET directly or via a resistor.

## Multiplexing bus swap

Bit TXBUSSWAP of register MUXCON1 (F0h) swaps the bus order of the parallel data input bus TXPDO(Q) to TXPD3(Q). Bit TXBUSSWAP reverses the order of bits from MSB to LSB, or vice versa, to allow for optimum connectivity on the PCB.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Parity checking

In order to check the integrity of the data provided on the parallel input bus, a parity checking function has been implemented in the TZA3015HW. The calculated parity, based on the data currently on the bus, is compared to the expected parity provided at pins $\operatorname{TXPAR}(Q)$. If these do not match, i.e. a parity error has occurred, the output pins TXPARERR(Q) are HIGH during the next parallel bus clock (TXPC) period.
Odd or even parity checking can be selected by pin PAREVEN or by bit TXPAREVEN of register MUXCON1 (FOh). ${ }^{2}$ C-bus control of the parity type is enabled by setting bit I2CTXPAREVEN of register MUXCON1 (F0h). A HIGH-level on pin PAREVEN corresponds with even parity (default for bit TXPAREVEN), see Table 16.

Table 16 Truth table for parity setting

| PIN PAREVEN | BIT TXPAREVEN | PARITY TYPE |
| :---: | :---: | :---: |
| LOW | 0 | odd |
| HIGH | 1 | even |

## Jitter performance

The clock synthesizer has been optimized for lowest jitter generation and the data and clock recovery has been optimized for the best jitter tolerance. For all SDH/SONET line rates, the jitter tolerance and the jitter generation is compliant with ITU-T standard G.958, provided the reference clock is clean enough. For optimum jitter generation, the single-sideband phase noise of the reference frequency should be less than $-140 \mathrm{dBc} / \mathrm{Hz}$, for frequencies greater than 12 kHz from the carrier. If the reference divider $R$ is used, this requirement elevates with approximately $20 \times \log \mathrm{R}$.

## Configuring the main functionality

## Operating modes

The TZA3015HW can be configured in several operating modes. It can be configured as:

- Transceiver
- Transmitter
- Receiver
- Transponder with clean-up PLL.

The transceiver configuration is the default operating mode. The transmitter and receiver part can be enabled
independently. This saves power when only one half of the functionality is needed. The TZA3015HW can also be configured as a clean-up PLL. This is described in the Section "Loop modes". The operating modes can be selected with pins ENRX and ENTX, these pins enable the receiver and the transmitter. This also offers the possibility to power-down the complete IC. Operating (or enable) modes are listed in Table 17.

Table 17 Truth table for the operating modes

| ENRX | ENTX | OPERATING MODE |
| :--- | :--- | :--- |
| LOW | LOW | power-down |
| LOW | HIGH | transmitter |
| HIGH | LOW | receiver |
| HIGH | HIGH | transceiver (or transponder) |

## LOOP MODES

The TZA3015HW supports four loop modes:

- Line loop back
- Diagnostic loop back
- Serial loop timing
- Clean-up loop back.


## Selecting the loop modes

The required loop mode can be selected either by pins LM0, LM1 and LM2 or by ${ }^{2} \mathrm{C}$-bus control.
The pin settings for the loop mode selection can be seen in Table 18.

Table 18 Loop mode selection; note 1

| LM2 | LM1 | LM0 | MODE |
| :---: | :---: | :---: | :--- |
| LOW | LOW | LOW | normal |
| LOW | LOW | HIGH | line loop back |
| LOW | HIGH | LOW | diagnostic loop back |
| HIGH | LOW | HIGH | serial loop timing |
| HIGH | HIGH | LOW | clean-up loop back |
| HIGH | HIGH | HIGH | normal |

## Note

1. The loop mode can be also programmed by setting bits LM[2:0] in register LOOPMODE (A3h).

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Line loop back mode

This mode feeds back the received serial data to the serial data output together with the recovered serial clock. This allows testing of the serial data path including the optic fibres. The received serial data that is fed back is also available in parallel format at the parallel output bus (see Fig.17).

## Diagnostic loop back mode

This mode feeds back the parallel input data to the parallel outputs together with a parallel clock. The parallel data is serialized and available at the serial output. Also a serial
transmit clock is generated. The parallel output clock signal is recovered from the serial output data. This loop mode is used to test the connection between the transceiver and the data processing unit and the system itself. No external fibre optic connection is needed to test the system (see Fig.18).

## Serial loop timing mode

This mode feeds back the recovered clock to the clock synthesizer in order to run the receiver and transmitter at the same clock frequency (see Fig.19).


Fig. 17 Line loop back mode.


Fig. 18 Diagnostic loop back mode.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 19 Serial loop timing mode.

## Clean-up loop back mode

The TZA3015HW can be used in transponder applications. In this application, the transmitter is locked onto the recovered clock from the DCR (RXPRSCL). Without preparations, the jitter transfer of this application is determined by cascading the transfer functions of the DCR and the clock synthesizer. This transfer function is not well controlled and may not meet the required specification in terms of bandwidth and/or jitter peaking. A second drawback is that the jitter generation of the synthesizer is degraded because the frequency reference (i.e. the DCR) is not very clean in terms of phase-noise.

To improve both the jitter transfer and jitter generation in transponder applications, an external low-noise reference oscillator is locked onto the DCR recovered clock by means of a small band PLL, i.e. the clean-up PLL. The low-noise oscillator, e.g. a Voltage Controlled Crystal Oscillator (VCXO), acts as the reference for the clock synthesizer. If appropriately designed, the jitter will be dominated by the clean-up PLL. This PLL can be optimized for bandwidth and jitter peaking, while the jitter generation is optimized by choosing the appropriate VCXO.

Figure 20 shows a typical clean-up PLL application. For ease of use, all components are integrated in the TZA3015HW, except for the VCXO and the loop filter
components. The PLL consists of a phase frequency detector, a charge pump, an external loop filter (R, C1 and C2), a VCXO and a reference divider. The combination of $R$ and $C 1$ is mandatory and will transform the current at the output of the charge pump into a control voltage for the VXCO. Capacitor C2 is optional.

The internal clock and data path in the TZA3015HW is clarified in Fig.21. As can be seen in the clean-up application, the received (and transmitted) data is also available in parallel format at the parallel output bus.

Two bits are available to ease the design of the clean-up PLL. The loop is designed to work with a VCXO that has a positive gain. That is an increasing voltage on the VCXO control input will increase the output frequency. By means of bit CLUPPLLINV of register REFDIV (A1h) the loop is inverted and will work with VCXOs which have a negative gain. Bit CLUPPLLHG of register REFDIV (A1h) will change the gain of the charge pump. If bit CLUPPLLHG is logic 0 , the charge pump current $I_{C P}$ is $100 \mu \mathrm{~A}$. If bit CLUPPLLHG is logic 1 , the charge pump current $I_{C P}$ is 1 mA . This eases choosing suitable component values for $R$ and C 1 .

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\mathrm{TM}}$ 4-bit fibre optic transceiver



Fig. 20 Clean-up PLL application with the TZA3015HW.


Fig. 21 Clean-up loop back mode.

## I/O configuration

## LVDS OUTPUTS

Several options exist that allow flexible configuration of the LVDS outputs: output amplitude, signal polarity, bus order, mute and selective enable/disable of various outputs. All these options can be set in the registers MFOBCON (A4h), DMXCON (B8h), RXMFOUTC0 (D4h), DDR\&RXPRSCL (D5h) and TXMFOUTC (F2h). Affected by these registers are:

- Parallel clock output; pins RXPC(Q)
- Parallel data output; pins RXPD0(Q) to RXPD3(Q)
- Frame pulse output; pins RXFP(Q)
- Parity output; pins RXPAR(Q)
- Parity error output; pins TXPARERR(Q)
- Transmitter parallel clock output; pins TXPCO(Q)
- Prescaler DCR output; pins RXPRSCL(Q)
- Prescaler synthesizer output; pins TXPRSCL(Q).

The output swing of all LVDS outputs can be set by pin LOWSWING or by programming bit LOWSWING in register MFOBCON (A4h). ${ }^{2} \mathrm{C}$-bus control is enabled by programming bit I2CLOWSWING in register MFOBCON (A4h). The typical voltage levels are given in Table 19. See also Figs 34 and 35.

Table 19 Truth table for pin LOWSWING

| LOWSWING | LVDS OUTPUT VOLTAGE SWING |
| :---: | :---: |
| LOW | 500 mV |
| HIGH | 300 mV |

# $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver 

## Parallel clock output

Bit RXPCINV of register RXMFOUTC0 (D4h) sets the polarity of the parallel clock output RXPC(Q), effectively shifting the clock edge by half a clock cycle and changing the rising edge to a falling edge. This might resolve a parallel bus timing problem. The parallel clock output can be disabled by programming bit RXPCEN of register RXMFOUTC0 (D4h).

## Parallel data output

The parallel output bus data RXPDO(Q) to RXPD3(Q) can be swapped by bit RXBUSSWAP of register DMXCON (B8h). The mute option forces the parallel output bits to a logic 0 state. This is done by programming bit DMXMUTE of register DMXCON (B8h). The polarity of the data RXPDO(Q) to RXPD3(Q) can be set by bit RXPDINV of register RXMFOUTC0 (D4h). The data outputs can be disabled by programming bit RXPDEN of register RXMFOUTC0 (D4h).

## Frame pulse output

The polarity of the frame pulse output RXFP(Q) is set by bit RXFPINV of register RXMFOUTC0 (D4h). The frame pulse output can be disabled by programming bit RXFPEN of register RXMFOUTC0 (D4h).

## Parity output

The polarity of the parity output $\operatorname{RXPAR}(Q)$ is set by bit RXPARINV of register RXMFOUTC0 (D4h). The parity output can be disabled by programming bit RXPAREN of register RXMFOUTC0 (D4h).

## Parity error output

The polarity of the parity error output TXPARERR $(Q)$ is set by bit TXPARERRINV of register TXMFOUTC (F2h). The parity error output can be disabled by programming bit TXPARERREN of register TXMFOUTC (F2h).

## Transmitter parallel clock output

Bit TXPCOINV of register TXMFOUTC (F2h) sets the polarity of the parallel clock output TXPCO(Q), effectively shifting the clock edge by half a clock cycle and changing the rising edge to a falling edge. The phase of the clock can be shifted by $90^{\circ}$ by programming bit TXPCOPHASE of register MUXCONO (F1h). The combination of these two bits offers a phase shift range of 0 to $360^{\circ}$, adjustable in four steps (step size $90^{\circ}$ ). This might resolve a parallel bus timing problem. The parallel clock output can be disabled by programming bit TXPCOEN of register TXMFOUTC (F2h).

## Prescaler DCR output

The polarity of the receiver prescaler output RXPRSCL(Q) is set by bit RXPRSCLINV of register DDR\&RXPRSCL (D5h). The receiver prescaler output can be disabled by programming bit RXPRSCLEN of register DDR\&RXPRSCL (D5h).

## Prescaler synthesizer output

The polarity of the transmitter prescaler output TXPRSCL(Q) is set by bit TXPRSCLINV of register TXMFOUTC (F2h). The transmitter prescaler output can be disabled by programming bit TXPRSCLEN of register TXMFOUTC (F2h).

LVDS InPuTs
The available LVDS inputs are:

- Parallel clock input; pins TXPC(Q)
- Parallel data input; pins TXPD0(Q) to TXPD3(Q)
- Parity input; pins TXPAR(Q).

The differential LVDS inputs can handle any input swing with a minimum of $100 \mathrm{mV}(p-p)$ single-ended. The inputs accept any value between $\mathrm{V}_{\mathrm{EE}}$ and $\mathrm{V}_{\mathrm{CC}}$, i.e. the input buffers are true rail-to-rail. The limiting value of the LVDS input current is 25 mA . A differential hysteresis of 25 mV is implemented; see Fig. 33.

## Parallel clock input

Bit TXPCINV of register MUXCON1 (FOh) sets the polarity of the parallel clock input TXPC(Q), effectively shifting the clock edge by half a clock cycle and changing the rising edge to a falling edge. This could be used to resolve a parallel bus timing problem.

## Parallel data input

The order of the parallel output bus data TXPDO(Q) to TXPD3(Q) can be programmed by bit TXBUSSWAP of register MUXCON1 (FOh).

Bit TXPDINV of register MUXCON1 (FOh) sets the polarity of the parallel data inputs TXPD0(Q) to TXPD3(Q).

## RF OUTPUTS

The serial RF outputs are CML type outputs (see Figs 31 and 32). Several options exist that allow flexible configuration of the RF outputs: output amplitude adjustment, signal polarity, data-clock swap, output termination and selective enable/disable of the clock output. Thus, the TZA3015HW can be configured so that

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

connectivity problems with other ICs are avoided. Unused outputs can be disabled.

These options can be programmed in registers TXRFOUTC1 (F3h) and TXRFOUTC0 (F4h). The following RF outputs are available:

- Serial data output; pins TXSD(Q)
- Serial clock output; pins TXSC(Q).

The RF CML data and clock outputs have an adjustable signal amplitude between 70 and 1100 mV (p-p) single-ended in 16 steps. The amplitude can be programmed by setting bits RFS[3:0] of register TXRFOUTC0 (F4h). The default amplitude is 300 mV (p-p) single-ended.

The clock and data outputs can be swapped by programming bit TXSDSCSWAP of register TXRFOUTC1 (F3h). Allowing full flexibility in the PCB design.

The data and clock outputs can be DC- or AC-coupled to the laser driver. The TZA3015HW serial RF outputs can be adapted to this for optimal connectivity by appropriately setting bit RFOUTTERMAC of register TXRFOUTC0 (F4h). DC termination is default.

## Serial clock output

The polarity of the serial clock output TXSC(Q) can be programmed by bit TXSCINV of register TXRFOUTC1 (F3h). The serial clock output can be disabled by setting pin ENTXSC or by programming bit TXSCEN of register TXRFOUTC1 (F3h) (see Table 20). This saves power dissipation in applications where the serial clock is not needed

Table 20 Truth table for serial clock enable

| PIN ENTXSC | BIT ENTXSC | SERIAL CLOCK |
| :---: | :---: | :--- |
| LOW | 0 | disabled |
| HIGH | 1 | enabled |

In order to control the enabling of the serial clock output by the $\mathrm{I}^{2} \mathrm{C}$-bus, bit I2CTXSCEN of register TXRFOUTC1 (F3h) must be programmed.

## Serial data output

The polarity of the serial data output $\operatorname{TXSD}(Q)$ can be programmed by bit TXSDINV of register TXRFOUTC1 (F3h). The data output can be disabled by programming bit TXSDEN of register TXRFOUTC1 (F3h).

## Reference clock input

The reference clock $\operatorname{CREF}(Q)$ input is shown in Fig. 36

## RF InPuT

The serial data inputs are pins $R X S D(Q)$. These pins are differential CML type serial RF data inputs. There are no special settings for these inputs.

## CMOS OUTPUTS

The CMOS outputs are all used as logic outputs to indicate the status of the TZA3015HW.

- Loss of signal output; pin LOS
- Frequency window detector output; pin INWINDOW
- Interrupt output; pin INT
- Loss of lock output; pin LOL
- FIFO overflow alarm output; pin OVERFLOW.

A LOW state equals the ground potential and a HIGH state equals the supply voltage. The INT output can be configured as CMOS output or as open-drain output (see Sections "Open-drain output" and "Interrupt generation"). The output is configured as open-drain output by default.

## CMOS InPUTS

The CMOS inputs are all used as logic inputs to configure the TZA3015HW:

- User interface selection input; pin UI
- Data rate selection inputs; pins DR0 to DR2
- Loop mode selection inputs; pins LM0 to LM2
- Enable receiver input; pin ENRX
- Enable transmitter input; pin ENTX
- Wide and narrow frequency detect window selection input; pin WINSIZE
- Enable low LVDS swing output input; pin LOWSWING
- Reference frequency selection inputs; pins FREF0 and FREF1
- Enable byte alignment input; pin ENBA
- FIFO reset input; pin FIFORESET
- Odd or even parity check input; pin PAREVEN
- Co-directional or contra-directional clocking selection input; pin CLKDIR
- Enable serial clock input; pin ENTXSC.


## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

The CMOS inputs have an internal pull-up resistance; if the input is left open, a logic HIGH state will be forced internally. In the pre-programmed mode (UI = LOW), pins DRO to 2 act as regular CMOS inputs. In the $I^{2} \mathrm{C}$-bus mode ( $\mathrm{UI}=\mathrm{HIGH}$ ), pins SCL and SDA comply with the $\mathrm{I}^{2} \mathrm{C}$-bus interface standard.

## Open-drain output

The TZA3015HW contains one open-drain interrupt output pin INT. The output type of the interrupt controller can be configured by programming bit INTOUT of register INTCONF (A5h). The output can be configured as a push-pull CMOS output or as an open-drain output. For the open-drain configuration an external pull-up resistor of $3.3 \mathrm{k} \Omega$ is recommended. The polarity can be set by programming bit INTPOL of register INTCONF (A5h).

## Interrupt generation

The TZA3015HW features a fully configurable interrupt generator. An interrupt signal can be generated in the following events:

- Loss Of Signal (LOS)
- INWINDOW
- Temperature alarm
- Loss Of Lock (LOL)
- FIFO overflow or underflow.

The aforementioned events generate flags which can be read in register STATUS (01h). Each of these flags will generate an interrupt in the INTERRUPT register (00h). If programmed so in the register INTMASK (AOh) the INTERRUPT register bit(s) will generate an interrupt on pin INT. In this mask register each interrupt bit can be masked by writing a logic 0 in the corresponding bit position.

The STATUS register shows the present status of the receiver. The INTERRUPT register shows the history of the interrupts and is not affected by the INTMASK register.

Bit INTOUT of register INTCONF (A5h) determines the output type of pin INT: standard CMOS output or open-drain output. The latter is the default which provides for multiple receivers sharing a common interrupt signal wire with a $3.3 \mathrm{k} \Omega$ pull-up resistor (INT is active LOW in this case). The polarity can be set by programming bit INTPOL of register INTCONF (A5h).
The interrupt and status register can be polled by an $1^{2} \mathrm{C}$-bus read action. After the read action on the interrupt register the interrupt register is reset by clearing the
interrupt bits where the 'alarm' is no longer present. If the 'alarm' is still set, the interrupt bit is not cleared after the read action. If an interrupt bit remains set (and if it is not masked) the INT pin will keep its interrupt condition active; it will not generate a pulse nor a spike. The $\mathrm{I}^{2} \mathrm{C}$-bus status register is not reset since it always shows the present status of the receiver. It is important to note that the three reserved bits of the STATUS and INTERRUPT registers can take any value and that they can change during operating. These bits can not be used to obtain information on the status of the IC.

## Power supply connections

Four separate supply domains ( $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{CCD}}, \mathrm{V}_{\mathrm{CCO}}$ and $V_{\text {CCA }}$ ) provide isolation between the various functional blocks. Each supply domain should be connected to a common $\mathrm{V}_{\mathrm{CC}}$ via separate filters. All supply domains should be powered synchronously.
All supply pins, including the exposed die pad, must be connected. The die pad should be connected with the lowest inductance possible. Since the die pad is also used as the main ground return of the chip, the connection should have a low DC impedance as well. The voltage supply levels should be in accordance with the values specified in Chapter "Characteristics".
All external components should be surface mounted devices, preferably of size 0603 or smaller. The components must be mounted as closely to the IC as possible.

## $I^{2} \mathrm{C}$-BUS

## $I^{2} \mathrm{C}$-bus characteristics

The $\mathrm{I}^{2} \mathrm{C}$-bus is a 2 -line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Data transfer may be initiated only when the line is not busy.

## START AND STOP CONDITIONS

Figure 22 shows the definition of the start and stop conditions. Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## AckNowledge

Figure 23 shows the definition of an acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$-bus. Only one data byte is transferred between the start and stop conditions during a write from the transmitter to the receiver. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 22 Start and stop conditions.


Fig. 23 (Not) acknowledge condition on the $\mathrm{I}^{2} \mathrm{C}$-bus.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## $I^{2} \mathrm{C}$-bus protocol

Figure 24 shows the definition of the bytes. If bit $R / \bar{W}=1$ the master reads from the read register, if bit $R / \bar{W}=0$ the master writes to the write register. It is not possible to write and read the same register.

## Write protocol

Figure 25 shows the protocol for writing to one single register. After the start command (S) the transmitter sends the address of the slave device, waits for an acknowledge from the slave, sends the register address, waits for an acknowledge, sends data, waits for an acknowledge from the master followed by a stop condition (P).

## Read protocol

Figure 26 shows the protocol for reading from one or more registers.

After the start command (S) the receiver sends the address of the slave device, waits for an acknowledge from the transmitter slave, receives data from the slave (slave, TZA3015HW, starts sending data after generating the acknowledge), after receiving the data, the receiver (master) sends an acknowledge, or if finished a not-acknowledge followed by a stop condition (P).


Fig. 24 Definition of slave- and register address (= instruction byte); slave and register addresses are 7 bits.


Fig. 25 Write protocol.

(1) The master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave.

Fig. 26 Read protocol.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## I²C-BUS REGISTERS

The TZA3015HW can be programmed via the ${ }^{2} \mathrm{C}$-bus if pin $\mathrm{UI}=\mathrm{HIGH}$ or leaving the pin open-circuit. The $\mathrm{I}^{2} \mathrm{C}$-bus registers can be accessed via the 2 -wire $I^{2}$ C-bus interface using pins SCL and SDA if pin CS $=$ HIGH during read or write actions. The $\mathrm{I}^{2} \mathrm{C}$-bus address of the TZA3015HW can be found in Table 2.

Table $21 \mathrm{I}^{2} \mathrm{C}$-bus registers

| ADDRESS <br> (HEX) | NAME | FUNCTION | DEFAULT | RANGE | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: |
| General part |  |  |  |  |  |
| 00 | INTERRUPT | interrupt register (see Table 22) | XXXX XXXX | n.a. | R |
| 01 | STATUS | status register (see Table 23) | XXXX XXXX | n.a. | R |
| A0 | INTMASK | interrupt mask register (see Table 24) | 00000100 | n.a. | W |
| A1 | REFDIV | reference divider and clean-up PLL (see Table 25) | 00000000 | n.a. | W |
| A3 | LOOPMODE | loop mode and enable register (see Table 26) | 01100111 | n.a. | W |
| A4 | MFOBCON | LVDS output buffer configuration (see Table 27) | 01010000 | n.a. | W |
| A5 | INTCONF | interrupt output configuration (see Table 28) | 00000001 | n.a. | W |
| Transceiver |  |  |  |  |  |
| B0 | HEADER3 | programmable header; MSB (see Table 29) | 11110110 | n.a. | W |
| B1 | HEADER2 | programmable header (see Table 30) | 11110110 | n.a. | W |
| B2 | HEADER1 | programmable header (see Table 31) | 00101000 | n.a. | W |
| B3 | HEADER0 | programmable header; LSB (see Table 32) | 00101000 | n.a. | W |
| B4 | HEADERX3 | programmable header don't care; MSB (see Table 33) | 00000000 | n.a. | W |
| B5 | HEADERX2 | programmable header don't care (see Table 34) | 00000000 | n.a. | W |
| B6 | HEADERX1 | programmable header don't care (see Table 35) | 00000000 | n.a. | W |
| B7 | HEADERX0 | programmable header don't care; LSB (see Table 36) | 00000000 | n.a. | W |
| B8 | DMXCON | demultiplexer configuration register (see Table 37) | 00000000 | n.a. | W |
| C0 | RXOCTDIV | DCR octave M divider (see Table 38) | 00000000 | n.a. | W |
| C1 | RXMAINDIV1 | VCO frequency N divider (see Table 39) | 00000001 | 128 to 511 | W |
| C2 | RXMAINDIV0 | VCO frequency N divider (see Table 40) | 00000000 | 128 to 511 | W |
| C3 | RXFRACN2 | fractional division (see Table 41) | 10000000 | n.a. | W |
| C4 | RXFRACN1 | fractional division (see Table 42) | 00000000 | n.a. | W |
| C5 | RXFRACN0 | fractional division (see Table 43) | 00000000 | n.a. | W |
| C6 | DCRCON | DCR configuration register (see Table 44) | 00001100 | n.a. | W |
| D0 | LIMLOSTH | limiter loss threshold | 00000000 | 0 to 255 | W |
| D1 | LIMLOSCON | limiter loss of signal configuration register (see Table 45) | 00001101 | n.a. | W |
| D2 | LIMSL | limiter slice level | 00000000 | 0 to 255 | W |
| D3 | LIMCON | limiter amplifier configuration (see Table 46) | 00000000 | n.a. | W |
| D4 | RXMFOUTC0 | disable/invert parallel outputs (see Table 47) | 10101010 | n.a. | W |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ <br> 4-bit fibre optic transceiver

| ADDRESS <br> (HEX) | NAME | FUNCTION | DEFAULT | RANGE | R/W |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| D5 | DDR\&RXPRSCL | disable/invert parallel outputs (see Table 48) | 00100000 | n.a. | W |  |
| Transmitter part |  |  |  |  |  | TXOCTDIV |
| E0 | synthesizer octave divider (see Table 49) | 00000000 | n.a. | W |  |  |
| E1 | TXMAINDIV1 | VCO frequency (N divider) (see Table 50) | 00000001 | 128 to 255 | W |  |
| E2 | TXMAINDIV 0 | VCO frequency (N divider) (see Table 51) | 00000000 | 128 to 255 | W |  |
| E3 | TXFRACN2 | fractional division (see Table 52) | 10000000 | n.a. | W |  |
| E4 | TXFRACN1 | fractional division (see Table 53) | 00000000 | n.a. | W |  |
| E5 | TXFRACN0 | fractional division (see Table 54) | 00000000 | n.a. | W |  |
| F0 | MUXCON1 | multiplexer configuration byte 1 (see Table 55) | 01100010 | n.a. | W |  |
| F1 | MUXCON0 | multiplexer configuration byte 0 (see Table 56) | 00000010 | n.a. | W |  |
| F2 | TXMFOUTC | disable/invert LVDS outputs (see Table 57) | 10101000 | n.a. | W |  |
| F3 | TXRFOUTC1 | disable/invert RF outputs (see Table 58) | 01001011 | n.a. | W |  |
| F4 | TXRFOUTC0 | RF output configuration register (see Table 59) | 00000011 | n.a. | W |  |

Table 22 Register INTERRUPT (address: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | 1 0 | loss of signal no signal present signal present | LOS |
|  |  |  |  |  |  | 1 |  | INWINDOW frequency out of window frequency in window | INWINDOW |
|  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  | temperature alarm <br> junction temperature $\geq 130^{\circ} \mathrm{C}$ <br> junction temperature $<130^{\circ} \mathrm{C}$ | TALARM |
|  |  |  |  | 1 0 |  |  |  | loss of lock synthesizer out of lock synthesizer out of lock | LOL |
|  | x | x | x |  |  |  |  |  | reserved |
| 1 0 |  |  |  |  |  |  |  | FIFO overflow or underflow FIFO overflow or underflow occurred FIFO normal operating | OVERFLOW |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Table 23 Register STATUS (address: 01h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | 1 0 | loss of signal no signal present signal present | LOS |
|  |  |  |  |  |  | 1 0 |  | INWINDOW frequency out of window frequency in window | INWINDOW |
|  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  | temperature alarm <br> junction temperature $\geq 130^{\circ} \mathrm{C}$ <br> junction temperature $<130^{\circ} \mathrm{C}$ | TALARM |
|  |  |  |  | 1 0 |  |  |  | loss of lock synthesizer out of lock synthesizer out of lock | LOL |
|  | X | x | x |  |  |  |  |  | reserved |
| 1 0 |  |  |  |  |  |  |  | FIFO over- or underflow <br> FIFO under- or underflow occurred FIFO normal operating | OVERFLOW |

Table 24 Register INTMASK (address: A0h, default value: 04h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | 1 0 | mask LOS signal not masked masked; note 1 | MLOS |
|  |  |  |  |  |  | 1 0 |  | mask INWINDOW signal <br> not masked masked; note 1 | MINWINDOW |
|  |  |  |  |  | 1 0 |  |  | mask temperature alarm not masked masked; note 1 | MTALARM |
|  |  |  |  | 1 0 |  |  |  | mask LOL signal not masked masked; note 1 | MLOL |
|  | x | x | x |  |  |  |  |  | reserved |
| 1 0 |  |  |  |  |  |  |  | mask FIFO overflow or underflow <br> not masked masked; note 1 | MOVERFLOW |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## Note to Table 24

1. Signal is not processed by the interrupt controller.

Table 25 Register REFDIV (address: A1h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | reference frequency division ratio divider R; octave selection $\begin{aligned} & R=1 \\ & R=2 \\ & R=4 \\ & R=8 \\ & R=16 \\ & R=32 \end{aligned}$ | FREFI2C[2:0] |
|  |  |  |  | 1 0 |  |  |  | reference frequency division programming by $\mathrm{I}^{2} \mathrm{C}$-bus enable $\mathrm{I}^{2} \mathrm{C}$-bus programming enable programming by pins | I2CFREF |
|  |  |  | X |  |  |  |  |  | reserved |
|  |  | $\begin{aligned} & 1 \\ & 0 \\ & \hline \end{aligned}$ |  |  |  |  |  | high gain clean-up PLL enable high gain normal gain | CLUPPLLHG |
|  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  | invert charge pump currents of the clean-up PLL clean-up PLL inverted clean-up PLL normal operating | CLUPPLLINV |
| $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  |  | ```enable clean-up PLL clean-up PLL enabled clean-up PLL disabled (except in clean-up loop back mode)``` | CLUPPLLEN |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 26 Register LOOPMODE (address: A3h, default value: 67h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | loop mode selection normal mode line loop back mode diagnostic loop back mode reserved reserved serial loop timing mode clean-up loop back mode normal mode | LM[2:0] |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
|  |  |  |  |  |  |  |  |  |  |

Table 27 Register MFOBCON (address: A4h, default value: 50h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  | X | X | X | X | X | x |  | reserved |
|  | 1 0 |  |  |  |  |  |  | parallel output voltage swing <br> low swing ( 300 mV ) <br> high swing ( 500 mV ) | LOWSWING |
| 1 0 |  |  |  |  |  |  |  | parallel output voltage swing programming by $\mathrm{I}^{2} \mathrm{C}$-bus <br> enable $\mathrm{I}^{2} \mathrm{C}$-bus programming <br> enable programming by pins | I2CLOWSWING |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |  | default value |

Table 28 Register INTCONF (address: A5h, default value: 01h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | 0 | interrupt output polarity inverted normal operating | INTPOL |
|  |  |  |  |  |  | 1 0 |  | interrupt output configuration push-pull output open drain output | INTOUT |
| x | x | x | x | x | x |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ A-rate ${ }^{\mathrm{TM}}$

 4-bit fibre optic transceiverTable 29 Register HEADER3 (address: B0h, default value: F6h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |  |
| x | x | x | x | x | x | x | x | programmable header; H31 = MSB | $\mathrm{H}[31: 24]$ |  |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |  | default value |  |

Table 30 Register HEADER2 (address: B1h, default value: F6h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |  |
| x | x | x | x | x | x | x | x | programmable header | $\mathrm{H}[23: 16]$ |  |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |  | default value |  |

Table 31 Register HEADER1 (address: B2h, default value: 28 h )

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | programmable header | $\mathrm{H}[15: 08]$ |
| 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  | default value |

Table 32 Register HEADER0 (address: B3h, default value: 28h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | programmable header; H00 $=$ LSB | $\mathrm{H}[07: 00]$ |
| 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  | default value |

Table 33 Register HEADERX3 (address: B4h, default value: 00h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | don't care; HX31 = MSB | HX[31:24] |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 34 Register HEADERX2 (address: B5h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |  |  |
| x | x | x | x | x | x | x | x | don't care | HX[23:16] |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |  |  |

## $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ A-rate ${ }^{\text {TM }}$

 4-bit fibre optic transceiverTable 35 Register HEADERX1 (address: B6h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |  |  |
| x | x | x | x | x | x | x | x | don't care |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |  |  |

Table 36 Register HEADERX0 (address: B7h, default value: 00h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | don't care; HX00 = LSB | HX[07:00] |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 37 Register DMXCON (address: B8h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  | X | x | x | X |  | reserved |
|  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  | parallel bus swapping $\begin{aligned} & \text { RXPD0 }=\text { MSB; RXPD3 }=\text { LSB (swapped) } \\ & \text { RXPD3 }=\text { MSB; RXPD0 }=\text { LSB (normal) } \end{aligned}$ | RXBUSSWAP |
|  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  | mute parallel outputs enable mute; parallel outputs forced to logic 0 disable mute | DMXMUTE |
|  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  | enable byte alignment byte alignment enabled byte alignment disabled | ENBA |
| 1 0 |  |  |  |  |  |  |  | ENBA programming by $\mathrm{I}^{2} \mathrm{C}$-bus enable $\mathrm{I}^{2} \mathrm{C}$-bus programming enable programming by pins | I2CENBA |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ A-rate ${ }^{\text {TM }}$

 4-bit fibre optic transceiverTable 38 Register RXOCTDIV (address: C0h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | division ratio octave divider M ; octave selection <br> $\mathrm{M}=1$; octave number 0 <br> $\mathrm{M}=2$; octave number 1 <br> $\mathrm{M}=4$; octave number 2 <br> $\mathrm{M}=8$; octave number 3 <br> $M=16$; octave number 4 <br> $M=32$; octave number 5 <br> $M=64$; octave number 6 | RXDIV_M[2:0] |
| x | x | x | x | x |  |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 39 Register RXMAINDIV1 (address: C1h, default value: 01h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |  |  |
|  |  |  |  |  |  |  | x | division ratio divider N; RXN8 = MSB | RXN8 |  |  |
| x | x | x | x | x | x | x |  |  | default value |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |

Table 40 Register RXMAINDIV0 (address: C2h, default value: 00h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | division ratio divider N; RXN0 = LSB | RXN[7:0] |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 41 Register RXFRACN2 (address: C3h, default value: 80h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  | x | X | x | x | X | X | fractional divider; RXK21 = MSB | RXK[21:16] |
|  | X |  |  |  |  |  |  |  | reserved |
| 1 0 |  |  |  |  |  |  |  | RXNILFRAC control bit (NF) no fractional N functionality fractional N functionality | RXNILFRAC |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Table 42 Register RXFRACN1 (address: C4h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION |  |  |  | NAME |
| x | x | x | x | x | x | x | x | fractional divider | RXK[15:8] |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |  |  |  |

Table 43 Register RXFRACN0 (address: C5h, default value: 00h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | fractional divider; RXK0 = LSB | RXK[7:0] |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 44 Register DCRCON (address: C6h, default value: 0Ch)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | frequency window size; relative to bit rate 2000 ppm 1000 ppm 500 ppm 250 ppm | WINSIZE[2:0] |
|  |  |  |  | 1 <br> 0 |  |  |  | manual frequency window size selection <br> window size according to bits WINSIZE[2:0] (default value 1000 ppm); PLL frequency loosely coupled to reference crystal window size is 0 ppm ; PLL frequency directly synthesized from reference crystal | WINSIZE |
|  |  |  | 1 0 |  |  |  |  | WINSIZE control bit through $\mathrm{I}^{2} \mathrm{C}$-bus interface through external pin WINSIZE | I2CWINSIZE |
|  |  | 1 0 |  |  |  |  |  | automatic frequency window size selection enabled disabled | AUTOWIN |
| x | x |  |  |  |  |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |  | default value |

Table 45 Register LIMLOSCON (address: D1h, default value: 0Dh)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |  | DESCRIPTION |  | NAME

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  | 1 $0$ |  | LOS threshold level programming by $\mathrm{I}^{2} \mathrm{C}$-bus enable $\mathrm{I}^{2} \mathrm{C}$-bus programming; set level by register DOh <br> set level by applying analog reference voltage on pin LOSTH | I2CLOSTH |
|  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  | loss of signal detection hysteresis $\begin{aligned} & 0 \mathrm{~dB} \\ & 1 \mathrm{~dB} \\ & 2 \mathrm{~dB} \\ & 3 \mathrm{~dB} \\ & 4 \mathrm{~dB} \\ & 5 \mathrm{~dB} \\ & 6 \mathrm{~dB} \\ & 7 \mathrm{~dB} \end{aligned}$ | HTLCB[2:0] |
|  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  | enable slice level slice level enabled slice level disabled | SLEN |
|  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  | slice level sign positive slice level negative slice level | SLSGN |
| 1 0 |  |  |  |  |  |  |  | LOS level polarity inverted polarity normal polarity | LOSPOL |
| 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  | default value |

Table 46 Register LIMCON (address: D3h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & X \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & X \end{aligned}$ | amplifier octave selection <br> octave number 0; 1800 to $3200 \mathrm{Mbit} / \mathrm{s}$ octave number $1 ; 900$ to $1800 \mathrm{Mbit} / \mathrm{s}$ octave number 2; 450 to $900 \mathrm{Mbit} / \mathrm{s}$ octave number 3; 225 to $450 \mathrm{Mbit} / \mathrm{s}$ octave number $4 ; 30$ to $225 \mathrm{Mbit} / \mathrm{s}$ | AMP[2:0] |
| x | x | x | X | x |  |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Table 47 Register RXMFOUTC0 (address: D4h, default value: AAh)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | parallel data output polarity inverted normal | RXPDINV |
|  |  |  |  |  |  | 1 0 |  | parallel data output enable <br> enabled <br> disabled | RXPDEN |
|  |  |  |  |  | 1 0 |  |  | parallel clock output polarity inverted normal | RXPCINV |
|  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  | parallel clock output enable <br> enabled <br> disabled | RXPCEN |
|  |  |  | 1 0 |  |  |  |  | parity output polarity inverted normal | RXPARINV |
|  |  | 1 0 |  |  |  |  |  | parity output enable enabled disabled | RXPAREN |
|  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  | frame pulse output polarity inverted normal | RXFPINV |
| $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  |  | frame pulse output enable enabled disabled | RXFPEN |
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |  | default value |

Table 48 Register DDR\&RXPRSCL (address: D5h, default value: 20h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
|  |  |  |  | x | x | x | x |  | RXPRSCLINV |
|  |  |  | 1 |  |  |  | invert RX prescaler output <br> inverted <br> normal |  |  |
|  |  | 1 |  |  |  |  |  | enable RX prescaler output <br> enabled <br> disabled | RXPRSCLEN |

## $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ A-rate ${ }^{\text {TM }}$

 4-bit fibre optic transceiver| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| 1 |  |  |  |  |  |  |  | DDR clock frequency mode for RXPC <br> DDR mode enabled <br> normal operating mode |  |
| 1 |  |  |  |  | DDR programming by I2C-bus <br> enable I2C-bus programming <br> enable programming by pin ENDDR | I2CDDR |  |  |  |
| 0 |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 49 Register TXOCTDIV (address: EOh, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | division ratio octave divider M ; octave selection <br> $M=1$; octave number 0 <br> $\mathrm{M}=2$; octave number 1 <br> $\mathrm{M}=4$; octave number 2 <br> $\mathrm{M}=8$; octave number 3 <br> $M=16$; octave number 4 <br> $M=32$; octave number 5 <br> $M=64$; octave number 6 | TXDIV_M[2:0] |
| X | X | X | X | X |  |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 50 Register TXMAINDIV1 (address: E1h, default value: 01h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |  |  |
|  |  |  |  |  |  |  | x | division ratio divider N; TXN8 = MSB | TXN8 |  |  |
| x | x | x | x | x | x | x |  |  | desault value |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |

Table 51 Register TXMAINDIV0 (address: E2h, default value: 00h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | division ratio divider N; TXN0 = LSB | TXN[7:0] |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$

 4-bit fibre optic transceiverTable 52 Register TXFRACN2 (address: E3h, default value: 80h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  | X | X | X | x | X | x | fractional divider: TXK21 = MSB | TXK[21:16] |
|  | x |  |  |  |  |  |  |  | reserved |
| 1 0 |  |  |  |  |  |  |  | TXNILFRAC control bit (NF) no fractional N functionality fractional N functionality | TXNILFRAC |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 53 Register TXFRACN1 (address: E4h, default value: 00h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION |  |  |  | NAME |
| x | x | x | x | x | x | x | x | fractional divider | TXK $[15: 8]$ |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |  |  |  |

Table 54 Register TXFRACN0 (address: E5h, default value: 00h)

| BIT |  |  |  |  |  |  | PARAMETER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ | DESCRIPTION | NAME |
| x | x | x | x | x | x | x | x | fractional divider; TXK0 $=$ LSB | TXK[7:0] |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | default value |

Table 55 Register MUXCON1 (address: F0h, default value: 62h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | parallel INPUT bus swapping $\begin{aligned} & \text { TXPD0 }=\text { MSB; TXPD3 }=\text { LSB }(\text { swapped }) \\ & \text { TXPD3 }=\text { MSB; TXPD0 }=\text { LSB }(\text { normal }) \end{aligned}$ | TXBUSSWAP |
|  |  |  |  |  |  | 1 0 |  | parity polarity even parity odd parity | TXPAREVEN |
|  |  |  |  |  | 1 0 |  |  | parity programming by $\mathrm{I}^{2} \mathrm{C}$-bus by $\mathrm{I}^{2} \mathrm{C}$-bus interface by external pin PAREVEN | I2CTXPAREVEN |
|  |  |  |  | 1 0 |  |  |  | parallel clock input polarity inverted normal | TXPCINV |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$

4-bit fibre optic transceiver

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  | 1 0 |  |  |  |  | parallel data input polarity <br> inverted <br> normal | TXPDINV |
| X | x | x |  |  |  |  |  |  | reserved |
| 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |  | default value |

Table 56 Register MUXCON0 (address: F1h, default value: 02h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | parallel clock output phase <br> $90^{\circ}$ phase shift <br> $0^{\circ}$ phase shift | TXPCOPHASE |
|  |  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  | parallel clock direction co-directional clocking contra-directional clocking | CLKDIR |
|  |  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  | parallel clock direction programming $\mathrm{I}^{2} \mathrm{C}$-bus <br> by $\mathrm{I}^{2} \mathrm{C}$-bus interface <br> by external pin CLKDIR | I2CLKDIR |
|  |  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  | FIFO reset reset FIFO normal mode | FIFORESET |
|  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  | FIFO reset programming by $\mathrm{I}^{2} \mathrm{C}$-bus by $\mathrm{I}^{2} \mathrm{C}$-bus interface by external pin FIFORESET | I2CFIFORES |
|  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  | DDR clock frequency mode for TXPC DDR mode enabled normal mode | TXPCDDREN |
| x | X |  |  |  |  |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Table 57 Register TXMFOUTC (address: F2h, default value: A8h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  |  | X |  | reserved |
|  |  |  |  |  |  | 1 0 |  | DDR clock frequency mode for TXPCO DDR mode enabled normal mode | TXPCODDREN |
|  |  |  |  |  | 1 0 |  |  | parallel clock output polarity inverted normal | TXPCOINV |
|  |  |  |  | 1 0 |  |  |  | parallel clock output enable enabled disabled | TXPCOEN |
|  |  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  | prescaler output polarity inverted normal | TXPRSCLINV |
|  |  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  | prescaler output enable <br> enabled <br> disabled | TXPRSCLEN |
|  | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ |  |  |  |  |  |  | parity error output polarity inverted normal | TXPARERRINV |
| 1 0 |  |  |  |  |  |  |  | parity error output enable enabled disabled | TXPARERREN |
| 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  | default value |

Table 58 Register TXRFOUTC1 (address: F3h, default value: 4Bh)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  |  |  | x | x |  | reserved |
|  |  |  |  |  | 1 0 |  |  | serial output data polarity inverted normal | TXSDINV |
|  |  |  |  | 1 0 |  |  |  | enable serial data output <br> enabled <br> disabled | TXSDEN |
|  |  |  | 1 0 |  |  |  |  | clock and data output swap swapped clock and data output normal clock and data output | TXSDSCSWAP |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$

4-bit fibre optic transceiver

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  | 1 0 |  |  |  |  |  | serial clock output polarity <br> inverted <br> normal | TXSCINV |
|  | 1 0 |  |  |  |  |  |  | enable serial clock output <br> enabled <br> disabled | TXSCEN |
| 1 0 |  |  |  |  |  |  |  | serial clock output enable programming by $\mathrm{I}^{2} \mathrm{C}$-bus by $\mathrm{I}^{2} \mathrm{C}$-bus interface by external pin TXSC | I2CTXSCEN |
| 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |  | default value |

Table 59 Register TXRFOUTC0 (address: F4h, default value: 03h)

| BIT |  |  |  |  |  |  |  | PARAMETER |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DESCRIPTION | NAME |
|  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \end{aligned}$ | 0 | serial output signal amplitude minimum; 70 mV ( $p-\mathrm{p}$ ) default; 300 mV (p-p) maximum; 1100 mV (p-p) | RFS[3:0] |
|  |  | x | x |  |  |  |  |  | reserved |
|  | 1 0 |  |  |  |  |  |  | serial output termination <br> AC-coupled <br> DC-coupled | RFOUTTERMAC |
| x |  |  |  |  |  |  |  |  | reserved |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  | default value |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | analog supply voltage | -0.5 | +3.6 | V |
| $V_{\text {DD }}$ | digital supply voltage | -0.5 | +3.6 | V |
| $\mathrm{V}_{\mathrm{n}}$ | DC voltage on pins RXPC(Q), RXPD0(Q) to RXPD3(Q), RXFP(Q), RXPAR(Q), TXPARERR(Q), TXPCO(Q), RXPRSCL(Q) and TXPRSCL(Q) <br> on pins RXSD $(Q), \operatorname{CREF}(Q), \operatorname{TXPC}(Q), \operatorname{TXPD0}(Q)$ to TXPD3(Q), TXPAR(Q), UI, RREF, LOSTH, RSSI, LOS, CS, SDA, SCL, LMO to LM2, INT, ENRX, ENTX, WINSIZE, INWINDOW, ENDDR, LOWSWING, ENBA, PAREVEN, OVERFLOW, FIFORESET, ENTXSC, TXSD(Q), TXSC(Q), LOL, FREF0, FREF1, CLKDIR and IPUMP | $\left\lvert\, \begin{gathered} 0.7 \\ -0.5 \end{gathered}\right.$ | $V_{C C}+0.5$ $V_{C C}+0.5$ | V |
| $\mathrm{I}_{\mathrm{n}}$ | input current on pins RXPC(Q), RXPD0(Q) to RXPD3(Q), RXFP(Q), RXPAR(Q), TXPARERR(Q), TXPCO(Q), RXPRSCL(Q) and TXPRSCL(Q) <br> on pins $\operatorname{RXSD}(\mathrm{Q})$ and $\operatorname{CREF}(\mathrm{Q})$ <br> on pin INT <br> on pins TXPC(Q), TXPD0(Q) to TXPD3(Q) and TXPAR(Q) | $\begin{aligned} & -20 \\ & -30 \\ & -2 \\ & -25 \end{aligned}$ | $\begin{aligned} & +20 \\ & +30 \\ & +2 \\ & +25 \end{aligned}$ | mA <br> mA <br> mA <br> mA |
| $\mathrm{T}_{\text {amb }}$ | ambient temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}$ | junction temperature | - | 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | storage temperature | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

THERMAL CHARACTERISTICS

| SYMBOL | PARAMETER | CONDITIONS | VALUE | UNIT |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{R}_{\text {th }(j-a)}$ | thermal resistance from junction to ambient | notes 1 and 2 | 16 | K/W |

## Notes

1. In compliance with JEDEC standards JESD51-5 and JESD51-7.
2. Four-layer Printed-Circuit Board (PCB) in still air with 36 plated vias connected with the heatsink and the second and fourth layer in the PCB.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCD}}=\mathrm{V}_{\mathrm{CCO}}=3.14$ to $3.46 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{th}(\mathrm{j}-\mathrm{a})}<16 \mathrm{~K} / \mathrm{W}$; all characteristics are specified for the default test settings (see Table 60); all voltages are referenced to $\mathrm{V}_{\mathrm{EE}}$; positive currents flow into the device; unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies |  |  |  |  |  |  |
| $\mathrm{I}_{\text {CCA }}$ | analog supply current |  | 13 | 21 | 29 | mA |
| $\mathrm{I}_{\text {CCD }}$ | digital supply current | notes 1 and 2 | 350 | 395 | 456 | mA |
| $\mathrm{I}_{\mathrm{DD}}$ | digital supply current |  | 0 | 0.3 | 1 | mA |
| ICCO | supply current for clock generator |  | 41 | 55 | 64 | mA |
| ICC(tot) | total supply current | notes 1 and 2 | 404 | 471 | 550 | mA |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation | notes 1 and 2 | 1.3 | 1.6 | 1.8 | W |
| CMOS inputs: pins UI, CS, DR0 to DR2, LM0 to LM2, ENRX, ENTX, PAREVEN, WINSIZE, LOWSWING, FREF0, FREF1, ENBA, FIFORESET, CLKDIR, ENTXSC and ENDDR |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | LOW-level input voltage |  | - | - | $0.2 \mathrm{~V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage |  | $0.8 \mathrm{~V}_{\mathrm{CC}}$ | - | - | V |
| $\mathrm{I}_{\text {IL }}$ | LOW-level input current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -200 | - | - | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | HIGH-level input current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| CMOS outputs: pins LOS, INT, INWINDOW, LOL and OVERFLOW |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ | 0 | - | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH-level output voltage | $\mathrm{I}_{\mathrm{OH}}=-0.5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Open-drain output: pin INT |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ | 0 | - | 0.2 | V |
| IOH | HIGH-level output current | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Serial outputs: pins TXSD(Q) and TXSC(Q) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{o}}(\mathrm{p}-\mathrm{p})$ | default output voltage swing (peak-to-peak value) | single-ended with $50 \Omega$ external load; DC swing; note 3 | 220 | 300 | 380 | mV |
| $\mathrm{Z}_{0}$ | output impedance | single-ended to $\mathrm{V}_{\mathrm{CC}}$ | 40 | 50 | 60 | $\Omega$ |
| $\mathrm{t}_{\mathrm{r}}$ | rise time | 20\% to 80\% | - | 60 | 90 | ps |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\mathrm{TM}}$ 4-bit fibre optic transceiver

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{f}}$ | fall time | 80\% to 20\% | - | 60 | 90 | ps |
| $\mathrm{t}_{\mathrm{D}-\mathrm{C}}$ | data-to-clock delay | between differential crossovers; see Fig. 27 | -50 | - | +50 | ps |
| $\delta$ | duty cycle signal TXSC(Q) | between differential crossovers | 40 | 50 | 60 | \% |
| $\mathrm{f}_{\text {bit }}$ | output bit rate |  | 30 | - | 3200 | Mbit/s |
| Serial input: pins RXSD(Q) |  |  |  |  |  |  |
| $V_{i(p-p)}$ | input voltage swing (peak-to-peak value) | single-ended; note 4; PRBS (2 $2^{7}-1$ ) | 12 | - | 500 | mV |
| $\mathrm{V}_{\mathrm{i}(\text { (sens)(p-p) }}$ | input voltage sensitivity (peak-to-peak value) | single-ended; PRBS ( $2^{7}-1$ ) | - | 5 | 12 | mV |
| $\mathrm{V}_{\text {sl }}$ | typical slice level range | note 5 | -50 | - | +50 | mV |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance | differential | 80 | 100 | 120 | $\Omega$ |
| $\mathrm{f}_{\text {bit }}$ | input data rate |  | 30 | - | 3200 | Mbit/s |

LVDS outputs: pins RXPDO(Q) to RXPD3(Q), RXPC(Q), RXPAR(Q), $\operatorname{TXPARERR(Q),~RXPRSCL(Q),TXPRSCL(Q),~}$ RXFP(Q) and TXPCO(Q)

| $V_{\text {o(dif) }}$ | differential output voltage | $\mathrm{R}_{\mathrm{L}}=100 \Omega ; \text { DC-coupled }$ <br> low swing mode, DC high swing mode, DC | $\begin{aligned} & 250 \\ & 400 \end{aligned}$ | $\begin{aligned} & 300 \\ & 500 \end{aligned}$ | $\begin{aligned} & 360 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{o}(\mathrm{cm})}$ | common mode output voltage | $\mathrm{R}_{\mathrm{L}}=100 \Omega$, DC-coupled | 1.10 | 1.22 | 1.33 | V |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | rise and fall time | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{pF}$ | 100 | 200 | 250 | ps |
| $\mathrm{t}_{\mathrm{D}-\mathrm{C}}$ | data to clock delay | normal mode; see Fig. 28 | -200 | - | +200 | ps |
|  |  | DDR mode; see Fig. 28 | $1 / 4 T_{\text {clk }}-250$ | $1 / 4 \mathrm{~T}_{\text {clk }}-50$ | $1 / 4 \mathrm{~T}_{\mathrm{clk}}+150$ | ps |
| $\delta_{\text {RX }}$ | duty cycle RXPC(Q) | normal mode | 45 | 50 | 55 | \% |
|  |  | DDR mode | 47 | 50 | 53 | \% |
| $\delta_{\text {TX }}$ | duty cycle TXPCO(Q) | normal mode | 45 | 50 | 55 | \% |
|  |  | DDR mode | 47 | 50 | 53 | \% |
| skew | channel to channel skew | RXPD0 to RXPD3, RXPAR and RXFP; note 6 | - | - | 100 | ps |

LVDS inputs: pins TXPDO(Q) to TXPD3(Q), $\operatorname{TXPAR(Q)~and~TXPC(Q)~}$

| $\mathrm{V}_{\mathrm{i}}$ | input voltage <br> range |  | 0 | - | $\mathrm{V}_{\mathrm{CC}}$ | mV |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{i}(\mathrm{th})(\text { dif })}$ | differential input <br> voltage threshold | DC | -100 | - | +100 | mV |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ <br> 4-bit fibre optic transceiver

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ | input voltage swing (peak-to-peak value) | single-ended; note 6 | - | - | 1000 | mV |
| $\mathrm{V}_{\text {i }}$ (hys) | differential hysteresis input voltage | $\mathrm{T}_{\text {amb }}=0{ }^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 25 | - | - | mV |
|  |  | $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $0^{\circ} \mathrm{C}$ | 15 | - | - | mV |
| $\mathrm{z}_{\mathrm{i} \text { (dif) }}$ | differential input impedance |  | 80 | 100 | 120 | $\Omega$ |
| $\mathrm{th}_{\text {( }} \mathrm{cos}$ | hold time co-directional clocking | see Fig. 29 | - | 150 | 300 | ps |
| $\mathrm{t}_{\text {su(co) }}$ | set-up time co-directional clocking | see Fig. 29 | - | 20 | 300 | ps |
| $\mathrm{th}_{\text {(contra) }}$ | hold time contradirectional clocking | see Fig. 29 | - | -1100 | -850 | ps |
| $\mathrm{t}_{\text {su(contra) }}$ | set-up time contra-directional clocking | see Fig. 29 | - | 1300 | 1450 | ps |
| $\mathrm{th}_{\mathrm{h}(\mathrm{co}) \text { DDR }}$ | hold time co-directional clocking in DDR mode | $\begin{aligned} & \begin{array}{l} \text { f bit } \end{array}=124 \text { to } 800 \mathrm{Mbit} / \mathrm{s} ; \\ & \text { see Fig. } 29 \end{aligned}$ | - | $0.3 \mathrm{~T}_{\mathrm{clk}}+40$ | $0.3 \mathrm{~T}_{\text {clk }}+240$ | ps |
|  |  | $\mathrm{f}_{\text {bit }}=30$ to $124 \mathrm{Mbit} / \mathrm{s}$; see Fig.29; note 6 | - | 4780 | 5000 | ps |
| $\mathrm{t}_{\text {su(co) }{ }^{\text {DDR }}}$ | set-up time co-directional clocking in DDR mode | $\begin{aligned} & \text { f bit }=124 \text { to } 800 \mathrm{Mbit} / \mathrm{s} ; \\ & \text { see Fig. } 29 \end{aligned}$ | - | $-1 / 4 T_{c l k}-130$ | $-1 / 4 T_{c l k}+200$ | ps |
|  |  | $\mathrm{f}_{\text {bit }}=30$ to $124 \mathrm{Mbit} / \mathrm{s}$; see Fig.29; note 6 | - | -4560 | -3700 | ps |
| $\mathrm{th}_{\text {(contra) DDR }}$ | hold time contra-directional clocking in DDR mode | see Fig. 29 | - | $-1 / 4 \mathrm{~T}_{\mathrm{clk}}-1200$ | $-1 / 4 T_{\text {clk }}-1000$ | ps |
| $\mathrm{t}_{\text {su(contra) }{ }^{\text {DDR }}}$ | set-up time contra-directional clocking in DDR mode | see Fig. 29 | - | $1 / 4 \mathrm{~T}_{\mathrm{clk}}+1400$ | $1 / 4 \mathrm{~T}_{\text {clk }}+1600$ | ps |
| $\delta$ | duty cycle clock TXPC(Q) | note 6 | 40 | 50 | 60 | \% |
| Reference frequency input; pins $\operatorname{CREF}(\mathrm{Q})$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ | input swing (peak-to-peak value) | single-ended | 50 | - | 1000 | mV |
| $\mathrm{V}_{\mathrm{i}}$ | input voltage range | note 6 | $\mathrm{V}_{\mathrm{CC}}-1$ | - | $\mathrm{V}_{\mathrm{CC}}+0.25$ | V |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance | single-ended to $\mathrm{V}_{\mathrm{CC}}$ | 40 | 50 | 60 | $\Omega$ |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ <br> 4-bit fibre optic transceiver

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{f}_{\text {CREF }}$ | reference clock frequency accuracy | SDH/SONET <br> requirement | -20 | - | +20 | ppm |
| $\mathrm{f}_{\text {CREF }}$ | reference clock frequency | see Section "Reference clock programming"; $R=1,2,4,8,16 \text { or } 32$ | $18 \times \mathrm{R}$ | $19.44 \times \mathrm{R}$ | $21 \times \mathrm{R}$ | MHz |
| Reference voltage; pin RREF |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ref }}$ | reference voltage | $10 \mathrm{k} \Omega$ resistor to $\mathrm{V}_{\mathrm{EE}}$ | 1.17 | 1.21 | 1.26 | V |
| Received signal strength indicator; pin RSSI |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ | detectable input voltage swing on serial data input (peak-to-peak value) | single-ended | 5 | - | 500 | mV |
| $\mathrm{S}_{\mathrm{RSSI}}$ | RSSI sensitivity | see Fig. 4 | 15 | 17 | 20 | $\mathrm{mV} / \mathrm{dB}$ |
| $\mathrm{V}_{\text {RSSI(32mV) }}$ | output voltage | serial data input voltage $\begin{aligned} & \mathrm{V}_{\mathrm{i}}=32 \mathrm{mV} ; \\ & \text { PRBS }\left(2^{31}-1\right) \end{aligned}$ | 580 | 680 | 780 | mV |
| $\Delta \mathrm{V}_{\text {}}$ | output voltage variation | input 30 to $3200 \mathrm{Mbit} / \mathrm{s}$; PRBS(2 ${ }^{31}-1$ ); $\mathrm{V}_{\mathrm{CC}}=3.14 \text { to } 3.47 \mathrm{~V}$ $\Delta \mathrm{T}=120^{\circ} \mathrm{C}$ | -50 | - | +50 | mV |
| $\mathrm{Z}_{0}$ | output impedance |  | - | 1 | 10 | $\Omega$ |
| $\mathrm{I}_{\text {(source) }}$ | output source current |  | - | - | 1 | mA |
| $\mathrm{I}_{0(\text { sink })}$ | output sink current |  | - | - | 0.4 | mA |
| LOS detector |  |  |  |  |  |  |
| hys | hysteresis | note 7 | - | 3 | - | dB |
| $\mathrm{ta}_{\mathrm{a}}$ | assert time | $\Delta V_{i(p-p)}=3 \mathrm{~dB}$ | - | - | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}}$ | de-assert time | $\Delta V_{i(p-p)}=3 \mathrm{~dB}$ | - | - | 5 | $\mu \mathrm{s}$ |
| Clean-up PLL: pin IPUMP |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{cp} \text { (source) }}$ | charge pump source current | CLUPPLLHG $=0$ | - | -0.1 | - | mA |
|  |  | CLUPPLLHG = 1 | - | -1 | - | mA |
| $\mathrm{I}_{\text {cp(sink) }}$ | charge pump sink current | CLUPPLLHG = 0 | - | 0.1 | - | mA |
|  |  | CLUPPLLHG = 1 | - | 1 | - | mA |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ <br> 4-bit fibre optic transceiver

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Jitter characteristics |  |  |  |  |  |  |
| $\mathrm{J}_{\text {tol }}$ (p-p) | jitter tolerance to serial data input signal (peak-to-peak value) | $\begin{aligned} & \text { STM1/OC3 mode; } \\ & \text { PRBS(2 } \left.2^{23}-1\right) \\ & f=6.5 \mathrm{kHz} \\ & f=65 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | $\begin{array}{\|l\|} \hline 3 \\ 0.3 \\ 0.3 \end{array}$ | $\begin{aligned} & >10 \\ & >1 \\ & >0.5 \end{aligned}$ | $\left.\right\|_{-} ^{-}$ | UI <br> UI <br> UI |
|  |  | $\begin{aligned} & \text { STM4/OC12 mode; } \\ & \text { PRBS }\left(2^{23}-1\right) \\ & f=25 \mathrm{kHz} \\ & f=250 \mathrm{kHz} \\ & \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ | $\begin{array}{\|l\|} \hline 3 \\ 0.3 \\ 0.3 \end{array}$ | $\begin{aligned} & >10 \\ & >1 \\ & >0.5 \end{aligned}$ | $\left.\right\|_{-} ^{-}$ | UI <br> UI <br> UI |
|  |  | $\begin{aligned} & \text { STM16/OC48 mode; } \\ & \text { PRBS(23 }-1) \\ & f=100 \mathrm{kHz} \\ & f=1 \mathrm{MHz} \\ & f=20 \mathrm{MHz} \end{aligned}$ | $\begin{array}{\|l\|} \hline 3 \\ 0.3 \\ 0.3 \end{array}$ | $\begin{array}{\|l\|} \hline 10 \\ 1 \\ 0.5 \end{array}$ | $\left.\right\|_{-} ^{-}$ | UI <br> UI <br> UI |
| $J_{\text {gen }(p-p)}$ | jitter generation at serial data and clock output (peak-to-peak value) | STM1/OC3 mode; notes 8 and 9 $\begin{aligned} & f=500 \mathrm{~Hz} \text { to } 1.3 \mathrm{MHz} \\ & \mathrm{f}=12 \mathrm{kHz} \text { to } 1.3 \mathrm{MHz} \\ & \mathrm{f}=65 \mathrm{kHz} \text { to } 1.3 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{array}{\|l} 16 \\ 4 \\ 4 \\ \hline \end{array}$ | mUI <br> mUl <br> mUI |
|  |  | STM4/OC12 mode; notes 8 and 9 <br> $\mathrm{f}=1 \mathrm{kHz}$ to 5 MHz <br> $\mathrm{f}=12 \mathrm{kHz}$ to 5 MHz <br> $\mathrm{f}=250 \mathrm{kHz}$ to 5 MHz | $\left\lvert\, \begin{aligned} & - \\ & - \\ & - \end{aligned}\right.$ |  | $\begin{aligned} & 63 \\ & 13 \\ & 13 \end{aligned}$ | mUI <br> mUl <br> mUl |
|  |  |  | $\left.\right\|_{-} ^{-}$ | $\begin{aligned} & 32 \\ & 30 \\ & 6 \end{aligned}$ | $\begin{aligned} & 250 \\ & 50 \\ & 50 \end{aligned}$ | mUI <br> mUI <br> mUl |

## PLL characteristics receiver

| $\mathrm{t}_{\text {acq }}$ | acquisition time | $30 \mathrm{Mbit} / \mathrm{s} ;$ note 6 | - | - | 200 | $\mu \mathrm{~s}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{t}_{\text {acq(pc) }}$ | acquisition time at <br> power cycle | $30 \mathrm{Mbit} / \mathrm{s} ;$ note 6 | - | - | 10 | ms |
| $\mathrm{t}_{\text {acq(o) }}$ | acquisition time <br> octave change | $30 \mathrm{Mbit} / \mathrm{s} ;$ note 6 | - | - | 10 | $\mu \mathrm{~s}$ |

## ${ }^{12} \mathrm{C}$-bus input and output: pins SCL and SDA

| $\mathrm{V}_{\mathrm{IL}}$ | LOW-level input <br> voltage | - | - | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input <br> voltage |  | $0.8 \mathrm{~V}_{\mathrm{CC}}$ | - | - | V |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\mathrm{TM}}$ 4-bit fibre optic transceiver

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\text {hys }}$ | hysteresis of <br> Schmitt-trigger <br> inputs | note 6 | $0.05 \mathrm{~V}_{\mathrm{CC}}$ | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output <br> voltage on pin <br> SDA (open-drain) | $\mathrm{IOL}=3 \mathrm{~mA}$ | 0 | - | 0.4 | V |
| $\mathrm{I}_{\mathrm{LI}}$ | input leakage <br> current |  | -10 | - | +10 | pA |
| $\mathrm{C}_{\mathrm{i}}$ | input capacitance | note 6 | - | - | 10 |  |

$I^{2}$ C-bus timing; note 6

| $\mathrm{f}_{\text {SCL }}$ | SCL clock frequency |  | - | - | 100 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| t Low | SCL LOW time |  | 1.3 | - | - | $\mu \mathrm{s}$ |
| thd; STA | hold time START condition |  | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HIGH }}$ | SCL HIGH time |  | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {SU; }}$ STA | set-up time <br> START condition |  | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HD; DAT }}$ | data hold time |  | 0 | - | 0.9 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {SU;DAT }}$ | data set-up time |  | 100 | - | - | ns |
| $\mathrm{t}_{\text {Su; }}$ STO | set-up time STOP condition |  | 0.6 | - | - | $\mu \mathrm{S}$ |
| $\mathrm{tr}_{\mathrm{r}}$ | SCL and SDA rise time |  | 20 | - | 300 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | SCL and SDA fall time |  | 20 | - | 300 | ns |
| $\mathrm{t}_{\text {BUF }}$ | bus free time between STOP and START |  | 1.3 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{C}_{\mathrm{b}}$ | capacitive load for each bus line |  | - | - | 400 | pF |
| $\mathrm{t}_{\text {SP }}$ | pulse width of allowable spikes |  | 0 | - | 50 | ns |
| $\mathrm{V}_{\mathrm{nL}}$ | noise margin at LOW-level |  | $0.1 \mathrm{~V}_{\mathrm{Cc}}$ | - | - | V |
| $\mathrm{V}_{\mathrm{nH}}$ | noise margin at HIGH-level |  | $0.2 \mathrm{~V}_{\text {cc }}$ | - | - | V |

## Notes

1. For the typical specification LVDS outputs: $\operatorname{RXPAR}(Q), R X P R S C L(Q), \operatorname{TXPARERR}(Q), \operatorname{TXPCO}(Q)$ and TXPRSCL(Q) are disabled. Also serial output TXSC(Q) is disabled.
2. The following conditions are valid for the maximum specification and are additional to the default settings: bit CLUPPLLEN = 1 (clean-up PLL is enabled); bit CLUPPLLHG = 1 (high gain); line loop back is enabled; pin LOWSWING = LOW (high swing for LVDS outputs); bits RFS[3:0] = 1111 (maximum output swing for TXSD(Q) and

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

TXSC(Q). These maximum settings yield the following maximum specification values: $\mathrm{I}_{\mathrm{CCD}}=680 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{CC}(\text { tot })}=774 \mathrm{~mA}$ and $\mathrm{P}_{\text {tot }}=2.7 \mathrm{~W}$.
3. The output swing is adjustable between 70 mV (typical) and 1100 mV (typical) in 16 steps controlled by bits RFS[3:0] of the register TXRFOUTC0 (F4h).
4. The RF input is protected against a differential overvoltage; the maximum input current is 30 mA .
5. The slice level is adjustable in 256 steps controlled by register LIMSL (D2h).
6. Guaranteed by design.
7. The hysteresis is adjustable in 8 steps controlled by bits HTLCB[2:0] of register LIMLOSCON (D1h).
8. Reference frequency of 19.44 MHz , with a phase-noise of less than -140 dBc for frequencies of more than 12 kHz from the carrier (measured during 60 seconds, within the appropriate bandwidth).
9. For bit rates lower than $1.8 \mathrm{Gbit} / \mathrm{s}$, the jitter decreases by the octave division ratio M .

Table 60 Default test settings

| PIN | SETTING |
| :---: | :---: |
| UI = LOW | pre-programmed mode |
| DR0 = LOW, DR1 = HIGH, DR2 = LOW | STM16/OC48 |
| LM0 $=$ HIGH, LM1 $=$ HIGH, LM2 $=$ HIGH | normal mode |
| ENRX = HIGH | receiver enabled |
| ENTX = HIGH | transmitter enabled |
| ENDDR = LOW | DDR mode disabled |
| LOWSWING = HIGH | low LVDS swing |
| FREF0 $=$ HIGH, FREF1 $=$ HIGH | 19.44 MHz reference |
| RREF | $\mathrm{R}_{\text {RREF }}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {EE }}$ |
| IPUMP | open circuit |
| RSSI | open circuit |
| LOSTH | $\mathrm{V}_{\text {LOSTH }}=0.6 \mathrm{~V}$ |
| ENTXSC = HIGH | serial output clock enabled |
| WINSIZE = HIGH | 1000 ppm |
| ENBA $=$ HIGH | automatic byte alignment |
| PAREVEN = HIGH | even parity |
| $\operatorname{CREF}(\mathrm{Q})$ | AC-coupled, $\mathrm{f}_{\mathrm{i}}=19.44 \mathrm{MHz}, \mathrm{V}_{\mathrm{i}}=0.2 \mathrm{~V}(\mathrm{p}-\mathrm{p})$ single-ended |
| RXSD(Q) | input STM16; PRBS ( $\left.2^{23}-1\right)$ |
| RXPDO(Q) to RXPD3(Q), RXFP(Q), RXPAR(Q), RXPC(Q), TXPCO(Q), TXPARERR(Q), TXPRSCL(Q) and RXPRSCL(Q) | $100 \Omega$ differential outputs |
| TXPC(Q), TXPD0(Q) to TXPD3(Q) and TXPAR | open circuit |
| FIFORESET = LOW | normal mode |
| CLKDIR = HIGH | co-directional clocking |
| TXSD(Q) and TXSC(Q) | external load of $50 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ |
| CMOS outputs | not loaded |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



The timing is measured from the crossover point of the clock output signal to the crossover point of the data output (all signals are differential).
Fig. 27 Serial bus output timing.


The timing is measured from the crossover point of the clock output signal to the crossover point of the data output (all signals are differential).
Fig. 28 Parallel bus output timing.


The timing is measured from the crossover point of the reference signal to the crossover point of the input.
Fig. 29 Parallel bus co-directional (TXPC) and contra-directional (TXPCO) timing.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ <br> 4-bit fibre optic transceiver

## APPLICATION INFORMATION

## Calculations on the clean-up PLL

The important specifications of the clean-up PLL are the bandwidth ( $f_{-3 \mathrm{~dB}}$ ) and the jitter peaking. If these are known, the component parameters can be calculated. First assume that the bandwidth of the VCXO control input ( $\mathrm{f}_{-3 \mathrm{~dB}(\mathrm{vcxo})}$ ) is much higher than $\mathrm{f}_{-3 \mathrm{~dB}}$ and C 2 is left out. This simplifies the loop into a second order, type II PLL. In a second order PLL, the damping factor $\zeta$ determines the amount of peaking. To obtain peaking of less than 0.1 dB , $\zeta$ must be higher than 4.3. For peaking of less than $0.05 \mathrm{~dB}, \zeta$ must be higher than 6 . See Fig. 30 for an example.

Now R and C1 may be calculated with the following formulas:
$R=\frac{R D I V \times 2 \times \pi \times f_{-3 d B}}{K_{V C X O} \times I_{C P}}$
$\mathrm{C}_{1}=\frac{\mathrm{K}_{\mathrm{VCXO}} \times \mathrm{I}_{\mathrm{CP}} \times \zeta^{2}}{\operatorname{RDIV} \times \pi^{2} \times\left(\mathrm{f}_{-3 \mathrm{~dB}}\right)^{2}}$
Where:
RDIV $=$ reference divider ratio ( $1,2,4,8,16$ or 32)
$\mathrm{f}_{-3 \mathrm{~dB}}=$ clean-up PLL bandwidth in Hz
$\mathrm{K}_{\mathrm{VCXO}}=\mathrm{VCXO}$ gain in $\mathrm{Hz} / \mathrm{V}$
$\mathrm{I}_{\mathrm{CP}}=$ charge pump current in $\mathrm{A}(100 \mu \mathrm{~A}$ or 1 mA , depending on $\mathrm{I}^{2} \mathrm{C}$-bus bit CLUPPLLHG)
$\zeta=$ damping factor.
These formulas are valid if:

$$
\begin{aligned}
& \zeta \gg 1 \text { and } \\
& \mathrm{f}_{-3 \mathrm{~dB}(\mathrm{VCxO})}>2 \times \mathrm{f}_{-3 \mathrm{~dB}} \text { and } \\
& \frac{\mathrm{C} 1+\mathrm{C} 2}{2 \times \pi \times \mathrm{R} \times \mathrm{C} 1 \times \mathrm{C} 2}>2 \times \mathrm{f}_{-3 \mathrm{~dB}} .
\end{aligned}
$$

The transfer has a first order roll-off (i.e. $20 \mathrm{~dB} /$ decade), up to the bandwidth of the VCXO control input. If a second order roll-off is required C2 may be added, as long as
$\frac{\mathrm{C} 1+\mathrm{C} 2}{2 \times \pi \times \mathrm{C} 1 \times \mathrm{C} 2}>2 \times \mathrm{f}_{-3 \mathrm{~dB}}$
Example: The clean-up PLL uses a VCXO with a frequency of 20 MHz and has a gain $\mathrm{K}_{\mathrm{vcxo}}=2000 \mathrm{~Hz} / \mathrm{V}$. The bandwidth of the control input is $\mathrm{f}_{-3 \mathrm{~dB}(\mathrm{VCXO})}=10 \mathrm{kHz}$. Since the reference frequency is 20 MHz , the reference divider ratio RDIV $=1$. According to the specification, the maximum allowed jitter peaking is 0.1 dB . To add some margin the design is for less than 0.05 dB peaking, so $\zeta=6$. Also according to the specification, $\mathrm{f}_{-3 \mathrm{~dB}}$ should be less than 100 kHz . To satisfy the conditions as previously described, $\mathrm{f}_{-3} \mathrm{~dB}<0.5 \times \mathrm{f}_{-3} \mathrm{~dB}(\mathrm{VCXO})<5 \mathrm{kHz}$. To cope with component tolerances, $\mathrm{f}_{-3 \mathrm{~dB}(\mathrm{VCxO})}=2.5 \mathrm{kHz}$ is chosen.
$R=\frac{1 \times 2 \times \pi \times 2500}{2000 \times 100 \times 10^{-6}} \Omega=78540 \Omega$
$C_{1}=\frac{2000 \times 100 \mu \mathrm{~F} \times 6^{2}}{1 \times \pi^{2} \times 2500^{2}}=116.7 \mathrm{nF}$
Choosing $\mathrm{I}_{\mathrm{CP}}=1 \mathrm{~mA}$ yields $\mathrm{R}=7854 \Omega$ and
$\mathrm{C} 1=1.167 \mu \mathrm{~F}$.
To calculate $\mathrm{f}_{-3 \mathrm{~dB}}$ and $\zeta$, if R and C 1 are known, use the following formulas:
$\mathrm{f}_{-3 \mathrm{~dB}}=\frac{\mathrm{K}_{\mathrm{VCXO}} \times \mathrm{I}_{\mathrm{CP}} \times \mathrm{R}}{2 \times \pi \times \mathrm{RDIV}}$
$\zeta=\frac{\mathrm{R}}{2} \times \sqrt{\frac{\mathrm{K}_{\mathrm{VCXO}} \times \mathrm{I}_{\mathrm{CP}} \times \mathrm{C} 1}{\mathrm{RDIV}}}$

| $30 \mathrm{Mbit} / \mathrm{s}$ to $3.2 \mathrm{Gbit} / \mathrm{s}$ A-rate ${ }^{\mathrm{TM}}$ | TZA3015HW |
| :--- | :--- |
| 4-bit fibre optic transceiver |  |

$30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver


Fig. 30 Clean-up PLL jitter transfer.

## I/O CONFIGURATIONS



Fig. 31 Serial RF output (AC-coupled).

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 32 Serial RF output (DC-coupled).


Fig. 33 LVDS input.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver



Fig. 34 LVDS output (DC-coupled).


Fig. 35 LVDS output (AC-coupled).

| $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ | TZA3015HW |
| :--- | :--- |
| 4-bit fibre optic transceiver |  | 4-bit fibre optic transceiver



Fig. 36 Reference clock input.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## PACKAGE OUTLINE

HTQFP100: plastic thermal enhanced thin quad flat package; 100 leads; body $14 \times 14 \times 1 \mathrm{~mm}$; exposed die pad

| UNIT | A max. | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | c | $D^{(1)}$ | $\mathrm{D}_{\mathrm{h}}$ | $E^{(1)}$ | $E_{h}$ | e | $\mathrm{H}_{\mathrm{D}}$ | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | v | w | y | $Z_{\text {D }}{ }^{(1)}$ | $\mathrm{Z}_{\mathrm{E}}{ }^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 1.2 | $\begin{aligned} & 0.15 \\ & 0.05 \end{aligned}$ | $\begin{aligned} & 1.05 \\ & 0.95 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.27 \\ & 0.17 \end{aligned}$ | $\begin{aligned} & 0.20 \\ & 0.09 \end{aligned}$ | $\begin{aligned} & 14.1 \\ & 13.9 \end{aligned}$ | $\begin{aligned} & \hline 7.1 \\ & 6.1 \end{aligned}$ | $\begin{aligned} & 14.1 \\ & 13.9 \end{aligned}$ | $\begin{aligned} & \hline 7.1 \\ & 6.1 \end{aligned}$ | 0.5 | $\begin{aligned} & 16.15 \\ & 15.85 \end{aligned}$ | $\begin{aligned} & 16.15 \\ & 15.85 \end{aligned}$ | 1 | $\begin{aligned} & 0.75 \\ & 0.45 \end{aligned}$ | 0.2 | 0.08 | 0.08 | $\begin{aligned} & 1.15 \\ & 0.85 \end{aligned}$ | $\begin{aligned} & 1.15 \\ & 0.85 \end{aligned}$ | 7 <br> $0^{\circ}$ |

Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN <br> PROJECTION | ISSUE DATE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |  |
| SOT638-1 |  |  |  |  | - |  |

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## SOLDERING

## Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

## Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to $270^{\circ} \mathrm{C}$ depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below $225{ }^{\circ} \mathrm{C}\left(\mathrm{SnPb}\right.$ process) or below $245{ }^{\circ} \mathrm{C}$ (Pb-free process)
- for all BGA, HTSSON-T and SSOP-T packages
- for packages with a thickness 2.5 mm
- for packages with a thickness < 2.5 mm and a volume $\geq 350 \mathrm{~mm}^{3}$ so called thick/large packages.
- below $240^{\circ} \mathrm{C}\left(\mathrm{SnPb}\right.$ process) or below $260^{\circ} \mathrm{C}$ (Pb-free process) for packages with a thickness $<2.5 \mathrm{~mm}$ and a volume < $350 \mathrm{~mm}^{3}$ so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

## Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
- larger than or equal to 1.27 mm , the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
- smaller than 1.27 mm , the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.
The footprint must incorporate solder thieves at the downstream end.
- For packages with leads on four sides, the footprint must be placed at a $45^{\circ}$ angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at $250^{\circ} \mathrm{C}$ or $265^{\circ} \mathrm{C}$, depending on solder material applied, SnPb or Pb -free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

## Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage ( 24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to $300^{\circ} \mathrm{C}$.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and $320^{\circ} \mathrm{C}$.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE ${ }^{(1)}$ | SOLDERING METHOD |  |
| :---: | :---: | :---: |
|  | WAVE | REFLOW ${ }^{(2)}$ |
| BGA, HTSSON..T ${ }^{(3)}$, LBGA, LFBGA, SQFP, SSOP.. $T^{(3)}$, TFBGA, USON, VFBGA <br> DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS <br> PLCC(5), SO, SOJ <br> LQFP, QFP, TQFP <br> SSOP, TSSOP, VSO, VSSOP <br> CWQCCN..L(8), $\mathrm{PMFP}^{(9)}, \mathrm{WQCCN} . \mathrm{L}^{(8)}$ | not suitable <br> not suitable ${ }^{(4)}$ <br> suitable <br> not recommended ${ }^{(5)(6)}$ <br> not recommended ${ }^{(7)}$ <br> not suitable | suitable <br> suitable <br> suitable <br> suitable <br> suitable <br> not suitable |

## Notes

1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding $217^{\circ} \mathrm{C} \pm 10^{\circ} \mathrm{C}$ measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
5. If wave soldering is considered, then the package must be placed at a $45^{\circ}$ angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm ; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm .
7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm ; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm .
8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
9. Hot bar or manual soldering is suitable for PMFP packages.

## ADDITIONAL SOLDERING INFORMATION

The die pad has to be soldered to the PCB for thermal and grounding reasons.

## $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ 4-bit fibre optic transceiver

## DATA SHEET STATUS

| LEVEL | DATA SHEET STATUS ${ }^{(1)}$ | PRODUCT STATUS ${ }^{(2)(3)}$ | DEFINITION |
| :---: | :---: | :---: | :---: |
| I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. |
| II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. |
| III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

## Notes

1. Please consult the most recently issued data sheet before initiating or completing a design.
2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## DEFINITIONS

Short-form specification - The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## DISCLAIMERS

Life support applications - These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes - Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# $30 \mathrm{Mbit} / \mathrm{s}$ to 3.2 Gbit/s A-rate ${ }^{\text {TM }}$ <br> 4-bit fibre optic transceiver 

## PURCHASE OF PHILIPS I²C COMPONENTS

Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips' $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$ system provided the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ specification defined by Philips. This specification can be ordered using the code 939839340011.

## Philips Semiconductors - a worldwide company

## Contact information

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 402724825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.
The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.


[^0]:    (1) A-rate is a trademark of Koninklijke Philips Electronics N.V.

