

### AM / FM - PLL

### **Description**

The U4280BM is an integrated circuit in BICMOS technology for frequency synthesizer. It performs all the functions of a PLL radio tuning system and is controlled

WWW.DZSC

by I<sup>2</sup>C bus. The device is designed for all frequency synthesizer applications of radio receivers, as well as RDS (Radio Data System) applications.

#### **Features**

- Frequency range up to 150 MHz
- Pre-amplifier for AM and FM
- Fine tuning steps:  $AM \ge 1 \text{kHz}$  $FM \ge 2 \text{ kHz}$
- Two programmable 16-bit divider, adjustable from 2 to 65535

- Reference oscillator up to 15 MHz
- 5 programmable switching outputs, 4 are open drain outputs up to 15 V
- Phase detector with separate outputs for AM and FM
- Controlled via I<sup>2</sup>C bus

### **Ordering Information**

| Extended Type Number | Package | Remarks |
|----------------------|---------|---------|
| U4280BM-B            | DIP20   |         |
| U4280BM-BFL          | SO20    |         |

## **Block Diagram**



Figure 1. Block diagram



### **Pin Description**



| Figure | 2. F | Pinning |
|--------|------|---------|
|--------|------|---------|

| Pin | Symbol            | Function                   |
|-----|-------------------|----------------------------|
| 1   | $V_{\mathrm{DD}}$ | Supply voltage             |
| 2   | SCL               | I <sup>2</sup> C bus clock |
| 3   | SDA               | I <sup>2</sup> C bus data  |
| 4   | AS                | Address selection          |
| 5   | PRT               | Switching port             |
| 6   | SWO1              | Switching output 1         |
| 7   | SWO2              | Switching output 2         |
| 8   | SWO3              | Switching output 3         |
| 9   | AM/FM             | Switching output AM/FM     |
| 10  | FMOSC             | FM oscillator input        |
| 11  | GND2              | Ground 2 (analog)          |
| 12  | AMOSC             | AM oscillator input        |
| 13  | PDFMO             | FM analog output           |
| 14  | PDFM              | FM current output          |
| 15  | PDAM              | AM current output          |
| 16  | PDAMO             | AM analog output           |
| 17  | LD                | Lock detect                |
| 18  | OSCIN             | Oscillator input           |
| 19  | OSCOUT            | Oscillator output          |
| 20  | GND1              | Ground 1 (digital)         |

### **Functional Description**

The U4280BM is controlled via the 2-wire I<sup>2</sup>C bus. For programming there are one module address byte, two subaddress bytes and five data bytes.

The module address contains a programmable address bit A 1 which with address select input AS (Pin 4) makes it possible to operate two U4280BM-B in one system. If bit A 1 is identical with the status of the address select input AS, the chip is selected.

The subaddress determines which one of the data bytes is transmitted first. If subaddress of R-divider is transmitted, the sequence of the next data bytes is DB 0 (Status), DB 1 and DB 2.

If subaddress of N-divider is transmitted, the sequence of the next data bytes is DB 3 and DB 4. The bit organisation of the module address, subaddress and 5 data bytes are shown in figure 2 Each transmission on the I<sup>2</sup>C bus begins with the "START"-condition and has to be ended by the "STOP"-condition (see figure 3).

The integrated circuit U 4283 BM has two separate inputs for AM and FM oscillator. Pre-amplified AM signal is directed to the 16 bit N-divider via AM/FM switch, whereas (pre-amplified) FM signal is first divided by a fixed prescaler (:2). AM/FM switch is controlled by software. Tuning steps can be selected by 16 bit R-divider. Further there is a digital memory phase detector. There are two separate current sources for AM and FM amplifier (charge pump) as given in electrical characteristics. It allows independent adjustment of gain, whereby providing high current for high speed tuning and low current for stable tuning.





## **Bit Organization**

|                        | MSB            |           |      |       |            |           |           | LS       |
|------------------------|----------------|-----------|------|-------|------------|-----------|-----------|----------|
| Module address         | 1              | 1         | 0    | 0     | 1          | 0         | 0/1       | (        |
|                        | A7             | A6        | A5   | A4    | A3         | A2        | A1        | A        |
|                        |                |           |      |       |            |           |           |          |
| Subaddress (R-divider) | X              | X         | X    | X     | 0          | 1         | X         | y        |
|                        |                |           |      |       |            |           |           |          |
| Subaddress (N-divider) | X              | X         | X    | X     | 1          | 1         | X         | Σ        |
|                        |                |           |      |       |            |           |           |          |
|                        |                |           |      |       |            |           |           |          |
|                        | MSB            |           |      |       |            |           |           | LS       |
| Data byte 0 (Status)   | PRT            | SWO1      | SWO2 | SWO3  | AM/        | PD        | PD        | P        |
|                        | D7             | D6        | D5   | D4    | FM<br>D3   | ANA<br>D2 | POL<br>D1 | CU       |
|                        | <i>D1</i>      |           |      | Ът    | <i>D</i> 3 | D2        | _ D1      | <u> </u> |
|                        |                |           |      |       |            |           |           |          |
| Data byte 1            | 215            |           |      | R-div | vider      |           |           | 2        |
| •                      |                | 1         |      |       |            |           |           |          |
|                        |                |           |      |       |            |           |           |          |
|                        |                | R-divider |      |       |            |           |           |          |
| Data byte 2            | 27             |           |      | R-div | vider      |           |           | 2        |
| Data byte 2            | 27             |           |      | R-div | vider      |           |           | 2        |
| Data byte 2            | 2 <sup>7</sup> |           |      | R-div |            |           |           | 2        |

|          | LOW               | HIGH              |
|----------|-------------------|-------------------|
| AM/FM    | FM-operation      | AM-operation      |
| PD - ANA | PD analog         | TEST              |
| PD - POL | Negative polarity | Positive polarity |
| PD - CUR | Output current 2  | Output current 1  |

N-divider

Figure 3.

Data byte 4

20



## **Transmission Protocol**

|   | MSB LSB |   |            |   |        |   |        |   |        |   |   |
|---|---------|---|------------|---|--------|---|--------|---|--------|---|---|
| S | Address | Α | Subaddress | Α | Data 0 | Α | Data 1 | Α | Data 2 | Α | P |
|   | A7 A0   |   | R-divider  |   |        |   |        |   |        |   |   |

|   | MSB   | LSB |   |            |   |        |   |        |   |   |
|---|-------|-----|---|------------|---|--------|---|--------|---|---|
| S | Addı  |     | A | Subaddress | A | Data 3 | A | Data 4 | A | P |
|   | A7 A0 |     |   | N-divider  |   |        |   | A      |   |   |

S = Start P = Stop A = Acknowledge

Figure 4.

# **Absolute Maximum Ratings**

|                         | Parameters                      | Symbol            | Value                    | Unit |
|-------------------------|---------------------------------|-------------------|--------------------------|------|
| Supply voltage          | Pin 1                           | $V_{\mathrm{DD}}$ | -0.3 to +6               | V    |
| Input voltages          | Pins 2, 3, 4, 10, 12, 18 and 19 | $V_{\rm I}$       | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Output currents         | Pins 3, 5, 6, 7, 8 and 9        | I <sub>O</sub>    | −1 to +5                 | mA   |
| Output drain voltage    | Pins 6, 7, 8 and 9              | $V_{\mathrm{OD}}$ | 20                       | V    |
| Ambient temperature ra  | nge                             | T <sub>amb</sub>  | -25 to +85               | °C   |
| Storage temperature ran | ige                             | T <sub>stg</sub>  | -40 to +125              | °C   |

## **Thermal Resistance**

| Parameters       | Symbol            | Value | Unit |
|------------------|-------------------|-------|------|
| Junction ambient | R <sub>thJA</sub> | 160   | K/W  |



#### **Electrical Characteristics**

 $V_{DD} = 5 \text{ V}, T_{amb} = 25^{\circ}\text{C}, \text{ otherwise specified}$ 

| Parameters                         | Test Conditions / Pins                  | Symbol                             | Min.           | Тур. | Max.              | Unit     |
|------------------------------------|-----------------------------------------|------------------------------------|----------------|------|-------------------|----------|
| Supply voltage range               | Pin 1                                   | V <sub>DD</sub>                    | 4.5            | 5.0  | 5.5               | V        |
| Quiescent supply voltage           | Pin 1                                   | I <sub>DD</sub>                    |                | 6.0  | 11.6              | mA       |
| FM input sensitivity               | $R_G = 50 \Omega$ Pin 10                |                                    |                |      |                   |          |
|                                    | $f_i = 30 \text{ to } 60 \text{ MHz}$   | $V_{\rm I}$                        | 50             |      |                   | mV       |
|                                    | $f_i = 70 \text{ to } 120 \text{ MHz}$  | Vi                                 | 25             |      |                   | mV       |
|                                    | $f_i = 120 \text{ to } 130 \text{ MHz}$ | V <sub>i</sub>                     | 50             |      |                   | mV       |
| AM input sensitivity               | $R_G = 50 \Omega$ Pin 12                |                                    |                |      |                   |          |
|                                    | $f_i = 0.4 \text{ to } 35 \text{ MHz}$  | V <sub>i</sub>                     | 25             |      |                   | mV       |
| Oscillator input sensitivity       | $R_G = 50 \Omega$ Pin 18                |                                    |                |      |                   |          |
|                                    | $f_i = 0.1 \text{ to } 15 \text{ MHz}$  | Vi                                 | 100            |      |                   | mV       |
| Adjustable divider 1)              |                                         |                                    | 2              |      | 65535             |          |
| Switching output, PRT              | Pin 5                                   |                                    |                |      |                   |          |
|                                    | $I_H = 1 \text{ mA}$                    | V <sub>OH</sub>                    | $V_{DD} - 0.4$ |      |                   | V        |
|                                    | $I_L = 1 \text{ mA}$                    | $V_{OL}$                           |                |      | 0.4               | V        |
|                                    | $I_L = 0.1 \text{ mA}$                  | V <sub>OL</sub>                    |                |      | 0.1               | V        |
| SWO1 to SWO3, AM/FM                | Pins 6 to 9                             | ***                                |                |      | 0.4               | 3.7      |
| (open drain outputs)               | $I_L = 1 \text{ mA}$                    | V <sub>OL</sub>                    |                |      | 0.4               | V<br>V   |
| ID ( 1 : )                         | $I_L = 0.1 \text{ mA}$                  | V <sub>OL</sub>                    |                |      | 0.1               | V        |
| LD (open drain)                    | Pin 17                                  | 17                                 |                |      | 0.4               | 17       |
| Dhasa dataatan                     | $I_L = 1 \text{ mA}$                    | V <sub>OL</sub>                    |                |      | 0.4               | V        |
| Phase detector                     | D' 14                                   |                                    |                |      |                   |          |
| PDFM                               | Pin 14 Output current 1                 | T                                  | ±400           | ±500 | ±600              |          |
|                                    | Output current 2                        | I <sub>O1</sub><br>I <sub>O2</sub> | ±100           | ±125 | ±150              | μA<br>μA |
| PDAM                               | Pin 15                                  | 102                                | ±100           | 1123 | 1130              | μΛ       |
|                                    | Output current 1                        | I <sub>O1</sub>                    | ±75            | ±100 | ±100              | μΑ       |
|                                    | Output current 2                        | I <sub>O2</sub>                    | ±20            | ±25  | ±30               | μΑ       |
| Analog output                      | Pins 14 and 15 to V <sub>DD</sub>       | I <sub>13,16</sub>                 |                | -1   | -2                | mA       |
| Thursg suspec                      | Pins 14 and 15 to GND                   | I <sub>13,16</sub>                 | 0.1            | 0.5  | _                 | mA       |
| I <sup>2</sup> bus inputs SCL, SDA | H input voltage, Pins 2 and 3           | V <sub>IH</sub>                    | 3              |      | $V_{\mathrm{DD}}$ | V        |
| 1 ,                                | L input voltage, Pins 2 and 3           | $V_{IL}$                           | 0              |      | 1.5               | V        |
| Output voltage                     | $I_{SDAH} = 3 \text{ mA}$               | Vo                                 |                |      | 0.4               | V        |
| Clock frequency                    | Pin 2                                   | $f_{SCL}$                          | 0              |      | 110               | kHz      |
| Bus timing                         |                                         |                                    |                |      |                   |          |
| Rise time SCL, SDA                 |                                         | t <sub>r</sub>                     |                |      | 1                 | μs       |
| Fall time SCL, SDA                 |                                         | $t_{ m f}$                         |                |      | 300               | ns       |
| "H" phase SCL                      |                                         | t <sub>H</sub>                     | 4              |      |                   | μs       |
| "L" phase SCL                      |                                         | $t_{ m L}$                         | 4.7            |      |                   | μs       |
| Waiting time START                 |                                         | t <sub>wSTA</sub>                  | 4              |      |                   | μs       |
| Set up time START                  |                                         | thSTA                              | 4              |      |                   | us       |
| Set up time STOP                   |                                         | t <sub>sSTA</sub>                  | 4.7            |      |                   | μs       |
| Set up time DATA                   |                                         |                                    | 250            |      |                   | ns       |
| Hold time DATA                     |                                         | t <sub>sDAT</sub>                  | 0              |      |                   |          |
| Hold tille DAIA                    | <u> </u>                                | t <sub>hDAT</sub>                  | U              |      |                   | μs       |

<sup>1)</sup> FM input frequency is additionally divided by two (Pin 10).



# **Bus Timing**



Figure 5. Bus timing



Figure 6. Analog outputs PDFMA, PDAMA



# **Application Circuit**



Figure 7. Application circuit



## **Package Information**





### **Ozone Depleting Substances Policy Statement**

It is the policy of TEMIC TELEFUNKEN microelectronic GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

**TEMIC TELEFUNKEN microelectronic GmbH** semiconductor division has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

**TEMIC** can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice.

Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC products for any unintended or unauthorized application, the buyer shall indemnify TEMIC against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

TEMIC TELEFUNKEN microelectronic GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423