#### 7-BAND EVR FOR GRAPHIC EQUALIZER

#### **■ GENERAL DESCRIPTION**

The NJU7305 is a electrical variable resistor(EVR) incorporated 7-band each for left and right channels, especially apply to stereo type graphic equalizer.

It consists of input controller, channel/band/level selector, 14 latches and resistor network blocks of 7 bands each for left and right channels.

The boost and cut value for each band of each channel can be set independently to each other by the channel/band/level selector controlled by external controller.

The maximum boost and cut range is ±12dB and the boost and cut value is adjusted by ±2dB step.

#### PACKAGE OUTLINE





NJU7305M

NJU7305L

## **FEATURES**

- 7 Bands Each for Left and Right Channels
- Stereo Application Graphic Equalizer

Each Channel Independent Operation

- Maximum Boost and Cut --- ±12dB
- Boost and Cut Step --- ±2dB
- 8-bit Serial Data for the Equalizing
- Flat Level Setting Function
- Operating Voltage --- 7.5~15V
- Package OutlineSDMP 30 / SDIP 28
- C-MOS Technology

#### **BLOCK DIAGRAM**





### TERMINAL DESCRIPTION

| No       | Symbol                             | Function                                                                                       |  |  |  |
|----------|------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|
| 1        | V <sub>DD</sub>                    | Power source for Audio signal +7.5V                                                            |  |  |  |
| 18       | Vss                                | GND OV                                                                                         |  |  |  |
| 14       | Vee                                | Power source for Audio signal -7.5V                                                            |  |  |  |
| 15       | Vac                                | Power source for Logic +5.0V                                                                   |  |  |  |
| 2, 27    | N <sub>1</sub> L, N <sub>1</sub> R | Audio signal input terminal. Connect to Op-amp inverting input.                                |  |  |  |
| 3, 26    | N2L, N2R                           | Audio signal input terminal. Connect to Op-amp non-inverting input.                            |  |  |  |
| 4 to 10  | f <sub>L1</sub> to f <sub>L7</sub> | Band pass filter connecting terminal                                                           |  |  |  |
| 19 to 25 | fri to fri                         | ( 14 terminals for left/right)                                                                 |  |  |  |
| 112      | TEST1                              | Maker Testing terminals.<br>Normally (except testing) connects to the V <sub>DD</sub> terminal |  |  |  |
| . 13     | S                                  | Chip-select input terminal.                                                                    |  |  |  |
| 16       | DI                                 | Serial data input terminal.                                                                    |  |  |  |
| 17       | CLK                                | Clock signal input terminal.                                                                   |  |  |  |

#### **■ FUNCTIONAL DESCRIPTION**

### (1) Data set and code format

The setting of each band is performed by two signals of data and clock as shown in Fig.1. The 8 bits serial data including the information of channel selection (left/right), band selection and its gain are input from DI terminal.

The clock signal input from the CLK terminal shifts the serial data input form DI terminal into the shift register.

The 9th clock signal is used as latch pulse to latch all 8 bits of parallel data in the shift register.

All "1" of 8 bits code are special code to set OdB for all bands at once. This function is useful for Power On initialization or flat level setting.

# < Data and Shift Clock >



The shift clock should be risen after 1 \( \mu \) s from the data changing. \( t\_{sc} = 1 \( \mu \) s(MIN) \( t\_{DH} = 1 \( \mu \) s(MIN)

#### < Time Chart >



The 9th shift clock is used for the latch pulse. In this time the data must be "0" otherwise (the data is "1") the 9th clock shifts the data and the following clock signal latch the data when input data is "0".

If the error data is latched, the correct data must be set again from the top.

Note: The clock line should be shielded from the noise.

#### < Data Format >

The data is input by the LSB first format as shown bellow. And the gain data GD2 to GD0, left/right and band selection data are also shown in bellow.

| M | ISB · |        |     |          |       |    |    | LS | B |
|---|-------|--------|-----|----------|-------|----|----|----|---|
|   | SIGN  | GD2    | GD1 | GD0      | R/L   | A2 | A1 | A0 |   |
|   | +/-   | 0~12dB |     | ↓<br>R/L | f1~f7 |    |    | 7  |   |

| GAIN DATA CODE |      |     |     |     |  |  |  |
|----------------|------|-----|-----|-----|--|--|--|
| GAIN           | SIGN | GD2 | GD1 | GD1 |  |  |  |
| 12             | 0    | 1   | 1   | 0   |  |  |  |
| 10             | 0    | 1   | 0   | 1   |  |  |  |
| 8              | 0    | 1   | 0   | 0   |  |  |  |
| 6              | 0    | 0   | 11  | 1   |  |  |  |
| 4              | 0    | 0   | 1   | 0   |  |  |  |
| 2              | 0    | 0   | 0   | 1   |  |  |  |
| 0dB            | 0    | 0   | 0   | 0   |  |  |  |
| -2             | 1    | 0   | 0   | 1   |  |  |  |
| -4             | 1    | 0   | 1   | 0   |  |  |  |
| -6             | 1    | 0   | 1_  | 1   |  |  |  |
| -8             | 1    | 1   | 0   | 0   |  |  |  |
| -10            | 1    | 11  | 0   | 1   |  |  |  |
| -12            | 1    | 1   | 1   | 0   |  |  |  |

| R/L & | BAND S | ELECT | DATA C | ODE             |  |
|-------|--------|-------|--------|-----------------|--|
| R/L   | A2 .   | A1    | A0     | BAND            |  |
| 0     | 0      | 0     | 0      | f <sub>L7</sub> |  |
| 0     | 0      | 0     | 1      | f <sub>L6</sub> |  |
| 0     | 0      | 1     | 0      | f <sub>L5</sub> |  |
| 0     | 0      | 1     | 1      | f <sub>L4</sub> |  |
| 0     | 1      | 0     | 0      | fьз             |  |
| 0     | 1      | 0     | 1      | f <sub>L2</sub> |  |
| 0     | 1      | 1     | 0      | f <sub>L1</sub> |  |
| 1     | 1      | 1     | 0      | f <sub>R1</sub> |  |
| 1     | 1      | 0     | 1      | f <sub>R2</sub> |  |
| 1     | 1      | 0     | 0      | frs             |  |
| 1     | 0      | 1     | 1      | f <sub>R4</sub> |  |
| 1     | 0      | 1     | 0      | f <sub>R5</sub> |  |
| 1     | 0      | 0     | 1      | f <sub>R6</sub> |  |
| _1_   | 0      | 0     | 0      | f <sub>R7</sub> |  |

#### (2) Chip Select Function

S terminal is a chip select terminal. When the code "1" is input to the S terminal form CPU or other controller, the clock input is activated and the data will be written into the NJU7305(select status). When the code "0" is input to the S terminal, the clock input is not activated and the data will not be written into the NJU7305(unselect status).

| S terminal | mode     | function                                                                   |
|------------|----------|----------------------------------------------------------------------------|
| 1          | Select   | The clock input is activated and the data is written into the NJU7305.     |
| 0          | Unselect | The clock input is not activated and the data is written into the NJU7305. |

#### (3) Power on initialization

The NJU7305 is not incorporated the power on initialization circuits, so that the internal circuits are not defined when the power is turned on. Therefore all "1" of 8 bits serial data with shift clock and latch pulse (9th clock) are required to set the flat state as explained before.

The internal circuits of NJU7305 are initialized by the above operation, then following input will be accepted.

# MASSOLUTE MAXIMUM RATINGS

(Ta=25℃)

| PARAMETER                  | SYMBOL                           | R. ATINGS                                            | UNIT |  |
|----------------------------|----------------------------------|------------------------------------------------------|------|--|
| Cumply Valtage             | V <sub>DD</sub> -V <sub>EE</sub> | 16                                                   | V    |  |
| Supply Voltage             | Vac                              | Vss~Vss+7(VdD≥Vcc)                                   |      |  |
|                            | Vin                              | V <sub>ss</sub> -0.3~V <sub>cc</sub> +0.3 (DI,CLK,S) | V .  |  |
| Input Voltage              | VIN                              | VEE-0.3~VDD+0.3( N1L~ N2L,  N1R~ N2R)                | ν .  |  |
| Power Dissipation          | PD                               | 200                                                  | mW   |  |
| Operating Temperature Tope |                                  | −20 <b>~</b> +75                                     | ဇ    |  |
| Storage Temperature        | Tstg                             | -40 <b>∼</b> +125                                    | c    |  |

# ■ ELECTRICAL CHARACTERISTICS

 $(V_{ss}=0V,V_{dd}\geq V_{cc}>V_{ss}\geq V_{EE},Ta=25^{\circ}C)$ 

| PARAMETER           | SYMBOL                           | CONDITIONS                                        | MIN | TYP    | MAX    | UNIT |  |
|---------------------|----------------------------------|---------------------------------------------------|-----|--------|--------|------|--|
| Operating Voltage   | V <sub>DD</sub> -V <sub>EE</sub> | V <sub>EE</sub> ≧-7.5V                            | 7.5 | 10     | 15     | V    |  |
| Operating voltage   | Vcc                              | VEE = 7.5V                                        | 4.5 | 5.0    | 5.5    |      |  |
| Operating Current   | IDD                              | V <sub>DD</sub> -V <sub>EE</sub> =15V             |     |        | 1      | A    |  |
| operating ourrent   | loc                              | Vcc=5V                                            |     |        | 1      | mA   |  |
| Input Voltage       | Vih                              | CLK,DI,S 0.8Vcc                                   |     |        | Vcc    | v    |  |
| Input Voltage       | VIL                              | Terminals                                         | 0   |        | 0.2Vcc | V    |  |
| Input Pulse Width   | tpw                              | CLK                                               | 1   |        |        | μS   |  |
| Setup Time          | tsv                              | DI                                                | 1   |        |        | μS   |  |
| Holding Time        | t <sub>HLD</sub>                 | DI                                                | 1   |        |        | μS   |  |
| Operating Frequency | fopr                             | CLK:                                              |     |        | 330    | kHz  |  |
|                     | THD1                             | Flat Status, f=20kHz                              |     | 0.005  | 0.01   |      |  |
| Total Harmonics     | THD2                             | Flat Status, f= 1kHz                              |     | 0.0015 | 0.003  | %    |  |
| Distortion          | THD3                             | Boost Status, f=20kHz                             |     | 0.04   | 0.10   |      |  |
|                     | THD4                             | Boost Status, f= 1kHz                             |     | 0.015  | 0.03   |      |  |
|                     |                                  | (Circuit 1)                                       |     |        |        |      |  |
| Crosstalk           | CT                               | (Circuit 2)                                       |     | 55     |        | dB   |  |
| Setting Error       | ΔB                               | V <sub>DD</sub> -V <sub>EE</sub> =15V (Circuit 1) | -1  |        | 1      | dB   |  |
| Analog SW Off       | 1                                | f <sub>L1</sub> ~f <sub>L7</sub>                  |     |        | 10     | μA   |  |
| Leakage Current     | off                              | f <sub>R1</sub> ~f <sub>R7</sub>                  |     |        | 10     | мн   |  |

### **MEASUREMENT CIRCUITS**

# Circuit 1



# Circuit 2



5

#### APPLICATION CIRCUIT 1

< Single power supply operation >



- \*1) In order to reduce the pop-noise, connecting  $f_{\rm L}1\sim f_{\rm L}7$ ,  $f_{\rm R}1\sim f_{\rm R}7$  to 1/2  $V_{\rm DD}$  by  $1M\Omega$  resistance is recommended.
- \*2) The best conditions for 2dB/step are as follows:

 $V_{\rm DD} = 15V$ 

OP-amp feedback resistance:  $7.5k\Omega$ 

Equivalent LC resonant impedance:  $1k\Omega$ 

- \*3) TEST1 and TEST2 terminals are normally connecting to the  $V_{\text{DD}}$  terminal.
- \*4) In order to keep off noise input, connecting to 1/2  $V_{DD}$  by  $100k\Omega$  resistance is recommended.
- \*5) J-FET input OP-AMP is recommended.

#### APPLICATION CIRCUIT 2

< Dual power supply operation >



- \*1) In order to reduce the pop-noise, connecting  $f_L1\sim f_L7$ ,  $f_R1\sim f_R7$  to  $V_{\rm SS}$  by  $1M\Omega$  resistance is recommended.
- \*2) The best conditions for 2dB/step are as follows:

 $V_{DD} = 7.5V$ ,  $V_{EE} = -7.5V$ 

OP-amp feedback resistance:  $7.5k\Omega$ 

Equivalent LC resonant impedance:  $1k\Omega$ 

- \*3) TEST1 and TEST2 terminals are normally connecting to the  $V_{\mbox{\tiny DD}}$  terminal.
- \*4) In order to keep off noise input, connecting to 1/2  $V_{\rm DD}$  by  $100k\Omega$  resistance is recommended.
- \*5) J-FET input OP-AMP is recommended.

# **NJU7305**

# **MEMO**

[CAUTION]
The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.