UCC28610

## GREEN-MODE FLYBACK CONTROLLER

## FEATURES

- Cascoded Configuration Allows Fully Integrated Current Control Without External Sense Resistor
- Fast Start Up With Low Standby Power Achieved by Cascode Configuration
- Frequency and Peak Current Modulation for Optimum Efficiency Over Entire Operating Range
- Green-Mode (GM) Burst Switching Packets Improve No-Load Efficiency
- Advanced Overcurrent Protection Limits RMS Input and Output Currents
- Thermal Shutdown
- Timed Overload With Retry or Latch-Off Response
- Programmable Opto-Less Output Over-Voltage Protection
- Fast Latched Fault Recovery
- 8-Pin SOIC Package and 8-Pin PDIP Lead-Free Packages


## APPLICATIONS

- AC/DC Adapters, 12 W to 65 W
- High Efficiency Housekeeping and Auxillary Power Supplies
- Offline Battery Chargers
- Consumer Electronics (DVD Players, Set-Top Boxes, DTV, Gaming, Printers, etc.)


## DESCRIPTION

The UCC28610 brings a new level of performance and reliability to the AC/DC consumer power supply solution.

A PWM modulation algorithm varies both the switching frequency and primary current while maintaining discontinuous or transition mode operation over the entire operating range. Combined with a cascoded architecture, these innovations result in efficiency, reliability, and system cost improvements over a conventional flyback architecture.

The UCC28610 offers a predictable maximum power threshold and a timed response to an overload, allowing safe handling of surge power requirements. Overload fault response is user-programmed for retry or latch-off mode. Additional protection features include output overvoltage detection, programmable maximum on-time, and thermal shutdown.


These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ORDERING INFORMATION

| OPERATING <br> TEMPERATURE <br> RANGE, $\mathbf{T}_{\mathbf{A}}$ | PINS | PACKAGE | PACKAGE <br> LEAD | TRANSPORT MEDIA | UNITS | ORDERABLE PART <br> NUMBER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 8 | Plastic Small Outline SOIC | D | Tape and Reel | 2500 | UCC28610DR |
|  | 8 | Plastic Dual In-Line PDIP | P | Tube | 50 | UCC 28610 P |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

All voltages are with respect to GND, $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}<125^{\circ} \mathrm{C}$, all currents are positive into and negative out of the specified terminal (unless otherwise noted)

|  |  |  | UCC28610 | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | VDD | -0.5 to +25 |  |
|  |  | DRV, during conduction | -0.5 to +2.0 |  |
|  |  | DRV, during non-conduction | 20 |  |
| Inpu | Itage range | VGG ${ }^{(2)}$ | -0.5 to +16 | V |
|  |  | ZCD, MOT, CL ${ }^{(3)}$ | -0.5 to +7 |  |
|  |  | $\mathrm{FB}^{(3)}$ | -0.5 to +1.0 |  |
|  |  | VDD - VGG | -7 to +10 |  |
| Cont | ous input current | $\mathrm{IVGG}^{(2)}$ | 10 |  |
| Inpu | rrent range | $\mathrm{I}_{\mathrm{ZCD}}, \mathrm{I}_{\mathrm{MOT}}, \mathrm{I}_{\text {CL }}, \mathrm{I}_{\text {FB }}{ }^{(3)}$ | -3 to +1 | mA |
|  |  | DRV | -5 |  |
| Peak | put current | DRV, pulsed 200ns, 2\% duty cycle | -5 to +1.5 |  |
| $\mathrm{T}_{J}$ | Operating junction |  | -40 to +150 |  |
| $\mathrm{T}_{\text {stg }}$ | Storage temperat |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperatur |  | +260 |  |

(1) These are stress ratings only. Stress beyond these limits may cause permanent damage to the device. Functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods of time may affect device reliability
(2) Voltage on VGG is internally clamped. The clamp level varies with operating conditions. In normal use, VGG is current fed with the voltage internally limited
(3) In normal use, MOT, CL, ZCD, and FB are connected to resistors to GND and internally limited in voltage swing

## PACKAGE DISSIPATION RATINGS ${ }^{(1)(2)}$

| PACKAGE | $\theta_{J A}$, THERMAL IMPEDANCE JUNCTION TO AMBIENT, NO AIRFLOW ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) ${ }^{(1)}$ | $\theta_{\mathrm{JB}}$, THERMAL IMPEDANCE JUNCTION TO BOARD, NO AIRFLOW ( $\left.{ }^{\circ} \mathrm{C} / \mathrm{W}\right)^{(2)}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \text { POWER RATING } \\ (\mathrm{mW})^{(3)} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ \text { POWER RATING } \\ (\mathrm{mW})^{(3)} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{B}}=85^{\circ} \mathrm{C} \\ \text { POWR RATING } \\ (\mathrm{mW})^{(2)(3)} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SOIC-8 (D) | 165 | 55 | 606 | 242 | 730 |
| PDIP-8 (P) | 110 | 37 | 909 | 364 | 1080 |

(1) Tested per JEDEC EIA/JESD51-1. Thermal resistance is a function of board construction and layout. Air flow reducex thermal resistance. This number is included only as a general guideline; see TI document (SPRA953) IC Package Thermal Metrics.
(2) Thermal resistance to the circuit board is lower. Measured with standard single-sided PCB construction. Board temperature, $\mathrm{T}_{\mathrm{B}}$, measured approximately 1 cm from the lead to board interface. This number is provided only as a general guideline.
(3) Maximum junction temperature, $\mathrm{T}_{\mathrm{J}}$, equal to $125^{\circ} \mathrm{C}$

## RECOMMENDED OPERATING CONDITIONS

Unless otherwise noted, all voltages are with respect to $\mathrm{GND},-40^{\circ} \mathrm{C}<\mathrm{T}_{J}=\mathrm{T}_{\mathrm{A}}<125^{\circ} \mathrm{C}$. Components reference, Figure 1.

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VDD | Input voltage |  | 9 | 20 | V |
| VGG | Input voltage from | w- impedance source | 9 | 13 |  |
| $\mathrm{I}_{\mathrm{VGG}}$ | Input current from | high impedance source | 10 | 2000 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {MOT }}$ | Resistor to GND | Shutdown/Retry mode | 25 | 100 |  |
|  |  | Latch-off mode | 150 | 750 |  |
| $\mathrm{R}_{\mathrm{CL}}$ | Resistor to GND |  | 24.3 | 100 |  |
| $\mathrm{R}_{\mathrm{ZCD1}}$ | Resistor to auxilia | winding | 50 | 200 |  |
| $\mathrm{C}_{\text {VGG }}$ | VGG capacitor |  | 33 | 200 | nF |
| $\mathrm{C}_{\mathrm{BP}}$ | VDD bypass cap | or, ceramic | 0.1 | 1 | $\mu \mathrm{F}$ |



Figure 1. Recommended Operating Conditions Application

## ELECTROSTATIC DISCHARGE (ESD) PROTECTION

over operating free-air temperature range (unless otherwise noted)

|  | MAX | UNIT |
| :--- | :---: | :---: |
| ESD Rating, Human Body Model (HBM) | 2 | kV |
| ESD Rating, Charged Device Model (CDM) | 500 | V |

## ELECTRICAL CHARACTERISTICS

Unless otherwise stated: VDD $=12 \mathrm{~V}, \mathrm{VGG}=12 \mathrm{~V}, \mathrm{ZCD}=1 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, a $0.1-\mu \mathrm{F}$ capacitor between VDD and GND, a $0.1-\mu \mathrm{F}$ capacitor between VGG and GND, $\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega, \mathrm{R}_{\text {MOT }}=380 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \mathrm{T}_{J}=\mathrm{T}_{\mathrm{A}}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VDD and VGG SUPPLY |  |  |  |  |  |  |
| VGG ${ }_{\text {(OPERATING) }}$ | VGG voltage, operating | $\mathrm{VDD}=14 \mathrm{~V}, \mathrm{I}_{\mathrm{VGG}}=2.0 \mathrm{~mA}$ | 13 | 14 | 15 | V |
| VGG ${ }_{\text {(DISABLED }}$ | VGG voltage, PWM disabled | $\mathrm{VDD}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{VGG}}=15 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{FB}}=350 \mu \mathrm{~A}$ | 15 | 16 | 17 |  |
| $\Delta V G G$ | Rise in VGG clamping voltage during UVLO, GM, or Fault | VGG ${ }_{\text {(Disabled) }}$ - VGG ${ }_{\text {(OPERATING) }}$ | 1.75 | 2.00 | 2.15 |  |
| IVGG(SREG) | VGG shunt regulator current | $\begin{aligned} & \mathrm{VGG}=\mathrm{VGG}_{(\mathrm{DISABLED})}-100 \mathrm{mV}, \mathrm{VDD}= \\ & 12 \mathrm{~V} \end{aligned}$ |  | 6 | 10 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{VGG}_{(\text {(SREG }}$ | VGG shunt load regulation | $10 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{VGG}} \leq 5 \mathrm{~mA}, \mathrm{I}_{\mathrm{FB}}=350 \mu \mathrm{~A}$ |  | 125 | 200 | mV |
| VGG ${ }_{(\text {LREG })}$ | VGG LDO regulation voltage | $\mathrm{VDD}=20 \mathrm{~V}, \mathrm{I}_{\mathrm{VGG}}=-2 \mathrm{~mA}$ |  | 13 |  |  |
| VGG(LREG, DO) | VGG LDO Dropout Voltage | $\mathrm{VDD}-\mathrm{VGG}, \mathrm{VDD}=11 \mathrm{~V}, \mathrm{I}_{\mathrm{VGG}}=-2 \mathrm{~mA}$ | 1.5 | 2 | 2.5 |  |
| $\mathrm{VDD}_{(0 \mathrm{ON})}$ | UVLO turn-on threshold |  | 9.7 | 10.2 | 10.7 | V |
| $\mathrm{VDD}_{(\text {(OFF) }}$ | UVLO turn-off threshold |  | 7.55 | 8 | 8.5 |  |
| $\Delta \mathrm{VDD}_{(\text {(UVLO) }}$ | UVLO hysteresis |  | 1.9 | 2.2 | 2.5 |  |
| $\mathrm{I}_{\text {VDD(OPERATING) }}$ | Operating current | $\mathrm{VDD}=20 \mathrm{~V}$ | 2.5 | 3 | 3.7 | mA |
| $\mathrm{I}_{\mathrm{VDD}(\mathrm{GM})}$ | Idle current between bursts | $\mathrm{I}_{\text {FB }}=350 \mu \mathrm{~A}$ |  | 550 | 900 |  |
| $\mathrm{I}_{\text {VDD (UVLO) }}$ | Current for VDD < UVLO | $\mathrm{VDD}=\mathrm{VDD}_{(\mathrm{ON})}-100 \mathrm{mV}$, increasing |  | 225 | 310 |  |
| $\mathrm{R}_{\text {DS, ON(VDD) }}$ | VDD Switch on resistance, DRV to VDD | $V G G=12 \mathrm{~V}, \mathrm{VDD}=7 \mathrm{~V}, \mathrm{I}_{\mathrm{DRV}}=50 \mathrm{~mA}$ |  | 4 | 10 | $\Omega$ |
| $\mathrm{VDD}_{\text {(FAULT RESET) }}$ | VDD for fault latch reset |  | 5.6 | 6 | 6.4 | V |
| MODULATION |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{S}(\mathrm{HF})}{ }^{(1)}$ | Minimum switching period, frequency modulation (FM) mode | $\mathrm{I}_{\mathrm{FB}}=0 \mu \mathrm{~A},{ }^{(1)}$ | 7.125 | 7.5 | 7.875 |  |
| $\mathrm{t}_{\mathrm{S}(\mathrm{LF})}{ }^{(1)}$ | Maximum switching period, reached at end of FM modulation range | $\mathrm{I}_{\mathrm{FB}}=\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 3}-20 \mu \mathrm{~A},{ }^{(1)}$ | 31 | 34 | 38 | $\mu \mathrm{s}$ |
| I DRVpk(max) | Maximum peak driver current over amplitude modulation(AM) range | $\mathrm{I}_{\mathrm{FB}}=0 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega$ | 2.85 | 3 | 3.15 | A |
|  |  | $\mathrm{I}_{\mathrm{FB}}=0 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{CL}}=100 \mathrm{k} \Omega$ | 0.80 | 0.90 | 1.0 |  |
| $\mathrm{I}_{\mathrm{DRVpk}(\text { min })}$ | Minimum peak driver current reached at end of AM modulation range | $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 2}+10 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega$ | 0.7 | 0.85 | 1.1 |  |
|  |  | $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 2}+10 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{CL}}=100 \mathrm{k} \Omega$ | 0.2 | 0.33 | 0.5 |  |
| $\mathrm{K}_{P}$ | Maximum power constant | For $\mathrm{I}_{\mathrm{DRVpk}(\max )}=3 \mathrm{~A}$ | 0.54 | 0.60 | 0.66 | $\mathrm{W} / \mu \mathrm{H}$ |
| I DRVpk (absmin) | Minimum peak driver independent of $\mathrm{R}_{\mathrm{CL}}$ or AM control | $\mathrm{R}_{\mathrm{CL}}=\mathrm{OPEN}$ | 0.3 | 0.45 | 0.6 | A |
| $\mathrm{t}_{\text {BLANK(llim) }}$ | Leading edge current limit blanking time | $\mathrm{I}_{\mathrm{FB}}=0 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{CL}}=100 \mathrm{k} \Omega$, 1.2-A pull-up on DRV | 120 | 220 | 450 | ns |
| $\mathrm{V}_{\mathrm{CL}}$ | Voltage of CL pin | $\mathrm{I}_{\text {FB }}=0 \mu \mathrm{~A}$ | 2.94 | 3 | 3.06 | V |
|  |  | $\mathrm{I}_{\mathrm{FB}}=\left(\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 3}-20 \mu \mathrm{~A}\right)^{(1)}$ | 0.95 | 1 | 1.05 |  |
| $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 1}{ }^{(2)}$ | $\mathrm{I}_{\mathrm{FB}}$ range for FM modulation | $\mathrm{I}_{\mathrm{FB}}$ increasing, $\mathrm{t}_{\mathrm{S}}=\mathrm{t}_{\mathrm{S}(\mathrm{LF})}$, <br> $\mathrm{I}_{\mathrm{DRVpk}}=\mathrm{I}_{\mathrm{DRVpk}(\text { max })}$ | 145 | 165 | 195 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 2}-\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 1{ }^{(2)}}$ | $\mathrm{I}_{\mathrm{FB}}$ range for AM modulation | $\mathrm{t}_{\mathrm{S}}=\mathrm{t}_{\mathrm{S}(\mathrm{LF})}, \mathrm{I}_{\mathrm{DRV} \text { pk }}$ ranges from $\mathrm{I}_{\mathrm{DRV} \mathrm{pk}(\max )}$ to $\mathrm{I}_{\mathrm{DRVpk}(\min )}$ | 35 | 45 | 65 |  |
| $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 3}-\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 2}{ }^{(2)}$ | $\mathrm{I}_{\mathrm{FB}}$ range for Green Mode (GM) modulation | $\mathrm{I}_{\mathrm{FB}}$ increasing until PWM action is disabled entering a burst-off state | 50 | 70 | 90 |  |
| $\mathrm{I}_{\mathrm{FB}, \mathrm{GM}-\mathrm{HYST}}{ }^{(2)}$ | $\mathrm{I}_{\text {FB }}$ hysteresis during GM modulation to enter burst on and off states | $\mathrm{I}_{\mathrm{FB}}$ decreasing from above $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 3}$ | 10 | 25 | 40 |  |

[^0]
## ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise stated: VDD $=12 \mathrm{~V}, \mathrm{VGG}=12 \mathrm{~V}, \mathrm{ZCD}=1 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, a $0.1-\mu \mathrm{F}$ capacitor between VDD and GND, a $0.1-\mu \mathrm{F}$ capacitor between VGG and GND, $\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega, \mathrm{R}_{\text {MOT }}=380 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {FB }}$ | Voltage of FB pin | $\mathrm{I}_{\mathrm{FB}}=10 \mu \mathrm{~A}$ | 0.34 | 0.7 | 0.84 | V |
| ZERO CROSSING DETECTION |  |  |  |  |  |  |
| $\mathrm{ZCD}_{(\text {(TH) }}$ | ZCD zero crossing threshold | ZCD high to low generates switching period (ts has expired) | 5 | 20 | 50 | mV |
| ZCD ${ }_{\text {(CLAMP) }}$ | ZCD low clamp voltage | $\mathrm{I}_{\mathrm{ZCD}}=-10 \mu \mathrm{~A}$ | -200 | -160 | -100 | mV |
| ZCD ${ }_{(\text {START })}$ | ZCD voltage threshold to enable the internal start timer | Driver switching periods generated at start timer rate | 0.1 | 0.15 | 0.2 | V |
| $\mathrm{t}_{\mathrm{DLY}}$ (ZCD) | Delay from zero crossing to Driver turn-on | 150- $\Omega$ pull-up to 12-V on DRV |  | 150 |  | ns |
| $\mathrm{t}_{\text {WAIT(ZCD) }}$ | Wait time for zero crossing detection | Driver turn-on edge generated following $\mathrm{t}_{\mathrm{s}}$ with previous zero crossing detected | 2 | 2.4 | 2.8 | us |
| $\mathrm{t}_{\text {ST }}$ | Starter time-out period | ZCD $=0 \mathrm{~V}$ | 150 | 240 | 300 |  |
| DRIVER |  |  |  |  |  |  |
| $\mathrm{R}_{\text {DS(on)(DRV) }}$ | Driver on-resistance | $\mathrm{I}_{\mathrm{DRV}}=4.0 \mathrm{~A}$ |  | 90 | 190 | $\mathrm{m} \Omega$ |
| l DRV(OFF) | Driver off-leakage current | DRV $=12 \mathrm{~V}$ |  | 1.5 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {DS(on)(HSDRV) }}$ | High-side driver on-resistance | $\mathrm{I}_{\text {DRV }}=-50 \mathrm{~mA}$ |  | 6 | 11 | $\Omega$ |
| IDRV(DSCH) | DRV bulk discharge current | VDD open, DRV= 12 V , Fault latch set | 2 | 2.8 | 3.6 | mA |
| OVERVOLTAGE FAULT |  |  |  |  |  |  |
| ZCD (OVP) | Overvoltage fault threshold at ZCD | Fault latch set | 4.85 | 5 | 5.15 | V |
| tblank(ovP) | ZCD blanking and OVP sample time from the turn-off edge of DRV |  | 0.6 | 1 | 1.7 | $\mu \mathrm{s}$ |
| IzCD(bias) | ZCD Input bias current | $\mathrm{ZCD}=5 \mathrm{~V}$ | -0.1 | -0.05 | 0.1 | $\mu \mathrm{A}$ |
| OVERLOAD FAULT |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{FB}(\mathrm{OL})}$ | Current to trigger overload delay timer |  | 0 | 1.5 | 3 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{OL}}$ | Delay to overload fault | $\mathrm{I}_{\text {FB }}=0 \mathrm{~A}$ continuously | 200 | 250 | 325 |  |
| $\mathrm{t}_{\text {RETR }}$ | Retry delay in retry mode or after shutdown command | $\mathrm{R}_{\text {MOT }}=76 \mathrm{k} \Omega$ |  | 750 |  | ms |
| $\mathrm{R}_{\text {MOT(TH) }}$ | Boundary $\mathrm{R}_{\text {MOT }}$ between latch-off and retry modes | See ${ }^{(3)}$ | 100 | 120 | 150 | k $\Omega$ |
| SHUTDOWN THRESHOLD |  |  |  |  |  |  |
| $\mathrm{MOT}_{(\mathrm{SR})}$ | Shutdown-Retry threshold | MOT high to low | 0.7 | 1 | 1.3 | V |
| $\mathrm{I}_{\text {mot }}$ | MOT current when MOT is pulled low | $\mathrm{MOT}=1 \mathrm{~V}$ | -600 | -450 | -300 | $\mu \mathrm{A}$ |
| MAXIMUM ON TIME |  |  |  |  |  |  |
| $\mathrm{t}_{\text {MOT }}$ | Latch-OFF | $\mathrm{R}_{\text {MOT }}=383 \mathrm{k} \Omega$ | 3.43 | 3.83 | 4.23 | $\mu \mathrm{S}$ |
|  | Shutdown-retry | $\mathrm{R}_{\text {MOT }}=76 \mathrm{k} \Omega$ | 3.4 | 3.8 | 4.2 |  |
| MOT | MOT voltage |  | 2.7 | 3 | 3.3 | V |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| $\mathrm{T}_{\text {SD }}{ }^{(4)}$ | Shutdown temperature | $\mathrm{T}_{\mathrm{J}}$, temperature rising ${ }^{(4)}$ |  | 165 |  |  |
| $\mathrm{T}_{\text {SD_HYS }}{ }^{(4)}$ | Hysteresis | $T_{J}$, temperature falling, degrees belowT ${ }_{\text {SD }}{ }^{(4)}$ |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |

[^1]

Figure 2. FB Electrical Condition Detail

## DEVICE INFORMATION

## PIN CONFIGURATION



PIN DESCRIPTIONS

| NAME | PIN | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| CL | 3 | 1 | (Current Limit) This pin programs the peak primary inductor current that is reached each switching cycle. Program with a resistor between CL and GND. |
| DRV | 6 | O | (DRiVe) This pin drives the source of an external high voltage power MOSFET. The DRV pin carries the full primary current of the converter. Connect a Schottky diode between DRV and VDD to provide initial bias at start up. |
| FB | 1 | I | (FeedBack) The FB current, $\mathrm{I}_{\mathrm{FB}}$, commands the operating mode of the UCC28610. The FB voltage is always 0.7 V . This pin only detects current. |
| GND | 7 | - | (GrouND) This pin is the current return terminal for both the analog and power signals in the UCC28610. This terminal carries the full primary current of the converter. Separate the return path of the bulk capacitor from the return path of FB, ZCD, MOT, and CL. |
| MOT | 4 | 1 | (Maximum On Time) This pin has three functions: <br> 1. MOT programs the allowed maximum on-time, $\mathrm{t}_{\mathrm{MOT}}$, of the internal driver. <br> 2. MOT programs the converter's reaction to overload and power input under-voltage conditions with either a shutdown/retry response or a latch-off response. <br> 3. MOT can be used to externally shut down the power supply by pulling MOT to GND. When the pin is released, the converter will start after a restart delay, $\mathrm{t}_{\text {RETRY }}$. <br> Functions 1 and 2 are programmed with a resistor between MOT and GND. |
| VDD | 8 | - | This is the bias supply pin for the UCC28610. It can be derived from an external source or an auxiliary winding. This pin must be decoupled with a $0.1-\mu \mathrm{F}$ ceramic capacitor placed between VDD and GND, as close to the device as possible. |
| VGG | 5 | - | This pin provides a DC voltage for the gate of the external high voltage MOSFET. This pin must be decoupled with a $0.1-\mu \mathrm{F}$ ceramic capacitor placed between VGG and GND, as close to the device as possible. This pin also initiates start-up bias through a large value resistor that is connected to the input bulk voltage. |
| ZCD | 2 | 1 | (Zero Current Detection) This pin has two functions: <br> 1. ZCD senses the transformer reset based on a valid zero current detection signal. <br> 2. ZCD programs the output Over Voltage Protection (OVP) feature using a resistive divider on the primary side bias winding of the Flyback transformer. |

## TYPICAL CHARACTERISTICS

Unless otherwise stated: $\mathrm{VDD}=12 \mathrm{~V}, \mathrm{VGG}=12 \mathrm{~V}, \mathrm{ZCD}=1 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, a $0.1-\mu \mathrm{F}$ capacitor between VDD and GND, a $0.1-\mu \mathrm{F}$ capacitor between VGG and GND, $\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega, \mathrm{R}_{\text {MOT }}=380 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}$

## BIAS SUPPLY CURRENT <br> vs

BIAS SUPPLY VOLTAGE DURING OPERATION


Figure 3.
BIAS SUPPLY CURRENT
vs
TEMPERATURE DURING GREEN MODE


Figure 5.

BIAS SUPPLY CURRENT
vs
BIAS SUPPLY VOLTAGE DURING GREEN MODE


Figure 4.
OPERATIONAL Ivdd - BIAS CURRENT
vs
biAs voltage


Figure 6.

InSTRUMENTS

## TYPICAL CHARACTERISTICS (continued)

Unless otherwise stated: VDD $=12 \mathrm{~V}, \mathrm{VGG}=12 \mathrm{~V}, \mathrm{ZCD}=1 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, a $0.1-\mu \mathrm{F}$ capacitor between VDD and GND, a $0.1-\mu \mathrm{F}$ capacitor between VGG and GND, $\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega, \mathrm{R}_{\text {МОт }}=380 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}$


Figure 7.


Figure 9.

MINIMUM SWITCHING PERIOD
TEMPERATURE


Figure 8.
PEAK DRV CURRENT
FEEDBACK VURRENT


Figure 10.

## TYPICAL CHARACTERISTICS (continued)

Unless otherwise stated: VDD $=12 \mathrm{~V}, \mathrm{VGG}=12 \mathrm{~V}, \mathrm{ZCD}=1 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, a $0.1-\mu \mathrm{F}$ capacitor between VDD and GND, a $0.1-\mu \mathrm{F}$ capacitor between VGG and GND, $\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega, \mathrm{R}_{\text {МОт }}=380 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}$


InSTRUMENTS

## TYPICAL CHARACTERISTICS (continued)

Unless otherwise stated: VDD $=12 \mathrm{~V}, \mathrm{VGG}=12 \mathrm{~V}, \mathrm{ZCD}=1 \mathrm{~V}$, $\mathrm{FB}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, a $0.1-\mu \mathrm{F}$ capacitor between VDD and GND, a $0.1-\mu \mathrm{F}$ capacitor between VGG and GND, $\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega, \mathrm{R}_{\text {МОт }}=380 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}$


Figure 15.
SAFE OPERATING AREA
BOARD TEMPERATURE


Figure 17.


Figure 16.
THERMAL COEFFICIENT $-\theta_{\text {vs }}$ POWER DISSIPATION


Figure 18.

## Block Diagram



Figure 19. Symplified Block Diagram

## APPLICATION INFORMATION

## General Operation

The flyback converter is attractive for low power AC/DC applications because it provides output isolation and wide input operating abilities using a minimum number of components. Operation of the flyback converter in Discontinuous Conduction Mode (DCM) is especially attractive because it eliminates reverse recovery losses in the output rectifier and it simplifies control.
The UCC28610 is a flyback controller for 12-W to $65-\mathrm{W}$, peak AC/DC power supply applications that require both low AC line power during no-load operation and high average efficiency. This controller limits the converter to DCM operation. It does not allow Continuous Conduction Mode (CCM) operation. Forced DCM operation results in a uniquely safe current limit characteristic that is insensitive to AC line variations. The peak current mode modulator does not need slope compensation because the converter operates in DCM.
The operation of the UCC28610 is facilitated by driving the external high voltage MOSFET through the source. This configuration is called a cascode driver. It features fast start-up and low input power under no-load conditions without having high voltage connections to the control device. The cascode driver has no effect on the general operation of the flyback converter.
The feedback pin uses current rather than voltage. This unique feature minimizes primary side power consumption during no-load operation by avoiding external resistive conversion from opto-coupler current to voltage.
Average efficiency is optimized by the UCC28610 between peak power and $22 \%$ peak power with constant peak current, variable off-time modulation. This modulation tends to make the efficiency constant between $22 \%$ and $100 \%$ peak load, eliminating the need to over-design to meet average efficiency levels that are required by EnergyStar ${ }^{\text {TM }}$.

## Transformer Selection

To begin a power supply design, the power supply designer needs to know the peak power to be delivered by the converter, the input voltage range, the output voltage, and an estimate of the maximum allowable bulk voltage ripple. Select the maximum allowable stress voltage for the external power MOSFET. The stress voltage determines the reflected secondary voltage that resets the flyback transformer and the turn ratio between primary and secondary. A simplified diagram of the converter and its waveforms are shown in Figure 20.


Figure 20. Basic Flyback Converter and Waveforms at Peak Load and Minimum $V_{\text {buLk }}$ Voltage
Peak power is the maximum power level that must be regulated by the converter control system. Loads that last longer than the control loop time constant ( $100 \mu \mathrm{~s}-300 \mu \mathrm{~s}$ ) are directly considered "peak power". Loads lasting less than the control loop time constant can be averaged over the control loop time constant.

The minimum switching period is when the converter is operating in the Frequency Modulation (FM) mode, referred to as $\mathrm{t}_{\mathrm{S}(\mathrm{HF)} \text {. This switching period must equal the sum of the switching intervals at minimum input }}$ voltage, maximum load, as shown in Figure 20 and described in Equation 1. The switching intervals are $t_{\mathrm{ON}}$, the conduction time of the MOSFET; $\mathrm{t}_{\mathrm{DM}}$ the demagnetization time of the transformer and $\mathrm{t}_{\mathrm{DT}}$, the duration of the deadtime, equal to half of the resonant cycle, after the transformer is de-energized.

$$
\begin{equation*}
t_{S(H F)}=t_{\mathrm{ON}}+t_{D M}+t_{D T} \tag{1}
\end{equation*}
$$

Solve for the primary to secondary turn ratio, $\mathrm{N}_{\mathrm{PS}}$, using the minimum bulk voltage, $\mathrm{V}_{\mathrm{BuLK}(\text { min })}$, and the desired regulated output voltage of the converter, $\mathrm{V}_{\text {out }}$.
$N_{\text {PS }}=\frac{V_{\text {BULK(min) }}}{V_{\text {OUT }}}$

Assume a deadtime, $\mathrm{t}_{\mathrm{DT}}$, of $5 \%$ of the total minimum switching period to allow for variations in the output capacitance of the HVMOSFET and the leakage inductance value:

$$
\begin{equation*}
t_{D T}=0.05 \times t_{S(H F)} \tag{3}
\end{equation*}
$$

Using volt-seconds balance, set the volt-seconds on equal to the volt-seconds for demagnetizing and solve for the on-time:

$$
\begin{align*}
& V_{\text {BULK(min) })} \times t_{\text {ON }}=V_{\text {OUT }} \times N_{P S} \times t_{D M}  \tag{4}\\
& t_{\text {DM }}=t_{S(H F)}-t_{\text {ON }}-t_{D T}  \tag{5}\\
& t_{\text {ON }}=\frac{V_{\text {OUT }} \times N_{P S} \times\left(t_{S(H F)}-t_{D T}\right)}{V_{\text {BULK(min) })}+\left(V_{\text {OUT }} \times N_{P S}\right)} \tag{6}
\end{align*}
$$

The maximum input power, $\mathrm{P}_{\mathrm{IN}}$, to the converter, in addition to being equal to the output power divided by the overall efficiency, is always equal to:

$$
\begin{equation*}
P_{\text {IN }}=\frac{P_{\text {out }}}{\text { efficiency }}=\frac{\left(V_{\text {BULK(min) }} \times t_{\text {on }}\right)^{2}}{2 \times L_{M} \times t_{\text {S(HF) }}} \tag{7}
\end{equation*}
$$

Solve for the primary inductance value:

$$
\begin{equation*}
L_{M}=\frac{\left(V_{\text {BULK(min) }} \times t_{\text {ON }}\right)^{2}}{2 \times P_{\text {IN }} \times t_{S(H F)}} \tag{8}
\end{equation*}
$$

This equation is an approximation of the primary inductance value that is the best choice to minimize the primary side RMS current. In the actual circuit, when the resonance and delay due to leakage inductance can be measured, the magnetizing inductance value may need to be iterated for optimized low voltage switching.
Select the $C L$ resistor, $R_{C L}$, based upon the maximum power constant of the controller, $K_{P}$, The tolerance of $L_{M}$ should be considered (such as $10 \%$ lower for a typical inductor) and the minimum value of $\mathrm{L}_{\mathrm{M}}$ should be used to calculate the value of the CL resistor.

To avoid tripping the overload protection feature of the controller during the normal operating range, use the minimum value of $\mathrm{K}_{\mathrm{p}}$ from the Electrical Characteristics Table:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega \times \sqrt{\frac{\mathrm{K}_{\mathrm{P}} \times \mathrm{L}_{\mathrm{M}}}{\mathrm{P}_{\mathrm{IN}}}} \tag{9}
\end{equation*}
$$

Once $\mathrm{R}_{\mathrm{CL}}$ is selected, the peak DRV current is calculated using Equation 10:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{DRV}(\mathrm{PK})}=\frac{100 \mathrm{kV}}{\mathrm{R}_{\mathrm{CL}}} \tag{10}
\end{equation*}
$$

For high efficiency, the bias winding turn ratio, $\mathrm{N}_{\mathrm{PB}}$, should be designed to maintain the VDD voltage above the VGG clamp, which is equal to $\mathrm{VGG}_{\text {(DISABLED) }}$, when the converter is in burst mode. If VDD discharges below this value, minus the threshold voltage of the HVMOSFET, the HVMOSFET will turn on and linearly supply the VDD current from the high voltage rail instead of from the bias windings. Adding a zener diode on VDD will protect VDD from exceeding its absolute maximum rating in the event of a spike due to excess leakage inductance.

## Cascode Bias and Start-Up

The UCC28610 uses a cascode drive and bias to control the high voltage power MOSFET and provide initial bias at start-up. Thus, the external high voltage power MOSFET provides the start-up function in addition to the power switching function during converter operation. The cascode architecture utilizes a low voltage switch operating between ground and the source of a high voltage MOSFET (HVMOSFET) configured in a common gate configuration, as shown in Figure 21. There are some key points to note.

1. The gate of the external HVMOSFET is held at a DC voltage.
2. The HVMOSFET is driven through the source, not the gate.
3. The entire primary winding current passes through the internal low voltage Driver MOSFET (both DRV and GND pins).


Figure 21. Cascoded Architecture

The UCC28610 integrates the low voltage switch in the form of a $90-\mathrm{m} \Omega$ FET along with all associated current sensing and drive. The HVMOSFET is forced to track the fast internal low voltage driver. The drain-gate charge in the HVMOSFET does not affect the turn-off speed because the gate is connected to a low impedance DC source. The cascode configuration results in very fast turn-off of the HVMOSFET, which keeps MOSFET switching losses low.

Cascode drive circuits are well known for high speed voltage gain. This topology can have small signal bandwidth over 100 MHz and it can exhibit high frequency ringing. High frequency ringing can cause EMI problems and become destructive in some situations. The sub-intervals during and immediately following the turn-on and turn-off transients are particularly susceptible to oscillation. For avoidance or solutions, see the application section, Solving High Frequency Ringing.

The cascode configuration permits a unique start-up sequence that is fast yet low-loss. Start-up bias uses a low level bleed current from either the AC line or the rectified and filtered AC line, or bulk voltage (via $\mathrm{R}_{\text {START }}$ ) as shown in Figure 22. This current charges a small VGG capacitor, $\mathrm{C}_{V G G}$, raising the HVMOSFET gate. The VGG pin will typically draw approximately $6 \mu \mathrm{~A}$ (lVGG(SREG) $)$ during this time, allowing the bulk bias current to be small and still charge the VGG capacitor. The HVMOSFET acts as a source follower once VGG reaches the threshold voltage of the HVMOSFET. Then, the HVMOSFET will bring up the DRV voltage as VGG continues to rise. During this time the UCC28610 is in UVLO and the Enable PWM signal is low. This turns on the VDD switch connecting VDD to DRV, allowing VDD to rise with the source of the HVMOSFET and charging $\mathrm{C}_{\text {VDD }}$. An external Schottky diode, D1, is required between DRV and VDD. This diode passes potentially high switching currents that could otherwise flow through the body diode of the internal VDD Switch.


Figure 22. Start-Up Currents for the Cascode Architecture.

In order to achieve the lowest possible no-load power, select the number of turns in the bias winding so that VDD is higher than $16 \mathrm{~V}-\mathrm{V}_{\mathrm{TH}}$ of the HVMOSFET. A bias winding voltage between 17 V and 20 V usually achieves minimum loss. The bias winding often tracks the primary leakage inductance turn-off voltage spike. Place a 20-V Zener diode between VDD and GND in applications where heavy loads cause excessive VDD voltage.


Figure 23. Typical Start-Up Waveforms for a 17-V Bias Winding Voltage
Typical start-up waveforms are shown in Figure 23. As VGG rises, VDD will follow, minus the threshold voltage of the HVMOSFET. When VDD reaches approximately 10 V , the UCC28610 initiates switching. The bias supply current, IvDD, rises to its operating level and it is supplied from the VDD capacitor. Start-up times can be kept under 200 ms by selecting the VGG capacitor in the range of 33 nF to 1000 nF and selecting R $\mathrm{R}_{\text {START }}$ to have a current of $15 \mu \mathrm{~A}$ at the minimum AC line voltage. Select capacitor $\mathrm{C}_{\text {VDD }}$ to have enough capacitance to provide operating bias current to the controller for the time it takes the auxiliary winding to take over. No-load burst operation may impose a requirement for additional $\mathrm{C}_{\text {VDD }}$ capacitance.
The voltage on VGG is shunt regulated to 16 V whenever the PWM action is disabled. This is reduced to 14 V during switching to limit voltage stress on the gate of the external HVMOSFET. The external HVMOSFET should have a threshold voltage of less than 6 V in order to permit proper starting.

## Feedback Function

Modulation and modes are controlled by applying current to the FB pin. The FB pin is usually used to feed back the output error signal to the modulator. The UCC28610 uses internal current mirrors to apply the FB current to the Feedback Processing block, and then to the Frequency Modulator and Current Modulator blocks. The voltage of the FB pin is a constant 0.7 V . AC filtering of the output of the opto-coupler must be applied to the emitter of the opto-coupler, as shown in Figure 24. The corner frequency of the filter in Figure 24 should be at least a decade above the maximum switching frequency of the converter, as given in Equation 11. A $100-\mathrm{k} \Omega$ resistor, $\mathrm{R}_{\text {FB }}$, between the FB pin and GND prevents ground noise from resetting the overload timer by biasing the FB pin with a negative current. An opto-coupler with a low Current Transfer Ratio (CTR) often gives better no-load performance than a high CTR device due to the bias current of the secondary reference. The low CTR also offers better noise immunity than a high CTR device.


Figure 24. FB Details

$$
\begin{equation*}
f_{F B}=\frac{1}{2 \times \pi \times R_{F B \text { filter }} \times C_{F B \text { filter }}} \tag{11}
\end{equation*}
$$

## Modulation Modes

Under normal operating conditions, the FB current commands the operating mode of the UCC28610, as shown in Figure 25 and Figure 26. The FB current commands the UCC28610 to operate the converter in one of three modes: Frequency Modulation (FM) mode, Amplitude Modulation (AM) mode, and Green Mode (GM).
The converter operates in FM mode with a large power load ( $23 \%$ to $100 \%$ the peak regulated power). The peak HVMOSFET current reaches its maximum programmed value and FB current regulates the output voltage by varying the switching frequency, which is inversely proportional to $t_{s}$. The switching frequency range is nominally from 30 kHz ( $23 \%$ peak power) to 133 kHz ( $100 \%$ peak power). The maximum programmable HVMOSFET current, $\mathrm{I}_{\mathrm{DRV}, \mathrm{PK}(\text { max })}$, is set by a resistor on the CL pin, as described in Equation 10.
The converter operates in AM mode at moderate power levels ( $2.5 \%$ to $23 \%$ of the peak regulated power). The FB current regulates the output voltage by varying the peak HVMOSFET current from $33 \%$ to $100 \%$ of the maximum programmed value while the switching frequency is fixed at approximately 30 kHz . The UCC28610 modulates the voltage on the CL pin from 3 V to 1 V to vary the commanded peak current, as shown in Figure 25 and Figure 26.
The converter operates in GM at light load ( $0 \%$ to $2.5 \%$ of the peak regulated power). The FB current regulates the output voltage in the Green Mode with hysteretic bursts of pulses using FB current thresholds. The peak HVMOSFET current is $33 \%$ of the maximum programmed value. The switching frequency within a burst of pulses is approximately 30 kHz . The duration between bursts is regulated by the power supply control dynamics and the FB hysteresis. The UCC28610 reduces internal bias power between bursts in order to conserve energy during light-load and no-load conditions.


Figure 25. Modulation Control Blocks


Figure 26. Control Diagram with Operating Modes

## Primary Current Sense

The UCC28610 uses a current mirror technique to sense primary current in the Current Modulator. See Figure 27 for details. All of the primary current passes into the DRV pin, through the Driver MOSFET and out of the GND pin. The Driver MOSFET current is scaled and reflected to the PWM Comparator where it is compared with the CL current. At the beginning of each switching cycle a blanking pulse, $\mathrm{t}_{\mathrm{BLANK} \text {,(llim), }}$, of approximately 220 ns is applied to the internal current limiter to allow the driver to turn on without false limiting on the leading edge capacitive discharge currents normally present in the circuit.


Figure 27. CL pin and DRV Current Sense

## Zero Crossing Detection

The modulator requires three conditions in order to initiate the next switching cycle:

1. The time since the last turn-on edge must be equal to or greater than the time that is requested by the Feedback Processor as determined by the feedback current, $\mathrm{I}_{\mathrm{FB}}$.
2. The time since the last turn-on edge must be longer than the minimum period that is built into the UCC28610 (nominally $7.5 \mu \mathrm{~s}$ which equals 133 kHz ).
3. Immediately following a high-to-low zero crossing of the ZCD voltage. Or, it has been longer than $\mathrm{t}_{\text {wAIT,ZCD }}$ $(\sim 2.4 \mu \mathrm{~s})$ since the last zero crossing has been detected.
Every switching cycle is preceded by at least one zero crossing detection by the ZCD pin. The modulator allows the resonant ring to damp between pulses if the period needs to exceed the damping limit, allowing long pauses between pulses during no-load operation.
The switching frequency is not allowed to exceed 133 kHz (nominally). This sets the maximum power limit so that it will be constant for all bulk voltages that exceed the minimum line voltage value.
Figure 28 illustrates a set of switching cycle waveforms over a range of operating conditions. The UCC28610 is designed to always keep the inductor current discontinuous. This prevents current tailing during start-up or short circuit conditions and accommodates control of the maximum power delivered.


Figure 28. Switching Cycle Waveforms

Zero crossing is detected using a resistive divider across the bias winding, as shown in Figure 29. The bias winding operates in phase with the output winding. The ZCD function detects transformer demagnetization when the ZCD voltage has a high to low crossing of the $20-\mathrm{mV}$ ZCD threshold, ZCD $_{\text {TH. }}$. The voltage at the ZCD pin is internally clamped to contain negative excursions at -160 mV (ZCD CLAMP). A small delay, 50 ns to 200 ns , can be added with $\mathrm{C}_{\mathrm{ZCD}}$ to align the turn-on of the primary switch with the resonant valley of the primary winding waveform.


Figure 29. Zero Crossing Detection.

## Green Mode Operation

During light load operation the UCC28610 cycles between two states: GM-on and GM-off. The details are shown in Figure 30. During the GM-on state, the controller is active while the modulator issues a burst of one or more pulses. During the GM-off state the controller reduces its operating current and switching action is inhibited. The rate and duration of the on and off states are controlled by the current into the FB pin as it cycles between the two hysteretic thresholds separated by $\mathrm{I}_{\mathrm{FB}, \mathrm{GM}}$ _HYSt, the load current, the output filter capacitor, and the details of the feedback circuit.
During the GM-off state the VDD supply current is reduced to approximately $550 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{VDD}(\mathrm{GM})}$. The Enable PWM signal goes low which inhibits switching, sets the VGG shunt regulation to $\sim 16 \mathrm{~V}, \mathrm{VGG}$ (DISABLED), and turns on the VDD switch. The VGG node quickly charges to 16 V and the low VDD current is supplied from the VDD capacitor.
During the GM-on state the UCC28610 controls the peak primary current to $33 \%$ of $I_{\text {DRV, PK (max) }}$, at a $30-\mathrm{kHz}$ rate. When switching, the VGG shunt regulator pulls the VGG voltage down to $\sim 14 \mathrm{~V}$. VDD is charged by the auxiliary winding during this time as long as VDD does not discharge below 14 V . The converter's output voltage is charged until the feedback network forces the FB current to the GM off threshold, $\mathrm{I}_{\mathrm{FB}, \mathrm{CNR} 3}$, and puts the controller back into the GM off state.
At very light loads the time between PWM bursts can be long. To obtain the lowest no-load power, it is important that VDD not discharge below 16 V by more than the threshold voltage of the HVMOSFET or the HVMOSFET will turn-on and linearly supply the VDD current from the high-voltage bulk rail. The VDD voltage can be extended by increasing the $\mathrm{C}_{\text {VDD }}$ capacitance without significant impact on start-up time.


Figure 30. Green Mode Operation

## Maximum Power Limit

The suggested peak power range of the UCC28610 is 12 W to 65 W based on a universal AC line converter ( $90-\mathrm{VAC}$ to $265-\mathrm{VAC}$ input line voltage), using an external high voltage MOSFET with a voltage rating of 600 V . This power range may depend on application and external MOSFET stress voltage. Ultimately, the peak primary current is the limiting factor because this current must pass through the UCC28610. The limit on the peak primary current imposes a limit on the peak primary power. The peak power must be less than 65 W , not the average power. The peak power is defined as the highest power level where the controller must maintain regulation.

At all power levels, program the UCC28610 to control the power limit with the primary inductance, peak current and maximum switching frequency ( 133 kHz ). The peak programmed power level is given by Equation 7 . The accuracy of the power limit is twice as sensitive to $I_{D R V(P K)}$ errors than $L_{M}$ errors and $f_{s(\text { max })}$ errors. If the load demands more power than the programmed level, the power supply output voltage sags and the overload timer is initiated.

## Minimum Power Limit

The dynamics of the DRV current sense imposes the 12-W minimum power level limit for this controller. The power level limits are found from DRV current estimates for typical universal AC adapters that use a $600-\mathrm{V}$ MOSFET. The power range and its associated peak current range are given in Equation 12.

$$
\begin{align*}
& P_{I N} \geq 12 W \\
& I_{\text {DRV, }, P K(\text { min })} \geq 1 A \tag{12}
\end{align*}
$$

The minimum power level is due to a loss of linearity of the current mirror, as shown in Figure 31. A programmed $\mathrm{I}_{\mathrm{DRV}, \mathrm{PK}}$ level between 0.66 A and 1 A (by using $100 \mathrm{k} \Omega \leq \mathrm{R}_{\mathrm{CL}} \leq 150 \mathrm{k} \Omega$ ) allows only a $2: 1$ amplitude modulation range of the peak DRV current. The amplitude of $I_{\text {DRV }}$ modulates linearly if $I_{\text {DRV,PK }}$ is programmed within its recommended operating range ( $1.0 \mathrm{~A}<\mathrm{I}_{\mathrm{DRV}, \mathrm{PK}}<4.1 \mathrm{~A}$, corresponding to $100 \mathrm{k} \Omega>\mathrm{R}_{\mathrm{CL}}>24.3 \mathrm{k} \Omega$ respectively.


Figure 31. Dynamic Operating Range

## Fault Recovery

The UCC28610 reacts with the programmed overload response if the overload lasts longer than $t_{0 L}$ (nominally 250 ms ). The overload fault responses are either (1) latch-off or (2) shutdown/retry after a retry delay of 750 ms . The overload response is programmed with the MOT pin. The forced DCM feature prevents transformer saturation and limits the average and RMS output currents of the secondary winding of the transformer. Even under short circuit load conditions, the output current of the transformer is limited to the levels that are shown in Equation 13, where $N_{P S}$ is the primary-to-secondary turns ratio. Typical behavior for a shorted load is shown in Figure 32
$I_{S E C O N D A R Y, A V G(S H O R T E D L O A D)}=\frac{N_{P S} \times I_{D R V(P E A K)}}{2}$
$I_{S E C O N D A R Y, R M S(S H O R T E D L O A D)}=\frac{N_{P S} \times I_{D R V(P E A K)}}{\sqrt{3}}$
In shutdown/retry mode switching will be re-enabled after the $750-\mathrm{ms}$ retry delay. In latch-off mode, a $7.5-\mathrm{k} \Omega$ load is activated at the DRV pin upon the activation by a fault condition. The internal $7.5-\mathrm{k} \Omega$ load draws current from the bulk capacitor through the HVMOSFET and the transformer primary winding. The bias voltage, VDD, is also regulated by the HVMOSFET during the latch-off state. Once the AC line is removed, a $2.8-\mathrm{mA}$ current, $\mathrm{I}_{\mathrm{DRV}, \mathrm{DSCH}}$, will discharge the bulk capacitor. Ultimately, VDD will discharge when the bulk voltage becomes sufficiently low. A normal start-up cycle can occur if the input voltage is applied after VDD falls below the fault reset level, $\mathrm{VDD}_{\text {(FAULT RESET) }}$, which is approximately equal to 6 V .


Figure 32. Overload Behavior with a Shorted Output

## Maximum On-Time and Brown Out

The forced DCM feature provides protection against excessive primary currents in the event that the input voltage becomes very low. The highest possible secondary currents can be described by Equation 13. The UCC28610 adds further protection by allowing the user to program the maximum on-time.

The Maximum On-Time (MOT) function causes the converter to react as if there is an overload condition if the load is sufficiently large during a line sag condition. During low line conditions the MOT function limits the on-time of the primary switch which limits the peak current in the primary power stage. Figure 33 shows how the MOT period, $\mathrm{t}_{\text {MOT }}$, is programmed over the range of $1.5 \mu \mathrm{~s}$ to $5 \mu \mathrm{~s}$ for either range of programming resistors. The resistor range determines the controller's response to a sustained overload fault - to either Latch-off or to Shutdown/Retry, which is the same response for a line-sag, or brown out, condition.

## External Shutdown Using the MOT Pin

Many applications require the ability to shutdown the power supply with external means. This feature is easily implemented by connecting the collector and emitter of an NPN transistor between MOT and GND, respectively. The NPN transistor can be the photo-transistor of an opto-isolator for isolated applications.


Figure 33. Programming MOT and Overload Fault Response

## Over Voltage Detection

The UCC28610 controller monitors the output voltage by sampling the voltage at the auxiliary winding. The sampling time has a fixed delay of $1 \mu \mathrm{~s}$, $\mathrm{t}_{\text {BLANK,OVP, }}$ after the internal driver turns off. This allows the auxiliary winding to be sampled after the bias winding voltage settles from the transient. This same delay is used to blank the ZCD input to avoid unintended zero crossing detection should the ringing be large enough to cross the ZCD zero crossing threshold.
The output over-voltage (OV) threshold is set using the turn ratio of the auxiliary winding to the output secondary and a resistive divider into the ZCD input pin. The UCC28610 will always enter a latched-off state if it detects an OV condition. The VDD supply must cycle below the fault reset threshold to re-start in order to recover. The functionality of the over-voltage detection function is shown in Figure 34.


Figure 34. Output Over-Voltage Protection with ZCD Pin

## Solving for High Frequency Ringing

Cascode drive circuits are well known for high speed voltage gain. This topology can have small signal bandwidth well over 100 MHz and it can exhibit high frequency ringing. The internal HS Drive MOSFET shorts the gate to source of the external HVMOSFET during the turn-off interval of the switch cycle. This prevents the HVMOSFET from undesirably exciting the LC resonant circuit in the converter (the magnetizing inductance of the transformer and the stray drain capacitance). High frequency ringing can appear within the built-in dead-time between the turn-off of DRV and the turn-on of the HS Drive. A large amount of energy is transferred through the power components during this dead-time. Excessive high frequency ringing can cause EMI problems and become destructive in some situations.

## Identification of High Frequency Ringing

The high frequency ringing is the result of stray capacitances ringing with the stray inductance between the source of the HVMOSFET and the DRV pin. Low threshold voltage of the high voltage MOSFET and large peak DRV current can make the ringing worse. In destructive ringing situations, the converter may easily power up and attain regulation the first time, never to start-up again.
The ringing can be observed in either or both of the following conditions:

- The very first HVMOSFET turn-off event during a cold start of the converter (VGG > VDD).
- HVMOSFET turn-off edge under steady state, where the converter switches the HVMOSFET at the programmed $I_{\text {DRV,PK }}$ level (VDD > VGG).


## Avoid HF Ringing

High frequency ringing problems with cascode MOSFET drives can often be avoided. Many converters will not have this problem because they use an HVMOSFET with a large $\mathrm{V}_{\mathrm{th}}$, large $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$, low transconductance gain, or operate at low current. Ringing problems can also be avoided by minimizing stray inductance. The trace between the HVMOSFET source and the DRV pin must be kept very short, less than 1 cm . Do not add current probe loops to the source lead of the HVMOSFET. Do not place ferrite beads on the source lead of the HVMOSFET.
If ringing cannot be avoided, the most efficient and effective methods to solve ringing during switching transients are:

1. A ferrite chip or bead connected to the gate of the HVMOSFET,
2. A small capacitor connected from DRV to GND and
3. A gate turn-off resistor. These three techniques can be used separately or combined, as shown in Figure 35.


Figure 35. High Frequency Ringing Solutions, (a) ferrite chip, (b) CDRV and (c) RG-OFF

## Ferrite Chip or Bead Solution

The ferrite chip or bead connected to the gate of the HVMOSFET provides the best result because it suppresses ringing in the gate, source, and drain circuits of the HVMOSFET with minimal added losses. Select the ferrite chip for its resistance value in the ringing frequency range (for example, $60 \Omega$ at 100 MHz ). The peak current rating of the ferrite chip or bead must be sufficient for the drain - gate discharge current that occurs during the turn-off transient. Excessively large bead reactance can result in low frequency surges of VGG at peak load. Normally, good results can be achieved with a 0603 ferrite chip device.

## DRV Capacitor Solution

A capacitor between DRV and GND can reduce ringing on VGG. Select the DRV capacitor experimentally by observing the effect on the VGG pin during the first turn-off edge and during the turn-off edge at full load operation. The capacitor should be less than 3.3 nF so that it does not significantly reduce efficiency. Use a capacitor with a low Q, such as one with Y5V dielectric. This technique will not completely damp the ringing yet it can provide sufficient protection against stray inductance between the source of the HVMOSFET and the DRV pin.

## Gate Turn-Off Resistor Solution

A gate turn-off resistor in the range $0 \Omega<\mathrm{R}_{\mathrm{G} \text {-ofF }}<5 \Omega$ can damp ringing. The turn-off resistance is limited in order to prevent the stray source inductance of the HVMOSFET from over charging VGG through the body diode of the HS Drive MOSFET, in addition to any peak current error problems that would be caused by additional delay. The damping effect of the gate resistor works better in applications with low current and small source inductance.
A much larger resistance can be tolerated during the HVMOSFET turn-on transition due to DCM operation. The recommended turn-on resistance range is $0 \Omega<\mathrm{R}_{\mathrm{G}-\mathrm{ON}}<200 \Omega$ in order to prevent the turn-on delay from interfering with valley switching.

## Thermal Shutdown

The UCC28610 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown point, $T_{\text {sD }}$, the UCC28610 initiates a shutdown event and permits retry after the retry time, $\mathrm{t}_{\text {RETRY }}$. Shutdown/Retry cycles continue if the junction temperature is not less than $\mathrm{T}_{\mathrm{SD}}$ minus $\mathrm{T}_{\text {SD_HYST. }}$.

## Typical Schematic and Layout

It is possible to design a power supply on a single layer board using the UCC28610. Figure 36 and Figure 37 show an example of a typical layout and design, respectively. Proper use of ground planes can solve EMI and thermal problems. For best results, create a quiet ground plane for the components associated with pins 1 through 4. This offers shielding for the control signals. Also, do not extend the ground plane under heat sinks, thermistors or snubbers so that these components do not heat the UCC28610.


Figure 36. Typical Layout of the Device on a Single Layer PCB

NOTE:
The reference designators correspond to the components shown in the schematic of Figure 37.


Figure 37. Typical Design Schematic

## Terminal Components

Table 1. Terminal Components

| NAME | TERMINAL | DESCRIPTION |
| :---: | :---: | :---: |
| CL | 3 | $\begin{aligned} & \mathrm{R}_{\mathrm{CL}}=33.2 \mathrm{k} \Omega \times \sqrt{\frac{\mathrm{K}_{\mathrm{P}} \times \mathrm{L}_{\mathrm{M}}}{\mathrm{P}_{\mathrm{IN}}}} \\ & \mathrm{I}_{\mathrm{DRV}(\mathrm{PK})}=\frac{100 \mathrm{kV}}{\mathrm{R}_{\mathrm{CL}}} \end{aligned}$ <br> Where $\mathrm{K}_{\mathrm{P}}=0.54 \mathrm{~W} / \mu \mathrm{H}$ <br> $L_{M}$ is the minimum value of the primary inductance $\begin{aligned} & \mathrm{P}_{\mathrm{IN}}=\mathrm{P}_{\text {out }} / \eta \\ & \eta=\text { efficiency } \end{aligned}$ |
| DRV |  | $M_{1}$, power MOSFET with adequate voltage and current ratings, $\mathrm{V}_{\text {VGS }}$ must have at least $20-\mathrm{V}$ static rating. |
| DRV | 6 | $\mathrm{D}_{1}$, Schottky diode, rated for at least 30 V , placed between DRV and VDD |
| FB | 1 | 100 k , |
| GND | 7 | Bypass capacitor to VDD, $\mathrm{C}_{\mathrm{BP}}=0.1-\mu \mathrm{F}$, ceramic |
| MOT | 4 | For latch-off response to overcurrent faults: <br> $\mathrm{t}_{\text {MOT }}=$ user programmable maximum on-time after 250-ms delay. $\mathrm{R}_{\mathrm{MOT}}=\mathrm{t}_{\mathrm{MOT}} \times\left(1 \times 10^{11} \frac{\Omega}{s}\right)$ <br> where <br> - $150 \mathrm{k} \Omega \leq \mathrm{R}_{\text {MOT }} \leq 500 \mathrm{k} \Omega$ <br> For shutdown-retry response to overcurrent faults: $\mathrm{R}_{\mathrm{MOT}}=\mathrm{t}_{\mathrm{MOT}} \times\left(2 \times 10^{10} \frac{\Omega}{s}\right)$ <br> - $25 \mathrm{k} \Omega \leq \mathrm{R}_{\text {MOT }} \leq 100 \mathrm{k} \Omega$ and $\mathrm{t}_{\text {MOT }} \leq 5 \mu \mathrm{~s}$ |
| VDD | 8 | $\mathrm{C}_{\mathrm{VDD}}=\frac{\mathrm{I}_{\mathrm{VDD}(\mathrm{GM})} \times \mathrm{t}_{\mathrm{BURST}}}{\Delta \mathrm{VDD}_{(\mathrm{BURST})}}$ <br> where: <br> $\triangle \mathrm{VDD}_{\text {(BURST) }}$ is the allowed VDD ripple during burst operation $t_{\text {BURST }}$ is the estimated burst period, <br> The typical $\mathrm{C}_{\text {VDD }}$ value is approximately $48 \mu \mathrm{~F}$ <br> $\mathrm{D}_{\text {BIAS }}$ must have a voltage rating greater than: $V_{\text {DBIAS }} \geq V_{\text {OUT }} \frac{N_{P S}}{N_{P B}}+\frac{V_{\text {BULK (max }}}{N_{P B}}$ <br> where: <br> $V_{\text {DBIAS }}$ is the reverse voltage rating of diode $D_{2}$ <br> $\mathrm{V}_{\mathrm{BULK}(\max )}$ is the maximum rectified voltage of $\mathrm{C}_{\text {BULK }}$ at the highest line voltage |
| VGG | 5 | minimize the length of the $\mathrm{C}_{\mathrm{VGG}}$ connection to GND $\mathrm{C}_{\mathrm{VGG}}=\text { at least } 10 \times \mathrm{C}_{\mathrm{GS}} \text { of HVMOSFET, usually }$ $C_{V G G}=0.1 \mu \mathrm{~F} .$ |

Table 1. Terminal Components (continued)

| NAME | TERMINAL | DESCRIPTION |
| :---: | :---: | :---: |
| ZCD | 2 | $\begin{aligned} & \mathrm{R}_{\mathrm{ZCD} 1}=\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{F}}}{100 \mu \mathrm{~A}} \times \frac{\mathrm{N}_{\mathrm{PS}}}{\mathrm{~N}_{\mathrm{PB}}} \\ & \left.\mathrm{R}_{\mathrm{ZCD2}}=\frac{\mathrm{ZCD}}{\left(\mathrm{~V}_{\mathrm{OUT}(\mathrm{pk})} \times \mathrm{N}_{\mathrm{PS}}\right.} \frac{\mathrm{N}_{\mathrm{ZCD}}}{}\right)-\mathrm{ZCD} \mathrm{OVP} \end{aligned}$ |
|  |  | where: <br> $\mathrm{V}_{\text {OUT }}$ is the average output voltage of the secondary $\mathrm{V}_{\mathrm{F}}$ is the forward bias voltage of the secondary rectifier $V_{\text {OUT,PEAK }}$ is the desired output overvoltage fault level |

Note 1. Refer to the Electrical Characteristics table for all constants and measured values, unless otherwise noted.
Note 2. Refer to Figure 1 for all component locations in the Table 1.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UCC28610DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UCC28610DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 |

D (R-PDSO-G8)
PLASTIC SMALL-OUTLINE PACKAGE


4040047-3/J 09/09
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $.006(0,15)$ per end.
D Body width does not include interlead flash. Interlead flash shall not exceed $.017(0,43)$ per side.
E. Reference JEDEC MS-012 variation AA.


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated Tl product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of Tl products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific Tl products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

## Amplifiers

Data Converters
DLP® Products
DSP
Clocks and Timers
Interface
Logic
Power Mgmt
Microcontrollers
RFID
RF/IF and ZigBee® Solutions
amplifier.ti.com
dataconverter.ti.com
www.dlp.com
dsw.ti.com
www.ti.com/clocks
nterface.ti.com
ogic.ti.com
oower.ticom
microcontroller.ti.com
www.ti-rfid.com
www.ti.com/lprt

| Applications |  |
| :---: | :---: |
| Audio | www.ti.com/audio |
| Automotive | www.ticom/automotiva |
| Broadband | www.ti.com/broadband |
| Digital Control | www.ti.com/digitalcontro |
| Medical | www.ti.com/medica |
| Military | www.ti.com/military |
| Optical Networking | www.ti.com/opticalnetwork |
| Security | Www.ti.com/security |
| Telephony | Www.ti.com/telephony |
| Video \& Imaging | www.ti.com/vided |
| Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2009, Texas Instruments Incorporated


[^0]:    (1) $t_{s}$ sets a minimum switching period. Following the starting edge of a PWM on time, under normal conditions, the next on time is initiated following the first zero crossing at ZCD after $t_{S}$. The value of $t_{S}$ is modulated by $I_{F B}$ between a minimum of $t_{S(H F)}$ and a maximum of $t_{S(L F)}$ In normal operation, $\mathrm{t}_{\mathrm{S}(\mathrm{HF})}$ sets the maximum operating frequency of the power supply and $\mathrm{t}_{\mathrm{S}(\mathrm{LF})}$ sets the minimum operating frequency of the power supply.
    (2) Refer to Figure 2

[^1]:    (3) A latch-off or a shutdown and retry fault response to a sustained overload is selected by the range of $\mathrm{R}_{\text {MOT }}$.

    To select the latch-off mode, $R_{\text {MOT }}$ should be greater than $150 \mathrm{k} \Omega$ and $\mathrm{t}_{\text {MOT }}$ is given by $\mathrm{R}_{\text {MOT }} \times\left(1.0 \times 10^{-11}\right)$.
    To select the shutdown-retry mode, $R_{\text {MOT }}$ should be less than $100 \mathrm{k} \Omega$ and $t_{\text {MOT }}$ is given by $R_{\text {MOT }} \times\left(5.0 \times 10^{-11}\right)$.
    (4) Thermal shutdown occurs at temperatures higher than the normal operating range. Device performance at or near thermal shutdown temperature is not specified or assured.

