

February 1998 Revised July 2000

# 74VHC161284 IEEE 1284 Transceiver

#### **General Description**

The VHC161284 contains eight bidirectional data buffers and eleven control/status buffers to implement a full IEEE 1284 compliant interface. The device supports the IEEE 1284 standard and is intended to be used in Extended Capabilities Port mode (ECP). The pinout allows for easy connection from the Peripheral (A-side) to the Host (cable side).

Outputs on the cable side can be configured to be either open drain or high drive ( $\pm$  14 mA). The pull-up and pull-down series termination resistance of these outputs on the cable side is optimized to drive an external cable. In addition, all inputs (except HLH) and outputs on the cable side contain internal pull-up resistors connected to the  $V_{CC}$  supply to provide proper termination and pull-ups for open drain mode.

Outputs on the Peripheral side are standard LOW-drive CMOS outputs. The DIR input controls data flow on the  $A_1-A_8/B_1-B_8$  transceiver pins.

#### **Features**

- Supports IEEE 1284 Level 1 and Level 2 signaling standards for bidirectional parallel communications between personal computers and printing peripherals
- Replaces the function of two (2) 74ACT1284 devices
- All inputs have hysteresis to provide noise margin
- B and Y output resistance optimized to drive external cable
- B and Y outputs in high impedance mode during power
- Inputs and outputs on cable side have internal pull-up
- Flow-through pin configuration allows easy interface between the Peripheral and Host

### **Ordering Code:**

| Ordering Number | Package Number | Package Description                                                                       |
|-----------------|----------------|-------------------------------------------------------------------------------------------|
| 74VHC161284MEA  | MS48A          | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300 Wide                     |
| 74VHC161284MTD  | MTD48          | 48-Lead Thin Shrink Sma <mark>ll Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide</mark> |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Logic Symbol**

#### **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation

DS500098

www.fairchildsemi.com

## **Pin Descriptions**

| Pin Names                        | Description                           |
|----------------------------------|---------------------------------------|
| HD                               | HIGH Drive Enable Input (Active HIGH) |
| DIR                              | Direction Control Input               |
| A <sub>1</sub> -A <sub>8</sub>   | Inputs or Outputs                     |
| B <sub>1</sub> -B <sub>8</sub>   | Inputs or Outputs                     |
| A <sub>9</sub> -A <sub>13</sub>  | Inputs                                |
| Y <sub>9</sub> -Y <sub>13</sub>  | Outputs                               |
| A <sub>14</sub> -A <sub>17</sub> | Outputs                               |
| C <sub>14</sub> –C <sub>17</sub> | Inputs                                |
| PLH <sub>IN</sub>                | Peripheral Logic HIGH Input           |
| PLH                              | Peripheral Logic HIGH Output          |
| HLH <sub>IN</sub>                | Host Logic HIGH Input                 |
| HLH                              | Host Logic HIGH Output                |

## **Truth Table**

|     | Inputs |    | Outputs                                                                          |  |  |  |
|-----|--------|----|----------------------------------------------------------------------------------|--|--|--|
| DIR | ₹      | HD | Outputs                                                                          |  |  |  |
| L   |        | L  | B <sub>1</sub> -B <sub>8</sub> Data to A <sub>1</sub> -A <sub>8</sub> , and      |  |  |  |
|     |        |    | $A_9$ - $A_{13}$ Data to $Y_9$ - $Y_{13}$ (Note 1)                               |  |  |  |
|     |        |    | C <sub>14</sub> –C <sub>17</sub> Data to A <sub>14</sub> –A <sub>17</sub>        |  |  |  |
|     |        |    | PLH Open Drain Mode                                                              |  |  |  |
| L   |        | Н  | B <sub>1</sub> -B <sub>8</sub> Data to A <sub>1</sub> -A <sub>8</sub> , and      |  |  |  |
|     |        |    | $A_9$ – $A_{13}$ Data to $Y_9$ – $Y_{13}$                                        |  |  |  |
|     |        |    | C <sub>14</sub> –C <sub>17</sub> Data to A <sub>14</sub> –A <sub>17</sub>        |  |  |  |
| Н   |        | L  | A <sub>1</sub> -A <sub>8</sub> Data to B <sub>1</sub> -B <sub>8</sub> (Note 2)   |  |  |  |
|     |        |    | A <sub>9</sub> -A <sub>13</sub> Data to Y <sub>9</sub> -Y <sub>13</sub> (Note 1) |  |  |  |
|     |        |    | C <sub>14</sub> -C <sub>17</sub> Data to A <sub>14</sub> -A <sub>17</sub>        |  |  |  |
|     |        |    | PLH Open Drain Mode                                                              |  |  |  |
| Н   |        | Н  | A <sub>1</sub> -A <sub>8</sub> Data to B <sub>1</sub> -B <sub>8</sub>            |  |  |  |
|     |        |    | $A_9$ – $A_{13}$ Data to $Y_9$ – $Y_{13}$                                        |  |  |  |
|     |        |    | C <sub>14</sub> -C <sub>17</sub> Data to A <sub>14</sub> -A <sub>17</sub>        |  |  |  |

Note 1: Y<sub>9</sub>–Y<sub>13</sub> Open Drain Outputs Note 2: B<sub>1</sub>–B<sub>8</sub> Open Drain Outputs

# **Logic Diagram**



#### **Recommended Operating Conditions**

Supply Voltage

-0.5V to +7.0V $V_{CC}$ Input Voltage (V<sub>I</sub>) (Note 4)

**Absolute Maximum Ratings**(Note 3)

 $A_1$ - $A_{13}$ ,  $PLH_{IN}$ , DIR, HD-0.5V to  $V_{CC} + 0.5V$  $B_1-B_8, C_{14}-C_{17}, HLH_{IN}$ -0.5V to +5.5V (DC) B<sub>1</sub>-B<sub>8</sub>, C<sub>14</sub>-C<sub>17</sub>, HLH<sub>IN</sub>

-2.0V to + 7.0V \* \*40 ns Transient

Output Voltage (V<sub>O</sub>)

-0.5V to  $V_{CC} + 0.5V$ A<sub>1</sub>-A<sub>8</sub>, A<sub>14</sub>-A<sub>17</sub>, HLH B<sub>1</sub>-B<sub>8</sub>, Y<sub>9</sub>-Y<sub>13</sub>, PLH -0.5V to +5.5V (DC)  $B_1-B_8, Y_9-Y_{13}, PLH$ -2.0V to +7.0V\* \*40 ns Transient

DC Output Current (I<sub>O</sub>)

A<sub>1</sub>-A<sub>8</sub>, HLH  $\pm 25~\text{mA}$ B<sub>1</sub>-B<sub>8</sub>, Y<sub>9</sub>-Y<sub>13</sub> ±50 mA PLH (Output LOW) 84 mA PLH (Output HIGH) -50 mA

Input Diode Current (I<sub>IK</sub>) (Note 4)

DIR, HD, A<sub>9</sub>–A<sub>13</sub>,

PLH, HLH, C<sub>14</sub>-C<sub>17</sub> -20 mA

Output Diode Current (IOK)

A<sub>1</sub>-A<sub>8</sub>, A<sub>14</sub>-A<sub>17</sub>, HLH ±50 mA

B<sub>1</sub>-B<sub>8</sub>, Y<sub>9</sub>-Y<sub>13</sub>, PLH -50 mA

DC Continuous  $V_{\mbox{\footnotesize CC}}$  or

**Ground Current** ±200 mA

Storage Temperature  $-65^{\circ}C$  to  $+ 150^{\circ}C$ 

ESD (HBM) Last Passing

Voltage 2000V Supply Voltage

 $\rm V_{\rm CC}$ 4.5V to 5.5V 0V to V<sub>CC</sub> DC Input Voltage (V<sub>I</sub>) 0V to 5.5V Open Drain Voltage (V<sub>O</sub>) -40°C to + 85°C Operating Temperature (T<sub>A</sub>)

Note 3: Absolute Maximum continuos ratings are those values beyond which damage to the device may occur. Exposure to these indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 4: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

|                 | Parameter                         |                                              | V <sub>cc</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |       | 0 1111                             |
|-----------------|-----------------------------------|----------------------------------------------|-----------------|-----------------------------------------------|-------|------------------------------------|
| Symbol          |                                   |                                              | (V)             | Guaranteed Limits                             | Units | Conditions                         |
| V <sub>IK</sub> | Input Clamp Diode Voltage         |                                              | 3.0             | -1.2                                          | V     | I <sub>I</sub> = -18 mA            |
| V <sub>IH</sub> | Minimum HIGH Level Input Voltage  | A <sub>n</sub> , PLH <sub>IN</sub> , DIR, HD | 4.5 – 5.5       | 0.7 V <sub>CC</sub>                           |       |                                    |
|                 |                                   | B <sub>n</sub>                               | 4.5 – 5.5       | 2.0                                           | v     |                                    |
|                 |                                   | C <sub>n</sub>                               | 4.5 – 5.5       | 2.3                                           | \ \   |                                    |
|                 |                                   | HLH <sub>IN</sub>                            | 4.5 – 5.5       | 2.6                                           |       |                                    |
| V <sub>IL</sub> | Maximum LOW Level Input Voltage   | A <sub>n</sub> , PLH <sub>IN</sub> , DIR, HD | 4.5 – 5.5       | 0.3 V <sub>CC</sub>                           |       |                                    |
|                 |                                   | B <sub>n</sub>                               | 4.5 – 5.5       | 0.8                                           | v     |                                    |
|                 |                                   | C <sub>n</sub>                               | 4.5 – 5.5       | 0.8                                           | ľ     |                                    |
|                 |                                   | HLH <sub>IN</sub>                            | 4.5 – 5.5       | 1.6                                           |       |                                    |
| $\Delta VT$     | Minimum Input Hysteresis          | A <sub>n</sub> , PLH <sub>IN</sub> , DIR, HD | 4.5 – 5.5       | 0.4                                           |       | V <sub>T</sub> + –V <sub>T</sub> – |
|                 |                                   | B <sub>n</sub>                               | 4.5 – 5.5       | 0.4                                           | V     | $V_T^+ - V_T^-$                    |
|                 |                                   | C <sub>n</sub>                               | 5.0             | 0.8                                           |       | $V_{T}^{+} - V_{T}^{-}$            |
|                 |                                   | HLH <sub>IN</sub>                            | 5.0             | 0.3                                           |       | $V_T^+ - V_T^-$                    |
| V <sub>OH</sub> | Minimum HIGH Level Output Voltage | A <sub>n</sub> , HLH                         | 4.5             | 4.4                                           |       | $I_{OH} = -50 \mu\text{A}$         |
|                 |                                   |                                              | 4.5             | 3.8                                           | V     | $I_{OH} = -8 \text{ mA}$           |
|                 |                                   | B <sub>n</sub> , Y <sub>n</sub>              | 4.5             | 3.73                                          | \ \   | I <sub>OH</sub> = -14 mA           |
|                 |                                   | PLH                                          | 4.5             | 4.45                                          |       | $I_{OH} = -500 \ \mu A$            |

## DC Electrical Characteristics (Continued)

| Symbol                             | Parameter                             |                                                                                                     | v <sub>cc</sub> | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units | Conditions               |
|------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|----------------------------------------|-------|--------------------------|
| Cymbol                             |                                       |                                                                                                     | (V)             | Guaranteed Limits                      | Onics | Conditions               |
| V <sub>OL</sub>                    | Maximum LOW Level Output Voltage      | A <sub>n</sub> , HLH                                                                                | 4.5             | 0.1                                    |       | $I_{OL} = 50 \mu A$      |
|                                    |                                       |                                                                                                     | 4.5             | 0.44                                   | V     | $I_{OL} = 8 \text{ mA}$  |
|                                    |                                       | B <sub>n</sub> , Y <sub>n</sub>                                                                     | 4.5             | 0.77                                   | l     | I <sub>OL</sub> = 14 mA  |
|                                    |                                       | PLH                                                                                                 | 4.5             | 0.7                                    |       | $I_{OL} = 84 \text{ mA}$ |
| RD                                 | Maximum Output Impedance              | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub>                                    | 5.0             | 55                                     | Ω     | (Note 5)(Note 6)         |
|                                    | Minimum Output Impedance              | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub>                                    | 5.0             | 35                                     | Ω     | (Note 5)(Note 6)         |
| RP                                 | Maximum Pull-Up Resistance            | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub> , C <sub>14</sub> -C <sub>17</sub> | 5.0             | 1650                                   | Ω     |                          |
|                                    | Minimum Pull-Up Resistance            | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub> , C <sub>14</sub> -C <sub>17</sub> | 5.0             | 1150                                   | Ω     |                          |
| I <sub>IH</sub>                    | Maximum Input Current in HIGH State   | A <sub>9</sub> –A <sub>13</sub> , PLH <sub>IN</sub> , HD, DIR, HLH <sub>IN</sub>                    | 5.5             | 1.0                                    | μА    | V <sub>I</sub> = 5.5V    |
|                                    |                                       | C <sub>14</sub> -C <sub>17</sub>                                                                    | 5.5             | 100                                    | μΛ    | $V_I = 5.5V$             |
| I <sub>IL</sub>                    | Maximum Input Current in LOW State    | A <sub>9</sub> –A <sub>13</sub> , PLH <sub>IN</sub> , HD, DIR, HLH <sub>IN</sub>                    | 5.5             | -1.0                                   | μΑ    | $V_I = 0.0V$             |
|                                    |                                       | C <sub>14</sub> -C <sub>17</sub>                                                                    | 5.5             | -5.0                                   | mA    | $V_I = 0.0V$             |
| I <sub>OZH</sub>                   | Maximum Output Disable Current        | A <sub>1</sub> —A <sub>8</sub>                                                                      | 5.5             | 20                                     | μА    | V <sub>O</sub> = 5.5V    |
|                                    | (HIGH)                                | B <sub>1</sub> -B <sub>8</sub>                                                                      | 5.5             | 100                                    | μΛ    | $V_O = 5.5V$             |
| I <sub>OZL</sub>                   | Maximum Output Disable Current        | A <sub>1</sub> —A <sub>8</sub>                                                                      | 5.5             | -20                                    | μΑ    | $V_0 = 0.0V$             |
|                                    | (LOW)                                 | B <sub>1</sub> -B <sub>8</sub>                                                                      | 5.5             | -5.0                                   | mA    |                          |
| I <sub>OFF</sub>                   | Power Down Output Leakage             | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub> , PLH                              | 0.0             | 100                                    | μΑ    | V <sub>O</sub> = 5.5V    |
| I <sub>OFF</sub>                   | Power Down Input Leakage              | C <sub>14</sub> -C <sub>17</sub> , HLH <sub>IN</sub>                                                | 0.0             | 100                                    | μΑ    | V <sub>I</sub> = 5.5V    |
| I <sub>OFF</sub> – I <sub>CC</sub> | Power Down Leakage to V <sub>CC</sub> |                                                                                                     | 0.0             | 250                                    | μΑ    | (Note 7)                 |
| Icc                                | Maximum Supply Current                |                                                                                                     | 5.5             | 70                                     | mA    | $V_I = V_{CC}$ or GND    |

Note 5: Output impedance is measured with the output active LOW and active HIGH (HD = HIGH).

Note 6: This parameter is guaranteed but not tested, characterized only.

Note 7: Power-down leakage to  $V_{CC}$  is tested by simultaneously forcing all pins on the cable-side (B<sub>1</sub>-B<sub>8</sub>,  $Y_9$ - $Y_{13}$ , PLH,  $C_{14}$ - $C_{17}$  and HLH<sub>IN</sub> to 5.5V and measuring the resulting I<sub>CC</sub>.

## **AC Electrical Characteristics**

|                                     |                                                                           | T <sub>A</sub> = −40° | C to +85°C | Units    | Figure<br>Number |
|-------------------------------------|---------------------------------------------------------------------------|-----------------------|------------|----------|------------------|
| Symbol                              | Parameter                                                                 | $V_{CC}=4.$           | 5V – 5.5V  |          |                  |
|                                     |                                                                           | Min                   | Max        | <u> </u> |                  |
| t <sub>PHL</sub>                    | A <sub>1</sub> -A <sub>8</sub> to B <sub>1</sub> -B <sub>8</sub>          | 2.0                   | 30.0       | ns       | Figure 1         |
| t <sub>PLH</sub>                    | A <sub>1</sub> -A <sub>8</sub> to B <sub>1</sub> -B <sub>8</sub>          | 2.0                   | 30.0       | ns       | Figure 2         |
| t <sub>PHL</sub>                    | B <sub>1</sub> -B <sub>8</sub> to A <sub>1</sub> -A <sub>8</sub>          | 2.0                   | 30.0       | ns       | Figure 3         |
| t <sub>PLH</sub>                    | B <sub>1</sub> -B <sub>8</sub> to A <sub>1</sub> -A <sub>8</sub>          | 2.0                   | 30.0       | ns       | Figure 3         |
| t <sub>PHL</sub>                    | A <sub>9</sub> -A <sub>13</sub> to Y <sub>9</sub> -Y <sub>13</sub>        | 2.0                   | 30.0       | ns       | Figure 1         |
| t <sub>PLH</sub>                    | A <sub>9</sub> -A <sub>13</sub> to Y <sub>9</sub> -Y <sub>13</sub>        | 2.0                   | 30.0       | ns       | Figure 2         |
| t <sub>PHL</sub>                    | C <sub>14</sub> -C <sub>17</sub> to A <sub>14</sub> -A <sub>17</sub>      | 2.0                   | 30.0       | ns       | Figure 3         |
| t <sub>PLH</sub>                    | C <sub>14</sub> -C <sub>17</sub> to A <sub>14</sub> -A <sub>17</sub>      | 2.0                   | 30.0       | ns       | Figure 3         |
| t <sub>SKEW</sub>                   | LH-LH or HL-HL                                                            |                       | 6.0        | ns       | (Note 9)         |
| t <sub>PHL</sub>                    | PLH <sub>IN</sub> to PLH                                                  | 2.0                   | 30.0       | ns       | Figure 1         |
| t <sub>PLH</sub>                    | PLH <sub>IN</sub> to PLH                                                  | 2.0                   | 30.0       | ns       | Figure 2         |
| t <sub>PHL</sub>                    | HLH <sub>IN</sub> to HLH                                                  | 2.0                   | 30.0       | ns       | Figure 3         |
| t <sub>PLH</sub>                    | HLH <sub>IN</sub> to HLH                                                  | 2.0                   | 30.0       | ns       | Figure 3         |
| t <sub>PHZ</sub>                    | Output Disable Time                                                       | 2.0                   | 18.0       |          | Figure 7         |
| $t_{PLZ}$                           | DIR to A <sub>1</sub> -A <sub>8</sub>                                     | 2.0                   | 18.0       | ns       |                  |
| t <sub>PZH</sub>                    | Output Enable Time                                                        | 2.0                   | 25.0       |          | Figure 8         |
| t <sub>PZL</sub>                    | DIR to A <sub>1</sub> -A <sub>8</sub>                                     | 2.0                   | 25.0       | ns       |                  |
| t <sub>PHZ</sub>                    | Output Disable Time                                                       | 2.0                   | 25.0       |          | F: 0             |
| $t_{PLZ}$                           | DIR to B <sub>1</sub> -B <sub>8</sub>                                     | 2.0                   | 25.0       | ns       | Figure 9         |
| t <sub>pEN</sub>                    | Output Enable Time                                                        | 0.0                   | 00.0       |          | Figure 2         |
|                                     | HD to B <sub>1</sub> –B <sub>8</sub> , Y <sub>9</sub> –Y <sub>13</sub>    | 2.0                   | 28.0 ns    |          | Figure 2         |
| t <sub>pDis</sub>                   | Output Disable Time                                                       | 2.0                   | 20.0       |          | Figure 2         |
|                                     | HD to B <sub>1</sub> –B <sub>8</sub> , Y <sub>9</sub> –Y <sub>13</sub>    | 2.0                   | 28.0       | ns       | Figure 2         |
| t <sub>pEn</sub> -t <sub>pDis</sub> | Output Enable-Output Disable                                              |                       | 20.0       | ns       |                  |
| t <sub>SLEW</sub>                   | Output Slew Rate                                                          |                       |            |          |                  |
| t <sub>PLH</sub>                    | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub>          | 0.05                  | 0.40       | 1//20    | Figure 5         |
| t <sub>PHL</sub>                    |                                                                           | 0.05                  | 0.40       | V/ns     | Figure 4         |
| t <sub>r</sub> , t <sub>f</sub>     | t <sub>RISE</sub> and t <sub>FALL</sub>                                   |                       | 120        |          | Figure 6         |
|                                     | B <sub>1</sub> -B <sub>8</sub> , Y <sub>9</sub> -Y <sub>13</sub> (Note 8) |                       | 120        | ns       | (Note 10)        |

Note 8: Open Drain

 $\textbf{Note 9:} \ \textbf{t}_{\text{SKEW}} \ \text{is measured for common edge output transitions and compares the measured propagation delay for a given path type.}$ 

(i)  $A_1 \!\!-\!\! A_8$  to  $B_1 \!\!-\!\! B_8,\, A_9 \!\!-\!\! Y_{13}$  to  $Y_9 \!\!-\!\! Y_{13}$ 

(ii) B<sub>1</sub>-B<sub>8</sub> to A<sub>1</sub>-A<sub>8</sub>

(iii)  $C_{14}$ – $C_{17}$  to  $A_{14}$ – $A_{17}$ 

Note 10: This parameter is guaranteed but not tested, characterized only.

## Capacitance (Note 11)

| Symbol           | Parameter           | Тур | Units | Conditions                                                                                                   |
|------------------|---------------------|-----|-------|--------------------------------------------------------------------------------------------------------------|
| C <sub>IN</sub>  | Input Capacitance   | 5   | pF    | $V_{CC} = 0.0V$ (HD, DIR, $A_9$ — $A_{13}$ , $C_{14}$ — $C_{17}$ , PLH <sub>IN</sub> and HLH <sub>IN</sub> ) |
| C <sub>I/O</sub> | I/O Pin Capacitance | 12  | pF    | V <sub>CC</sub> = 3.3V                                                                                       |

Note 11: Capacitance is measured at frequency = 1 MHz.

## **AC Loading and Waveforms**

Pulse Generator for all pulses: Rate  $\leq$  1.0 MHz;  $Z_O \leq$  50 $\Omega$ ;  $t_f \leq$  2.5 ns,  $t_r \leq$  2.5 ns.





FIGURE 1.  $t_{PHL}$  Test Load and Waveforms  $A_1-A_8 \text{ to } B_1-B_8$   $A_9-A_{13} \text{ to } Y_9-Y_{13}$   $PLH_{IN} \text{ to } PLH$ 









FIGURE 2.  $t_{PLH}$ ,  $t_{pEn}$ ,  $t_{pDis}$ Test Load and Waveforms  $A_1-A_8$  to  $B_1-B_8$ ,  $A_9-A_{13}$  to  $Y_9-Y_{13}$  PLH<sub>IN</sub> to PLH, HD to  $B_1-B_8$ ,  $Y_9-Y_{13}$ , PLH





FIGURE 3.  $t_{PHL}$ ,  $t_{PLH}$  Test Load and Waveforms B<sub>1</sub>–B<sub>8</sub> to A<sub>1</sub>–A<sub>8</sub>, C<sub>14</sub>–C<sub>17</sub> to A<sub>14</sub>–A<sub>17</sub>, HLH<sub>IN</sub> to HLH



## AC Loading and Waveforms (Continued)







FIGURE 7.  $t_{\mbox{\scriptsize PHZ}}$  and  $t_{\mbox{\scriptsize PLZ}}$  Test Load and Waveforms, DIR to  $A_1\text{--}A_8$ 







FIGURE 8.  $t_{PZH}$  and  $t_{PZL}$  Test Load and Waveforms, DIR to  $A_1\text{--}A_8$ 

## AC Loading and Waveforms (Continued)





FIGURE 9.  $t_{\mbox{\scriptsize PHZ}}$  and  $t_{\mbox{\scriptsize PLZ}}$  Test Load and Waveforms, DIR to  $\mbox{\scriptsize B}_1\mbox{\scriptsize -B}_8$ 





48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com