Supertex inc.





## N-Channel Enhancement-Mode Vertical DMOS FETs

#### **Ordering Information**

| BV <sub>DSS</sub> / | R <sub>DS(ON)</sub> | I <sub>D(ON)</sub> | Order Number / Package |  |  |  |
|---------------------|---------------------|--------------------|------------------------|--|--|--|
| BV <sub>DGS</sub>   | (max)               | (min)              | TO-92                  |  |  |  |
| 60V                 | 3.0Ω                | 1.5A               | VN0606L                |  |  |  |

#### Features

- □ Free from secondary breakdown
- □ Low power drive requirement
- Ease of paralleling
- Low C<sub>ISS</sub> and fast switching speeds
- Excellent thermal stability
- Integral Source-Drain diode
- High input impedance and high gain
- Complementary N- and P-channel devices

## Applications

- Motor controls
- □ Converters
- Amplifiers
- Switches

1/12/01

- Power supply circuits
- Drivers (relays, hammers, solenoids, lamps, memories, displays, bipolar transistors, etc.)

## **Absolute Maximum Ratings**

| Drain-to-Source Voltage                          | BV <sub>DSS</sub> |
|--------------------------------------------------|-------------------|
| Drain-to-Gate Voltage                            | BV <sub>DGS</sub> |
| Gate-to-Source Voltage                           | ±30V              |
| Operat <mark>ing and Storage T</mark> emperature | -55°C to +150°C   |
| Soldering Temperature*                           | 300°C             |
| * = · · · · · · · · · · ·                        |                   |

Distance of 1.6 mm from case for 10 seconds.

# Advanced DMOS Technology

These enhancement-mode (normally-off) transistors utilize a vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces devices with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, these devices are free from thermal runaway and thermally-induced secondary breakdown.

Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

## **Package** Option



Supertex Inc. does not recommend the use of its products in life support applications and will not knowingly sell its products for use in such applications unless it receives an adequate "products liability in use of devices described and limits its liability to the replacement of devices determined to be defeative due to

## **Thermal Characteristics**

| Package | I <sub>D</sub> (continuous)* | I <sub>D</sub> (pulsed) | Power Dissipation<br>@ T <sub>C</sub> = 25°C | θ <sub>jc</sub><br>°C/W | θ <sub>ja</sub><br>°C/W | I <sub>DR</sub> * | I <sub>DRM</sub> |
|---------|------------------------------|-------------------------|----------------------------------------------|-------------------------|-------------------------|-------------------|------------------|
| TO-92   | 0.33A                        | 1.6A                    | 1W                                           | 125                     | 170                     | 0.33A             | 1.6A             |

 $^{*}$  I<sub>D</sub> (continuous) is limited by max rated T<sub>i</sub>.

### Electrical Characteristics (@ 25°C unless otherwise specified)

| Symbol              | Parameter                                     | Min | Тур  | Max | Unit | Conditions                                           |  |
|---------------------|-----------------------------------------------|-----|------|-----|------|------------------------------------------------------|--|
| BV <sub>DSS</sub>   | Drain-to-Source<br>Breakdown Voltage          | 60  |      |     | v    | $V_{GS} = 0V, I_D = 10\mu A$                         |  |
| V <sub>GS(th)</sub> | Gate Threshold Voltage                        | 0.8 |      | 2.0 | V    |                                                      |  |
| I <sub>GSS</sub>    | Gate Body Leakage                             |     |      | 100 | nA   | $V_{GS} = \pm 30V, V_{DS} = 0V$                      |  |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current               |     |      | 10  | μΑ   | $V_{GS} = 0V, V_{DS} = 50V$                          |  |
|                     |                                               |     |      | 500 |      | $V_{GS} = 0V, V_{DS} = 50V,$<br>$T_A = 125^{\circ}C$ |  |
| I <sub>D(ON)</sub>  | ON-State Drain Current                        | 1.5 |      |     | A    | $V_{GS} = 10V, V_{DS} = 10V$                         |  |
| R <sub>DS(ON)</sub> | Static Drain-to-Source<br>ON-State Resistance |     |      | 3.0 | Ω    | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1A           |  |
| G <sub>FS</sub>     | Forward Transconductance                      | 170 |      |     | mછ   | $V_{DS} = 10V, I_{D} = 0.5A$                         |  |
| C <sub>ISS</sub>    | Input Capacitance                             |     |      | 50  |      |                                                      |  |
| C <sub>OSS</sub>    | Common Source Output Capacitance              |     |      | 25  | pF   | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V          |  |
| C <sub>RSS</sub>    | Reverse Transfer Capacitance                  |     |      | 5   |      | f = 1 MHz                                            |  |
| t <sub>(ON)</sub>   | Turn-ON Time                                  |     |      | 10  | ns   | $V_{DD} = 25V, I_D = 0.6A,$<br>$R_{GEN} = 25\Omega$  |  |
| t <sub>(OFF)</sub>  | Turn-OFF Time                                 |     |      | 10  |      |                                                      |  |
| $V_{SD}$            | Diode Forward Voltage Drop                    |     | 0.85 |     | V    | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 0.47A        |  |

Notes:

1. All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.)

2. All A.C. parameters sample tested.

# **Switching Waveforms and Test Circuit**





1235 Bordeaux Drive, Sunnyvale, CA 94089

 $V_{DD}$