

#### SEMICONDUCTOR

#### Supersedes DS4573 1.4 May 1997 edition

The VP531/VP551 converts digital Y, Cr, Cb, data into analog NTSC/PAL composite video and S-video signals The outputs are capable of driving doubly terminated 75 ohm loads with standard video levels.

The device accepts data inputs complying with CCIR Recommendation 601 and 656. The data is time multiplexed on an 8 bit bus at 27MHz and is formatted as Cb, Y, Cr, Y (i.e. 4:2:2). The video blanking and sync information from REC 656 is included in the data stream when the VP531 is working in slave mode.

The output pixel rate is 27MHz and the input pixel rate is half this frequency, i.e. 13.5MHz.

All necessary synchronisation signals are generated internally when the device is operating in master mode. In slave mode the device will lock to the TRS codes or the HS and VS inputs.

The rise and fall times of sync, burst envelope and video blanking are internally controlled to be within composite video specifications.

Two 9 bit digital to analog converters (DACs) are used to convert the digital luminance and chrominance data into analog signals. An inverted composite video signal is generated by summing the complementary current outputs of each DAC. An internally generated reference voltage provides the biasing for the DACs.

#### **FEATURES**

- Converts Y, Cr, Cb data to analog composite video and S-video
- Supports CCIR recommendations 601 and 656
- All digital video encoding
- Selectable master/slave mode for sync signals
- Switchable chrominance bandwidth
- Switchable pedestal with gain compensation
- SMPTE 170M NTSC or CCIR 624 PAL compatible outputs
- GENLOCK mode
- I<sup>2</sup>C bus serial microprocessor interface
- VP531E supports Macrovision anti-taping format REV 6.1 in PAL and REV 7.01 in NTSC

#### **APPLICATIONS**

- Digital Cable TV
- Digital Satellite TV
- Multi-media
- Video games
- Karaoke
- **Digital VCRs**

# ORDERING INFORMATION

VP551E/CG/GP1N



## VP531E/VP551E

## NTSC/PAL Digital Video Encoder

## Advance Information

DS4573 - 2.3 October1998



Fia.1 Pin connections (top view)

| PIN | FUNCTION        | PIN | FUNCTION  |
|-----|-----------------|-----|-----------|
| 1   | VDD             | 33  | VDD       |
| 2   | GND             | 34  | RESET     |
| 3   | D0 (VS I/O)     | 35  | REFSQ     |
| 4   | D1 (HS I/O)     | 36  | GND       |
| 5   | D2 (FC0 O/P)    | 37  | VDD       |
| 6   | D3 (FC1 O/P)    | 38  | GND       |
| 7   | D4 (FC2 O/P)    | 39  | PD7       |
| 8   | D5              | 40  | PD6       |
| 9   | D6 (SCSYNC I/P) | 41  | PD5       |
| 10  | D7 (PALID I/P)  | 42  | PD4       |
| 11  | GND             | 43  | PD3       |
| 12  | VDD             | 44  | PD2       |
| 13  | GND             | 45  | PD1       |
| 14  | GND             | 46  | PD0       |
| 15  | PXCK            | 47  | GND       |
| 16  | VDD             | 48  | VDD       |
| 17  | CLAMP           | 49  | AGND      |
| 18  | COMPSYNC        | 50  | VREF      |
| 19  | GND             | 51  | DACGAIN   |
| 20  | VDD             | 52  | COMP      |
| 21  | TDO             | 53  | AVDD      |
| 22  | TDI             | 54  | LUMAOUT   |
| 23  | TMS             | 55  | AGND      |
| 24  | TCK             | 56  | COMPOUT   |
| 25  | GND             | 57  | AGND      |
| 26  | SA1             | 58  | CHROMAOUT |
| 27  | SA2             | 59  | AVDD      |
| 28  | SCL             | 60  | N/C       |
| 29  | VDD             | 61  | N/C       |
| 30  | SDA             | 62  | AVDD      |
| 31  | GND             | 63  | AVDD      |
| 32  | VDD             | 64  | N/C       |

#### ELECTRICAL CHARACTERISTICS Test conditions (unless otherwise stated): As specified in Recommended Operating Conditions DC CHARACTERISTICS

| Parameter                                       | Conditions | Symbol | Min.    | Тур. | Max.    | Units |
|-------------------------------------------------|------------|--------|---------|------|---------|-------|
| Digital Inputs TTL compatible (except SDA, SCL) |            |        |         |      |         |       |
| Input high voltage                              |            | VIN    | 2.0     |      |         | V     |
| Input low voltage                               |            | VIL    |         |      | 0.8     | V     |
| Digital Inputs SDA, SCL                         |            |        |         |      |         |       |
| Input high voltage                              |            | VIH    | 0.7 VDD |      |         | V     |
| Input low voltage                               |            | VIL    |         |      | 0.3 VDD | V     |
| Input high current                              | VIN = VDD  | IIH    |         |      | 10      | μΑ    |
| Input low current                               | VIN = VSS  | IIL    |         |      | -10     | μΑ    |
| Digital Outputs CMOS compatible                 |            |        |         |      |         |       |
| Output high voltage                             | IOH = -1mA | VOH    | 3.7     |      |         | V     |
| Output low voltage                              | IOL = +4mA | VOL    |         |      | 0.4     | V     |
| Digital Output SDA                              |            |        |         |      |         |       |
| Output low voltage                              | IOL = +6mA | VOL    |         |      | 0.6     | V     |

## **ELECTRICAL CHARACTERISTICS**

Test conditions (unless otherwise stated): As specified in Recommended Operating Conditions DC CHARACTERISTICS DACs

| Parameter                                                                                                                                                                                                                                                                                                                                                     | Symbol                                   | Min. | Тур.                                                         | Max.             | Units                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|--------------------------------------------------------------|------------------|----------------------------------------------------|
| Accuracy (each DAC)<br>Integral linearity error<br>Diffential linearity error<br>DAC matching error<br>Monotonicity<br>LSB size<br>Internal reference voltage<br>Internal reference voltage output impedance<br>Reference Current (VREF/RREF) RREF = 769Ω<br>DAC Gain Factor (VOUT = KDAC x IREF x RL). VOUT = DAC code 511<br>Peak Glitch Energy (see fig.8) | INL<br>DNL<br>Vref<br>Zr<br>Iref<br>Kdac |      | guaranteed<br>66.83<br>1.050<br>27k<br>1.3699<br>24.93<br>80 | ±1.5<br>±1<br>±5 | LSB<br>LSB<br>% grey<br>μA<br>V<br>Ω<br>mA<br>pV-s |
| CVBS (see note), Y and C - NTSC (pedestal enabled)<br>Maximum output, relative to sync bottom<br>White level relative to black level<br>Black level relative to blank level<br>Blank level relative to sync level<br>Colour burst peak - peak<br>DC offset (bottom of sync)                                                                                   |                                          |      | 33.75<br>17.64<br>1.40<br>7.62<br>7.62<br>0.40               |                  | mA<br>mA<br>mA<br>mA<br>mA                         |
| CVBS, Y and C - PAL<br>Maximum output<br>White level relative to black level<br>Black level relative to sync level<br>Colour burst peak - peak<br>DC offset (bottom of sync)                                                                                                                                                                                  |                                          |      | 34.15<br>18.71<br>8.02<br>8.02<br>0.00                       |                  | mA<br>mA<br>mA<br>mA                               |

Note: For the inverted CVBS output subtract the above currents from the maximum output (DAC code 511 = 34.12mA). All figures are for:  $R_{REF} = 769\Omega$ ,  $R_L = 37.5\Omega$ . When the device is set up in NTSC mode there is a +0.25% error in the PAL levels. If  $R_L = 75\Omega$  then  $R_{REF} = 1538\Omega$ 

## **ABSOLUTE MAXIMUM RATINGS**

| VDD, AVDD                     | -0.3 to 7.0V               |  |  |
|-------------------------------|----------------------------|--|--|
| Voltage on any non power pin  |                            |  |  |
| Ambient operating temperature |                            |  |  |
| Storage temperature           |                            |  |  |
|                               | n power pin<br>temperature |  |  |

Note: Stresses exceeding these listed under Absolute Maximum Ratings may induce failure. Exposure to Absolute Maximum Ratings for extended periods may reduce reliability. Functionality at or above these conditions is not implied.

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                       |    | Symbol   | Min.   | Тур.  | Max.   | Units |
|-------------------------------------------------|----|----------|--------|-------|--------|-------|
| Power supply voltage                            | VE | DD, AVDD | 4.75   | 5.00  | 5.25   | V     |
| Power supply current (including analog outputs) |    | IDD      |        | 150   |        | mA    |
| Input clock frequency                           |    | PXCK     | -50ppm | 27.00 | +50ppm | MHz   |
| SCL clock frequency                             |    | fscl     |        |       | 500    | kHz   |
| Analog video output load                        |    |          |        | 37.5  |        | Ω     |
| DAC gain resistor                               |    |          |        | 769   |        | Ω     |
| Ambient operating temperature                   |    |          | 0      |       | 70     | °C    |

### **VIDEO CHARACTERISTICS**

| Units     |
|-----------|
| MHz       |
| MHz       |
| kHz       |
| MHz       |
| MHz       |
| MHz       |
| c cycles  |
| sc cycles |
| ns        |
| ns        |
| ns        |
| 6 pk-pk   |
| ° pk-pk   |
| dB        |
| dB        |
| dB        |
| %         |
| %         |
| dB        |
| ns        |
|           |
|           |

## ESD COMPLIANCE

| Pins     | Test             | Test Levels                              | Notes                     |
|----------|------------------|------------------------------------------|---------------------------|
| All pins | Human body model | 2kV on 100pF through 1k5 $\Omega$        | Meets Mil-Std-883 Class 2 |
| All pins | Machine model    | 200V on 200pF through 0 $\Omega$ & 500nH |                           |



Figure 2 VP531E Functional block diagram, VP551E is identical except there is no Anti-Taping Control

## **PIN DESCRIPTIONS**

| Pin Name  | Pin No.    | Description                                                                                                                                                                                                                                                                    |
|-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD0-7     | 39 - 46    | 8 Bit Pixel Data inputs clocked by PXCK. PD0 is the least significant bit, corresponding to Pin 46. These pins are internally pulled low.                                                                                                                                      |
| D0-7      | 3 - 10     | 8 Bit General Purpose Port input/output. D0 is the least significant bit, corresponding to Pin 3. These pins are internally pulled low.                                                                                                                                        |
| PXCK      | 15         | 27MHz Pixel Clock input. The VP531 internally divides PXCK by two to provide the pixel clock.                                                                                                                                                                                  |
| CLAMP     | 17         | The CLAMP output signal is synchronised to COMPSYNC output and indicates the position of the BURST pulse, (lines 10-263 and 273-525 for NTSC; lines 6-310 and 319-623 for PAL-B,D, G,I,N(Argentina)).                                                                          |
| COMPSYNC  | 18         | Composite sync pulse output. This is an active low output signal.                                                                                                                                                                                                              |
| TDO       | 21         | JTAG Data scan output port.                                                                                                                                                                                                                                                    |
| TDI       | 22         | JTAG Data scan input port.                                                                                                                                                                                                                                                     |
| TMS       | 23         | JTAG Scan select input.                                                                                                                                                                                                                                                        |
| тск       | 24         | JTAG Scan clock input.                                                                                                                                                                                                                                                         |
| SA1       | 26         | Slave address select.                                                                                                                                                                                                                                                          |
| SA2       | 27         | Slave address select.                                                                                                                                                                                                                                                          |
| SCL       | 28         | Standard I <sup>2</sup> C bus serial clock input.                                                                                                                                                                                                                              |
| SDA       | 30         | Standard I <sup>2</sup> C bus serial data input/output.                                                                                                                                                                                                                        |
| RESET     | 34         | Master reset. This is an asynchronous active low input signal and must be asserted for a minimum of 200ns in order to reset the VP531/VP551.                                                                                                                                   |
| REFSQ     | 35         | Reference square wave input used only during Genlock mode.                                                                                                                                                                                                                     |
| VREF      | 50         | Voltage reference output. This output is nominally 1.055V and should be decoupled with a 100nF capacitor to GND.                                                                                                                                                               |
| DAC GAIN  | 51         | DAC full sacle current control. A resistor connected between this pin and GND sets the magnitude of the video output current. An internal loop amplifier control a reference current flowing through this resistor so that the voltage across it is equal to the Vref voltage. |
| COMP      | 52         | DAC compensation. A 100nF ceramic capacitor must be connected between pin 52 and pin 53.                                                                                                                                                                                       |
| LUMAOUT   | 54         | True luminance, true chrominance and inverted composite video signal outputs. These are                                                                                                                                                                                        |
| COMPOUT   | 56 >       | high impedance current source outputs. A DC path to GND must exist from each of these                                                                                                                                                                                          |
| CHROMAOUT | 58 )       | pins                                                                                                                                                                                                                                                                           |
| NOT USED  | 60, 61, 64 |                                                                                                                                                                                                                                                                                |
| VDD       | 1, 12, 16, | Positive supply input. All VDD pins must be connected.                                                                                                                                                                                                                         |
|           | 20, 29,    |                                                                                                                                                                                                                                                                                |
|           | 32, 33,    |                                                                                                                                                                                                                                                                                |
|           | 37, 48     |                                                                                                                                                                                                                                                                                |
| AVDD      | 53, 59     | Analog positive supply input. All AVDD pins must be connected.                                                                                                                                                                                                                 |
|           | 62, 63     |                                                                                                                                                                                                                                                                                |
| GND       | 2, 11, 13, | Negative supply input. All GND pins must be connected.                                                                                                                                                                                                                         |
|           | 14, 19,    |                                                                                                                                                                                                                                                                                |
|           | 25, 31,    |                                                                                                                                                                                                                                                                                |
|           | 36, 38, 47 |                                                                                                                                                                                                                                                                                |
| AGND      | 49, 55, 57 | Negative supply input. All AGND pins must be connected.                                                                                                                                                                                                                        |

## **REGISTERS MAP**

See Register Details for further explanations.

|          | REGISTER |         |          |          |         |               |          |          |        |     | DEFAULT |
|----------|----------|---------|----------|----------|---------|---------------|----------|----------|--------|-----|---------|
| hex      | NAME     | 7       | 6        | 5        | 4       | 3             | 2        | 1        | 0      | R/W | hex     |
|          | BAR      | RA7     | RA6      | RA5      | RA4     | RA3           | RA2      | RA1      | RA0    | W   |         |
| 00       | PART ID2 | ID17    | ID16     | ID15     | ID14    | ID13          | ID12     | ID11     | ID10   | R   | 13      |
| 01       | PART ID1 | ID0F    | ID0E     | ID0D     | ID0C    | ID0B          | ID0A     | ID09     | ID08   | R   | 66      |
| 02       | PART ID0 | ID07    | ID06     | ID05     | ID04    | ID03          | ID02     | ID01     | ID00   | R   | 57      |
| 03       | REV ID   | REV7    | REV6     | REV5     | REV4    | REV3<br>SLH&V | REV2     | REV1     | REV0   | R   | 05      |
| 04       | GCR      | -       | -        | YCDELAY  | RAMPEN  | -             | -        | VFS1     | VFS0   | R/W | 00      |
| 05       | VOCR     | -       | CLAMPDIS |          | SYNCDIS | BURDIS        | LUMDIS   | CHRDIS   | PEDEN  | R/W | 00      |
| 06       | HANC     | -       | -        | DFI2     | DFI1    | DFI0          | Reserved | Reserved | ACTREN | *   | 00      |
| 07       | ANCID    | AN7     | AN6      | AN5      | AN4     | AN3           | AN2      | AN1      | PARITY | R/W | 00      |
| 08       | SC_ADJ   | SC7     | SC6      | SC5      | SC4     | SC3           | SC2      | SC1      | SC0    | R/W | 9C      |
| 09       | FREQ2    | FR17    | FR16     | FR15     | FR14    | FR13          | FR12     | FR11     | FR10   | R/W | 87      |
| 0A       | FREQ1    | FR0F    | FR0E     | FR0D     | FR0C    | FR0B          | FR0A     | FR09     | FR08   | R/W | C1      |
| 0B       | FREQ0    | FR07    | FR06     | FR05     | FR04    | FR03          | FR02     | FR01     | FR00   | R/W | F1      |
| 0C       | SCHPHM   | -       | -        | -        | -       | -             | -        | -        | SCH8   | R/W | 00      |
| 0D       | SCHPHL   | SCH7    | SCH6     | SCH5     | SCH4    | SCH3          | SCH2     | SCH1     | SCH0   | R/W | 00      |
| 0E to 1F | Reserved |         |          |          |         |               |          |          |        |     |         |
| 20       | GPPCTL   | CTL7    | CTL6     | CTL5     | CTL4    | CTL3          | CTL2     | CTL1     | CTL0   | W   | FF      |
| 21       | GPPRD    | RD7     | RD6      | RD5      | RD4     | RD3           | RD2      | RD1      | RD0    | R   | -       |
| 22       | GPPWR    | WR7     | WR6      | WR5      | WR4     | WR3           | WR2      | WR1      | WR0    | W   | 00      |
| 23 to EF | Not used |         |          |          |         |               |          |          |        |     |         |
| F0 to F7 | Reserved |         |          |          |         |               |          |          |        |     |         |
| F8       | HSOFFL   | HSOFF7  | HSOFF6   | HSOFF5   | HSOFF4  | HSOFF3        | HSOFF2   | HSOFF1   | HS0FF0 | R/W | 7E      |
| F9       | HSOFFM   | -       | -        | -        | -       | -             | -        | HSOFF9   | HSOFF8 | R/W | 00      |
| FB       | SLAVE1   | NCORSTD | VBITDIS  | VSMODE   | F_SWAP  | SL_HS1        | SL_HS0   | HCNT9    | HCNT8  | R/W | 00      |
| FC       | SLAVE2   | HCNT7   | HCNT6    | HCNT5    | HCNT4   | HCNT3         | HCNT2    | HCNT1    | HCNT0  | R/W | 00      |
| FD       | GPSDAC   |         |          | REGISTER |         |               | TEST     |          |        | R/W |         |
| FE       | GPSTST   |         |          | REGISTER |         | FOR           | TEST     |          |        | R/W |         |
| FF       | GPSCTL   | FSC4SEL | GENDITH  | GENLKEN  | NOLOCK  | PALIDEN       | TSURST   | CHRMCLIP | TRSEL  | R/W | 00      |

Table.1 Register map

NOTE \* For register HANC, bits 3, 4 and 5 are read only. Bits 1 and 2 are reserved. N/A = not applicable. For register PART ID0 the VP551 value is AA

| Standard          | Lines/<br>field | Field<br>freq. HZ |      | Horizontal<br>freq. kHz.<br>fн | Subcarrier<br>freq. kHz.<br>fsc | fsc/fн         | SC_ADJ<br>register<br>hex | FREQ2-0<br>registers hex |
|-------------------|-----------------|-------------------|------|--------------------------------|---------------------------------|----------------|---------------------------|--------------------------|
| NTSC (default)    | 525             | 59.94             | 1716 | 15.734266                      | 3.57954545                      | (455/2)        | XX                        | 87 C1 F1                 |
| PAL-B, D, G, H, I | 625             | 50                | 1728 | 15.625000                      | 4.43361875                      | (1135/4+1/625) | 9C                        | A8 26 2B                 |
| PAL-N (Argentina) | 625             | 50                | 1728 | 15.625000                      | 3.58205625                      | (917/4+1/625)  | 57                        | 87 DA 51                 |

xx = don't care.

Table.2 Line, field and subcarrier standards and register settings

The calculation of the FREQ register value is according to the following formula:-

FREQ =  $(2^{26} \times \text{fsc/fH}) / (\text{number of pixels/line})$  hex

NTSC value is rounded UP from the decimal number. PAL-B, D, G, H, I and N (Argentina) are rounded DOWN. The SC\_ADJ value is derived from the adjustment needed to be added after 8 fields to ensure accuracy of the Subcarrier frequency. Note the SC\_ADJ value of 9C required for PAL-B, D, G, H, I, is different to the default state of the register.

In NTSC the NCO is reset at the end of every line, this can be disabled by setting the NCORSTD bit in SLAVE1, this allows the VP531/VP551 to cope with line lengths that are not exactly as specified in REC656.

#### RA7-0 Register address. HA PART ID 2-0 DF Part number Chip part identification (ID) number. AN ID17-00 **REV ID Revision number** REV7-0 Chip revision ID number. AN GCR **Global Control** AN<sup>®</sup> YCDELAY Luma to Chroma delay. AN High = 37ns luma delay, this may be used to compensate for group delay in external filters. Low = normal operation (default). RAMPEN Modulated ramp enable. High = ramp output for differential phase SC and gain measurements. A 27MHz clock SC must be applied to PXCK pin. Low = normal operation (default). FR SL HS VS 1 = Slave to HS and VS inputs FR **VFS1-0** Video format select VFS1VFS0 SC NTSC (default) 0 0 SC PAL-B,D,G,H,I,N(Argentina) 0 1 1 0 Reserved Reserved 1 1 Video Output Control VOCR CLAMPDIS High = Clamp signal disable Low = normal operation with clamp signal enabled (default). GP CHRBW Chroma bandwidth select. CTI High = $\pm 1.3$ MHz. Low = $\pm 650$ kHz (default) GP SYNCDIS High = Sync disable (in composite video RD signal). COMPSYNC is not affected. Low = normal operation with sync enabled (default). GP WR BURDIS High = Chroma burst disable. Low = normal operation, with burst enabled (default). HS LUMDIS High = Luma input disable - force black HS level with synchronisation pulses maintained. Low = normal operation, with Luma input enabled (default). SL/ NC CHRDIS High = Chroma input disable - force monochrome. VBI Low = normal operation, with Chroma

input enabled (default).

**REGISTER DETAILS** 

**Base register** 

BAR

| PEDEN                               | High = Pedestal (set-up) enable a<br>7.5 IRE pedestal on lines 23-262 and<br>286-525. Valid for NTSC only                                                                                                                                                                                     |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HANC<br>DFI2-0(read only<br>ANCTREN | Horizontal Ancillary Data Control<br>Digital Field Identification, 000=Field1<br>Ancillary timing reference enable. When<br>High use FIELD COUNT from ancillary<br>data stream. When low, data is ignored.                                                                                    |
| ANCID<br>AN7-1<br>AN0               | Ancillary data ID<br>Ancillary data ID<br>Parity bit (odd)<br>Only ancillary data in REC 656 data<br>stream with the same ID as this byte will<br>be decoded by the VP531/VP551 to<br>produce H and V synchronisation and<br>FIELD COUNT.                                                     |
| <b>SC_ADJ</b><br>SC7-0              | <b>Sub Carrier Adjust</b><br>Sub carrier frequency seed value, see<br>table 2.                                                                                                                                                                                                                |
| <b>FREQ2-0</b><br>FR17-00           | <b>Sub carrier frequency</b><br>24 bit Sub carrier frequency programmed<br>via I <sup>2</sup> C bus, see table 2. FREQ2 is the<br>most significant byte (MSB).                                                                                                                                |
| SCHPHM-L<br>SCH9-0                  | Sub carrier phase offset<br>9 bit Sub carrier phase relative to the<br>50% point of the leading edge of the<br>horizontal part of composite sync.<br>SCHPHM bit 0 is the MSB. The nominal<br>value is zero. This register is used to<br>compensate for delays external to the<br>VP531/VP551. |
| GPPCTL<br>CTL7-0                    | General purpose port controlEach bit controls port directionLow = outputHigh = input                                                                                                                                                                                                          |
| <b>GPPRD</b><br>RD7-0               | General purpose port read data<br>I <sup>2</sup> C bus read from general purpose port<br>(only INPUTS defined in GPPCTL)                                                                                                                                                                      |
| <b>GPPWR</b><br>WR7-0               | <b>General purpose port write data</b><br>I <sup>2</sup> C bus write to general purpose port<br>(only OUTPUTS defined in GPPCTL)                                                                                                                                                              |
| HSOFFM-L<br>HSOFF9-0                | <b>HS offset</b><br>This is a 10 bit number which allows the<br>user to offset the start of digital data input<br>with reference to the pulse HS.                                                                                                                                             |
| SLAVE1<br>NCORSTD                   | H &V Slave mode control register<br>1 = NCO Line Reset Disable (NTSC only)                                                                                                                                                                                                                    |
| VBITDIS<br>F_SWAP<br>SL_HS1-0       | 0 = Video blanked when Rec601 V bit set<br>1 = V bit is ignored<br>The odd and even fields are swapped<br>Selects pixel sample (1 to 4)                                                                                                                                                       |
| HCNT9-8                             | As HCNT7-0 but MSBs                                                                                                                                                                                                                                                                           |

| SLAVE2<br>HCNT7-0 | H &V Slave position register<br>Adjusts for delay at which pixel data<br>occurs relative to HS                                                                                                                                                                            |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPSCTL<br>FSC4SEL | <b>GPS Control</b><br>When high, REFSQ = 4xFSC and GPP<br>bit D6 is forced to become an input for a<br>SCSYNC signal (high = reset), which<br>provides a synchronous phase reset for<br>FSC divider. Low = normal operation with<br>REFSQ = 1xFSC. (default).             |
| GENDITH           | 1 = Gen lock dither added.                                                                                                                                                                                                                                                |
| GENLKEN           | High = enable Genlock to REFSQ signal<br>input.<br>Low = internal subcarrier generation<br>(default).                                                                                                                                                                     |
| NOLOCK            | Genlock status bit (read only)<br>Low = Genlocked.<br>High = cannot lock to REFSQ. This bit is<br>cleared by reading and set again if lock<br>cannot be attained.                                                                                                         |
| PALIDEN           | High = enable external PAL ID phase<br>control and GPP bit D7 is forced to<br>become an input for PAL ID switch signal,<br>(GPP bit D7 - Low = $+135^{\circ}$ ,<br>High = $-135^{\circ}$ ).<br>Low = normal operation, internal PAL ID<br>phase switch is used (default). |
| TSURST            | High = chip soft reset. Registers are NOT<br>reset to default values.<br>Low = normal operation (default).                                                                                                                                                                |
| CHRMCLIP          | High = enable clipping of chroma data<br>when luma goes below black level and is<br>clipped.<br>Low = no chroma clipping (default).                                                                                                                                       |
| TRSEL             | High = master mode, GPP bits D0 - 4 are<br>forced to become a video timing port with<br>VS, HS and FIELD outputs.                                                                                                                                                         |

Low = slave mode, timing from REC656.

## I<sup>2</sup>C BUS CONTROL INTERFACE

#### I<sup>2</sup>C bus address

| A6 | A5 | A4 | A3 | A2 | A1  | A0  | R/W |
|----|----|----|----|----|-----|-----|-----|
| 0  | 0  | 0  | 1  | 1  | SA2 | SA1 | Х   |

The serial microprocessor interface is via the bidirectional port consisting of a data (SDA) and a clock (SCL) line. It is compatible to the Philips I<sup>2</sup>C bus standard (Jan. 1992 publication number 9398 393 40011). The interface is a slave transmitter - receiver with a sub-address capability. All communication is controlled by the microprocessor. The SCL line is input only. The most significant bit (MSB) is sent first. Data must be stable during SCL high periods. A bus free state is indicated by both SDA and SCL lines being high. START of transmission is indicated by SDA being pulled low while SCL is high. The end of transmission, referred to as a STOP, is indicated by SDA going from low to high while SCL is high. The STOP state can be omitted if a repeated START is sent after the acknowledge bit. The reading device acknowledges each byte by pulling the SDA line low on the ninth clock pulse, after which the SDA line is released to allow the transmitting device access to the bus.

The device address can be partially programmed by the setting of the pins SA1 and SA2. This allows the device to respond to one of four addresses, providing for system flexibility. The I<sup>2</sup>C bus address is seven bits long with the last bit indicating read / write for subsequent bytes.

The first data byte sent after the device address, is the subaddress - BAR (base address register). The next byte will be written to the register addressed by BAR and subsequent bytes to the succeeding registers. The BAR maintains its data after a STOP signal.

#### **NTSC/PAL Video Standards**

Both NTSC (4-field, 525 lines) and PAL (8-field, 625 lines) video standards are supported by the VP531/VP551. All raster synchronisation, colour sub-carrier and burst characteristics are adapted to the standard selected. The VP531/VP551 generates outputs which follow the requirements of SMPTE 170M and CCIR 624 for PAL signals.

The device supports the following: NTSC, PAL B, D, G, H, I, N (Argentina).

#### **TRS - Slave mode**

The VP531 has an internal timing generator which produces video timing signals appropriate to the mode of operation. In the default (power up) slave mode, all timing signals are derived from the input clock, PXCK, which must be derived from a crystal controlled oscillator. Input pixel data is latched on the rising edge of the PXCK clock.

The video timing generator produces the internal blanking and burst gate pulses, together with the composite sync output signal, using timing data (TRS codes) from the Ancillary data stream in the REC656 input signal, (when TRSEL (bit 0 of GPSCTL register) is set low).

#### Slave H & V mode

H & V slave mode is enabled by setting the SL\_H&V bit in the GCR register. In this mode the position of the video syncs is derived from the HS and VS inputs. These GPP pins are automatically configured as inputs when SL\_H&V is set to '1'.

This mode requires 262/263 line syncs in NTSC mode (not 262.5/262.5) and 312/313 syncs in PAL. The VSYNC and negative edges HSYNC need to be aligned. When programming the SLH&V bit needs setting first and then the TRSEL bit in reg FF, otherwise there will be a clash of outputs. The VSYNC is input to pin 3 and the HSYNC to pin 4 both at 5V TTL levels.

#### HCNT

To ensure that the incoming data is sampled correctly a 10 bit binary number (HCNT) has to be programmed into the SLAVE1 and 2 registers. This will allow the device's internal horizontal counter to align with the video data, each bit

represents one 13.5MHz cycle. To calculate this use the formula below:

#### NTSC/PALM

HCNT = SN + 119 (SN = 0 - 738) HCNT = SN + 739 (SN = 739 - 857)

#### PAL

HCNT = SN + 127 (SN = 0 - 738)

HCNT = SN + 737 (SN = 737 - 863)

where SN is Rec. 656/601 sample number on which the negative edge of HSYNC occurs.

#### SL\_HS

A further adjustment is also required to ensure that the correct Cr and Cb sample alignment. The bits SL\_HS1-0 allows for four sampling positions in the CbYCrY sequence, failure to set this correctly will mean corruption of the colour or colour being interpreted as luma.

#### **F\_SWAP**

If the field synchronisation is wrong it can be swapped by setting this bit.

#### V\_SYNC

When set to a '1' this bit allows an odd/even square wave to provide the field synchronisation.

#### Video Timing - Master sync mode

When TRSEL (bit 0 of GPSCTL register) is set high, the VP531 operates in a MASTER sync mode, all REC656 timing reference codes are ignored and GPP bits D0 - 4 become a video timing port with VS, HS and FIELD outputs. The PXCK signal is, however, still used to generate all internal clocks. When TRSEL is set high, the direction setting of bits 4 - 0 of the GPPCTL register is ignored.

VS is the start of the field sync datum in the middle of the equalisation pulses. HS is the line sync which is used by the preceding MPEG2 decoder to define when to output digital video data to the VP531. The position of the falling edge of HS relative to the first data Cb0, can be programmed in HSOFFM-L registers.

#### **HS offset**

The position of the falling edge of HS relative to the first data Cb0, can be programmed in HSOFFM-L registers, see figure 4, this is called the pipeline delay and may need adjusting for a particular application. This is done by programming a 10 bit number called HSOFF into the HSOFFM and HSOFFL registers, HSOFFM being the most significant two bits and HSOFFL the least significant eight bits. A default value of 07EH is held in the registers.

The value to program into HSOFF can be looked up in tables 3 &4:

| Nск        | HSOFF      | Comment             |  |  |
|------------|------------|---------------------|--|--|
| 0 to 120   | 126 to 6   | HS normal (64 cks)  |  |  |
| 121 to 138 | 863 to 801 | HS pulse shortened* |  |  |
| 184 to 857 | 800 to 127 | HS normal (64 cks)  |  |  |

| Table.3 | for | N7 | -SC |
|---------|-----|----|-----|
|---------|-----|----|-----|

| Νсκ        | HSOFF      | Comment             |
|------------|------------|---------------------|
| 0 to 131   | 137 to 6   | HS normal (64 cks)  |
| 132 to 194 | 869 to 807 | HS pulse shortened* |
| 195 to 863 | 806 to 138 | HS normal (64 cks)  |

Table.4 for NTSC and PAL-B, D, G, H, I, N

\*HS pulse shortened means that the width of the pulse will be less than the normal 64 13.5MHz clock cycles.

 $N_{CK}$  = number of 13.5MHz clock cycles between the falling edge of HS and Cb0 (first data I/P on PD7-0) see fig. 4. Decreasing HSOFF advances the HS pulse (numbers are in decimal).

The interruption in the sequence of values is because the HS signal is jumping across a line boundary to the previous line as the offset is increased. The register default value is 7EH and this sets Nck to 0, ie. the HS negative edge and Cb0 are co-incident in NTSC mode.

#### **Video Blanking**

The VP531/VP551 automatically performs standard composite video blanking. Lines 1-9, 264-272 inclusive, as well as the last half of line 263 are blanked in NTSC mode. In PAL mode, lines 1-5, 311-318, 624-625 inclusive, as well as the last half of line 623 are blanked.

The V bit within REC656 defines the video blanking when TRSEL (bit 0 of GPSCTL register) is set low. When in MASTER mode with TRSEL set high the video encoder is still enabled. Therefore if these lines are required to be blank they must have no video signal input.

#### Interpolator

The luminance and chrominance data are separately passed through interpolating filters to produce output sampling rates double that of the incoming pixel rate. This reduces the sinx/x distortion that is inherent in the digital to analog converters and also simplifies the analog reconstruction filter requirements.

#### **Digital to Analog Converters**

The VP531/VP551 contains two 9 bit digital to analog converters which produce the analog video signals. The DACs use a current steering architecture in which bit currents are routed to one of two outputs; thus the DAC has true and complementary outputs. The use of identical current sources and current steering their outputs means that monotonicity is guaranteed. An on-chip voltage reference of 1.05V (typ.) provides the necessary biasing, if required this can be overridden by an external reference.

The full-scale output currents of the DACs is set by external resistors between the DACGAIN and VSS pins. An on-chip loop amplifier stabilises the full-scale output current against temperature and power supply variations.

By summing the complementary luma and chroma DAC current outputs an inverted composite output is generated. Note that this signal has a DC offset and therefore usually needs to be capacitively coupled. The analog outputs of the VP531/VP551 are capable of directly driving doubly terminated 75 $\Omega$  co-axial cable. If it is required only to drive a single 75 $\Omega$  load then DACGAIN resistor is simply doubled.

#### Luminance, Chrominance and Composite Video Outputs

The Luminance video output (LUMAOUT pin 54) drives a  $37.5\Omega$  load at 1.0V, sync tip to peak white. It contains only the luminance content of the image plus the composite sync pulses. In the NTSC mode, a set-up level (pedestal) offset can be added during the active video portion of the raster. The pedestal is programmed by PEDEN bit in VOCR register.

The Chrominance video output (CHROMAOUT pin 58) drives a 37.5 $\Omega$  load at levels proportional in amplitude to the luma output (40 IRE pk-pk burst). This output has a fixed offset current which will produce approximately a 0.5V DC bias across the 37.5 $\Omega$  load. Burst is injected with the appropriate timing relative to the luma signal.

The inverted composite video output (COMPOUTB pin 56) will also drive a  $37.5\Omega$  loas at 1.0V, sync tip to peak white. It contains both the luminance and chrominance content of the signal plus the composite sync pulses.

Output sinx/x compensation filters are required on all video output, as shown in the typical application diagram, see figs. 6 & 7.

#### Genlock using REFSQ input

The VP531/VP551 can be Genlocked to another video source by setting GENLKEN high (in GPSCTL register) and feeding a phase coherent sub carrier frequency signal into REFSQ. Under normal circumstances, REFSQ will be the same frequency as the sub carrier. But by setting FSC4SEL high (in GPSCTL register), a 4 x sub carrier frequency signal may be input to REFSQ. In this case, the Genlock circuit can be reset to the required phase of REFSQ, by supplying a pulse to SCSYNC (pin 9). The frequency of SCSYNC can be at sub carrier frequency, but once per line, or once per field could be adequate, depending on the application. When GENLKEN is SET high, the direction setting of bit 6 of the GPPCTL register is ignored.

#### **PALID** Input

When in Genlock mode with GENLKEN set high (in GPSCTL register), the VP531 requires a PAL phase identification signal, to define the correct phase on every line. This is supplied to PALID input (pin 10), High =  $-135^{\circ}$  and low =  $+135^{\circ}$ . The signal is asynchronous and should be changed before the sub carrier burst signal. PALID input is enabled by setting PALIDEN high (in GPSCTL register). When GENLKEN is high, the direction setting of bit 7 of the GPPCTL register is ignored

#### **Master Reset**

The VP531/VP551 must be initialised with the RESET pin 34. This is an asynchronous active low signal and must be active for a minimum of 200ns in order for the VP531 to be reset. The device resets to line 64, start of horizontal sync (i.e. line blanking active). There is no on-chip power on reset circuitry.



Figure 3 REC 656 interface with HS output timing



Figure 4 REFSQ and SC\_SYNC input timing



Figure 5 PAL\_ID input timing

## TIMING INFORMATION

| Parameters                          | Conditions        | Symbol             | Min. | Тур. | Max. | Units   |
|-------------------------------------|-------------------|--------------------|------|------|------|---------|
| Master clock frequency (PXCK input) |                   | fрхск              |      | 27.0 |      | MHz     |
| PXCK pulse width, HIGH              |                   | <b>t</b> рwн; рхск | 10   |      |      | ns      |
| PXCK pulse width, LOW               |                   | tpwl; pxck         | 14.5 |      |      | ns      |
| PXCK rise time                      | 10% to 90% points | <b>t</b> RP        |      |      | TBD  | ns      |
| PXCK fall time                      | 90% to 10% points | tFP                |      |      | TBD  | ns      |
| PD7-0 set up time                   |                   | tsu;pd             | 10   |      |      | ns      |
| PD7-0 hold time                     |                   | thd;pd             | 5    |      |      | ns      |
| SC_SYNC set up time                 |                   | tsu;sc_sync        | 10   |      |      | ns      |
| SC_SYNC hold time                   |                   | thd;sc_sync        | 0    |      |      | ns      |
| PAL_ID set up time                  |                   | tsu;pal_id         | 10   |      |      | ns      |
| PAL_ID hold time                    |                   | thd;pal_id         | 0    |      |      | ns      |
| PAL_ID duration                     |                   | tdur;pal_id        | 9    |      |      | PXCK    |
|                                     |                   |                    |      |      |      | periods |
| Output delay                        | PXCK to COMPSYNC  | toos               |      |      | 25   | ns      |
|                                     | PXCK to CLAMP     |                    |      |      |      |         |

Note: Timing reference points are at the 50% level. Digital CLOAD <40pF.



Figure 6 Typical application diagram, SLAVE mode. (Output filter - see Fig.7)



Figure 7 Output reconstruction filter



Figure 8 Glitch Energy

#### Note:

The VP531 is only available to customers with a valid and existing authorisation to purchase issued by MACROVISION CORPORATION.

This device is protected by U.S. patent numbers 4631603, 4577216 and 4819098 and other intellectual property rights. Use of the Macrovision anticopy process in the device is licensed by Macrovision for non-commercial, home and limited exhibition uses only. Reverse engineering or disassembly is prohibited.





http://www.mitelsemi.com

World Headquarters - Canada

Tel: +1 (613) 592 2122 Fax: +1 (613) 592 6909

North America Tel: +1 (770) 486 0194 Fax: +1 (770) 631 8213 **Asia/Pacific** Tel: +65 333 6193 Fax: +65 333 6192 Europe, Middle East, and Africa (EMEA) Tel: +44 (0) 1793 518528 Fax: +44 (0) 1793 518581

Information relating to products and services furnished herein by Mitel Corporation or its subsidiaries (collectively "Mitel") is believed to be reliable. However, Mitel assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Mitel whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Mitel, or non-Mitel furnished goods or services may infringe patents or other intellectual property rights owned by Mitel.

This publication is issued to provide information only and (unless agreed by Mitel in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Mitel without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Mitel's conditions of sale which are available on request.

M Mitel (design) and ST-BUS are registered trademarks of MITEL Corporation Mitel Semiconductor is an ISO 9001 Registered Company Copyright 1999 MITEL Corporation All Rights Reserved Printed in CANADA

**TECHNICAL DOCUMENTATION - NOT FOR RESALE**