#### 查询VSC8117供应商

捷多邦,专业PCB打样工厂 **VITESSE** SEMICONDUCTOR CORPORATION

# Data Sheet VSC8117

ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

24小时加急出货

## Features

- Operates at Either STS-3/STM-1 (155.52Mb/s) or STS-12/STM-4 (622.08Mb/s) Data Rates
- Compatible with Industry ATM UNI Devices
- On Chip Clock Generation of the 155.52MHz or 622.08MHz High Speed Clock (Mux)
- On Chip Clock Recovery of the 155.52MHz or 622.08MHz High Speed Clock (Demux)
- 8 Bit Parallel TTL Interface
- SONET/SDH Frame Recovery
- Loss of Signal (LOS) Input & LOS Detection

- +3.3V/5V programmable PECL Serial Interface
- Provides Equipment, Facilities and Split Loopback Modes as well as Loop Timing Mode
- Provides TTL and PECL reference clock inputs
- Meets Bellcore, ITU and ANSI Specifications for Jitter Performance
- Low Power 1.0 Watts Typical
- 64 PQFP Package

## **General Description**

The VSC8117 is an ATM/SONET/SDH compatible transceiver integrating an on-chip Clock Multiplication Unit (PLL) for the high speed clock as well as a clock and data recovery unit (CRU) with 8 bit serial-to-parallel and parallel-to-serial data conversion. The PLL clock is used for serialization in the transmit direction (Mux). The recovered clock is used for deserialization in the receive direction (Demux). The demultiplexer contains SONET/SDH frame detection and recovery. The device provides facility loopback, equipment loopback, and loop timing modes. The part is packaged in a 64-pin PQFP with integrated heat spreader for optimum thermal performance and reduced cost. The VSC8117 provides an integrated solution for ATM physical layers and SONET/SDH systems applications.

## **Functional Description**

The VSC8117 is designed to provide a SONET/SDH compliant interface between the high speed optical networks and the lower speed User Network Interface devices such as the PM5355 S/UNI-622. The VSC8117 converts 8 bit parallel data at 77.76Mb/s or 19.44Mb/s to a serial bit stream at 622.08Mb/s or 155.52Mb/s respectively. The device also provides a Facility Loopback function which loops the received high speed data and clock (optionally recovered on-chip) directly to the high speed transmit outputs. A Clock Multiplier Unit (CMU) is integrated into the transmit circuit to generate the high speed clock for the serial output data stream from input reference frequencies of 19.44 or 77.76 MHz. The CMU can be bypassed with the recovered clock in loop timing mode thus synchronizing the entire part to a single clock. The block diagram on page 2 shows the major functional blocks associated with the VSC8117.

The receive section provides the serial-to-parallel conversion, converting the 155.52Mb/s or 622.08Mb/s bit stream to an 8 bit parallel output at 19.44Mb/s or 77.76Mb/s respectively. A Clock Recovery Unit (CRU) is integrated into the receive circuit to recover the high speed clock from the received serial data stream. The receive section provides an Equipment Loopback function which will loop the low speed transmit data and clock back through the receive section to the 8 bit parallel data bus and clock outputs. The VSC8117 also provides the option of selecting between either its internal CRU's recovered clock and data signals or optics containing a

G52221-0 Rev 4 1

com



# Data Sheet VSC8117

CRU clock and data signals. (In this mode the VSC8117 operates just like the VSC8111 and VSC8116). The receive section also contains a SONET/SDH frame detector circuit which is used to provide frame pluses during the A1, A2 boundary in the serial to parallel converter. This only occurs when OOF is high. Both internal and external LOS functions are supported. The high speed serial signals can be made PECL compatible or LVPECL compatible by setting the proper voltage on the V<sub>DDP</sub> supply pins

# VSC8117 Block Diagram





### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

### **Transmit Section**

Byte-wide data is presented to TXIN[7:0] and is clocked into the part on the rising edge of TXLSCKOUT. TXLSCKOUT also latches TXIN[7:0] into the part as shown in Figure 1. The data is then serialized (MSB leading) and presented at the TXDATAOUT+/- pins. The serial output stream is synchronized to the CMU generated clock which is a phase locked and frequency scaled version of the input reference clock. External control inputs CMUFREQSEL and STS-12 select the multiply ratio of the CMU for either STS-3 (155MbS) or STS-12 (622Mb/s) transmission (see Table 10). A divide-by-8 version of the CMU clock (TXLSCKOUT) should be used to synchronize the transmit interface of the UNI device to the transmit input registers on the VSC8117.





### **Receive Section**

High speed Non-Return to Zero (NRZ) serial data at 155Mb/s or 622Mb/s are received by the RXDATAIN inputs. The CRU recovers the high speed clock from the serial data input. The serial data is converted to byte-wide parallel data and presented on RXOUT[7:0] pins. A divide-by-8 version of the high-speed clock (RXLSCKOUT) should be used to synchronize the byte-serial RXOUT[7:0] data with the receive portion of the UNI device. The on-chip CRU is by-passed by setting the DSBLCRU input high. In this mode, the serial input data and corresponding clock are received by the RXDATAIN and RXCLKIN inputs respectively. RXDATAIN is clocked in on the rising edge of RXCLKIN+. See Figure 2.

The receive section also includes frame detection and recovery circuitry which detects the SONET/SDH frame, aligns the received serial data on byte boundaries, and initiates a frame pulse on FP coincident with the byte aligned data. The frame recovery is initiated when OOF is held high which must occur at least 4 byte clock cycles before the A1A2 boundary. The OOF input control is a level-sensitive signal, and the VSC8117 will continually perform frame detection and recovery as long as this pin is held high even if 1 or more frames has been detected. Frame detection and recovery occurs when a series of three A1 bytes followed by three A2 bytes has been detected. The parallel output data on RXOUT[7:0] will be byte aligned starting on the third A2 byte. When a frame is detected, a single byte clock period long pulse is generated on FP which is synchronized with the byte-aligned third A2 byte on RXOUT[7:0]. The frame detector sends a FP pulse only if OOF is high.



# Data Sheet VSC8117

### Loss of Signal

The VSC8117 features Loss of Signal (LOS) detection. Loss of Signal is declared if the incoming serial data stream has no transition continuously for more than 128 bits. During an LOS condition, the VSC8117 forces the receive data low which is an indication for any downstream equipment that an optical interface failure has occurred. The receive section continues to be clocked by the CRU as it is now locked to the CRUREFCLK unless DSBLCRU is active or CRUREFSEL is inactive in which case it will be clocked by the CMU. This LOS condition will be removed when the part detects more than 16 transitions in a 128 bit time window. This LOS detection feature can be disabled by applying a high level to the LOSDETEN\_ input. The VSC8117 also has a PECL input LOSPECL to force the part into a Loss of Signal state. Most optics have a PECL output usually called "SD" or "FLAG" indicating a lack of or presence of optical power. Depending on the optics manufacturer this signal is either active high or active low. The LOSPECL input on the VSC8117 is active low.



#### Figure 2: Data and Clock Receive Block Diagram

### **Facility Loopback**

The Facility Loopback function is controlled by the FACLOOP signal. When the FACLOOP signal is set high, the Facility Loopback mode is activated and the high speed serial receive data (RXDATAIN) is presented to the high speed transmit output (TXDATAOUT). See Figure 3. In Facility Loopback mode the high speed receive data (RXDATAIN) is also converted to parallel data and presented to the low speed receive data output pins (RXOUT[7:0]). The receive clock (RXCLKIN) or the recovered clock is also divided down and presented to the low speed clock output (RXLSCKOUT).



ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery



### **Equipment Loopback**

The Equipment Loopback function is controlled by the EQULOOP signal. When the EQULOOP signal is set high, the Equipment Loopback mode is activated and the high speed transmit data generated from the parallel to serial conversion of the low speed data (TXIN[7:0]) is selected and converted back to parallel data in the receiver section and presented to the low speed parallel outputs (RXOUT[7:0]). See Figure 4. The internally generated 155/622MHz clock is used to generate the low speed receive clock output (RXLSCKOUT). In Equipment Loopback mode the transmit data (TXIN[7:0]) is serialized by the on-chip CMU and presented at the high speed output (TXDATAOUT).

### **CRU Equipment Loopback**

Exactly the same as equipment loopback, the point where the transmit data is looped back is moved all the way back to the high speed I/O. When the CRUEQLP signal is set high, transmit data is looped back to the CRU, replacing RXDATAIN $\pm$ 



Figure 4: Equipment Loopback Data Path



# Data Sheet VSC8117

### Split Loopback

Equipment and facility loopback modes can be enabled simultaneously. In this case, high-speed serial data received (RXDATAIN) is mux'd through to the high-speed serial output (TXDATAOUT). The low-speed transmit byte wide bus(TXIN[7:0]) and (TXLSCKIN) are mux'd into the low-speed byte wide receive output bus (RXOUT[7:0]) and (RXLSCKOUT). See Figure 5.



### Figure 5: Split Loopback Datapath

### Loop Timing

LOOPTIM0 mode bypasses the CMU when the LOOPTIM0 input is asserted high. In this mode the CMU is bypassed by using the receive clock (RXCLKIN), and the entire part is synchronously clocked from a single external source.

### **Clock Synthesis**

The VSC8117 uses an integrated phase-locked loop (PLL) for clock synthesis of the 622MHz high speed clock used for serialization in the transmitter section. The PLL is comprised of a phase-frequency detector (PFD), an integrating operation amplifier and a voltage controlled oscillator (VCO) configured in classic feedback system. The PFD compares the selected divided down version of the 622MHz VCO (pin CMUFREQSEL selects the divide-by ratios of 8 or 32, see Table 10) and the reference clock. The integrator provides a transfer function between input phase error and output voltage control. The VCO portion of the PLL is a voltage controlled ring-oscillator with a center frequency of 622MHz.

The reactive elements of the integrator are located off-chip and are connected to the feedback loop of the amplifier through the CP1, CP2, CN1 and CN2 pins. The configuration of these external surface mounted capacitors is shown in Figure 6. Table 1 shows the recommended external capacitor values for the configurable reference frequencies.



### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

Good analog design practices should be applied to the board design for these external components. Tightly controlled analog ground and power planes should be provided for the PLL portion of the circuitry. The dedicated PLL power (VDDA) and ground (VSSA) pins should have quiet supply planes to minimize jitter generation within the clock synthesis unit. This is accomplished by either using a ferrite bead or a C-L-C choke ( $\pi$  filter) on the (VDDA) power pins. Note: Vitesse recommends a ( $\pi$  filter) C-L-C choke over using a ferrite bead. All ground planes should be tied together using multiple vias.

### **Reference Clocks**

To improve jitter performance and to provide flexibility, an additional differential PECL reference clock input is provided. This reference clock is internally XNOR'd with a TTL reference clock input to generate the reference for the CMU. Vitesse recommends using the differential PECL input and tieing the unused TTL reference clock low. If the TTL reference clock is used the positive side of the differential PECL reference clock "REFCLKP+" should be tied to ground. "REFCLKP+/-" are internally biased with on-chip resistors to 1.65(for 3.3V case) volts, see figure 13 for schematic of internal biasing of differential I/O's.

The CRU has the option of either using the CMU's reference clock or its own independent reference clock "CRUREFCLK". This is accomplished with the control signal "CRUREFSEL". The "CRUREFCLK" should be used if the system is being operated in either a regeneration or looptiming mode. In either of these modes the quality of the "CRUREFCLK" is not a concern, thus it can be driven by a simple 77.76MHz crystal, the key is its' independent of the CMU's reference clock.

| Reference<br>Frequency<br>[MHz] | Divide Ratio | СР  | CN  | Туре | Size      | Tol.   |
|---------------------------------|--------------|-----|-----|------|-----------|--------|
| 19.44                           | 32           | 0.1 | 0.1 | X7R  | 0603/0805 | +/-10% |
| 77.76                           | 8            | 0.1 | 0.1 | X7R  | 0603/0805 | +/-10% |

### **Table 1: Recommended External Capacitor Values**





# Data Sheet VSC8117

### **Clock Recovery**

The fully monolithic Clock Recovery Unit (CRU) consists of a Phase Detector, a Frequency Detector, a Loop Filter and a Voltage Controlled Oscillator (VCO). The phase detector compares the phase information of the incoming data with the recovered clock. The frequency detector compares the frequency component of the data input with the recovered clock to provide the pull in energy during lock acquisition. The Loop Filter integrates the phase information from the phase and frequency detectors and provides the control voltage to the VCO.

#### **Jitter Tolerance**

Jitter Tolerance is the ability of the Clock Recovery Unit to track timing variation in the received data stream. The Bellcore and ITU specifications allow the received optical data to contain jitter. The amount that must be tolerated is a function of the frequency of the jitter. At high frequencies the specifications do not require the CRU to tolerate large amounts, whereas at low frequencies many unit intervals (bit times) of jitter have to be tolerated. The CRU is designed to tolerate this jitter with margin over the specification limits, see Figure 7. The CRU obtains and maintains lock based on the data transition information. When there is no transition on the data stream, the recovered clock frequency can drift. The VSC8117 can maintain lock over 100 bits of no switching on the data stream.







### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

# AC Timing Characteristics

### Figure 8: Receive High Speed Data Input Timing Diagram



### Table 2: Receive High Speed Data Input Timing Table (STS-12 Operation)

| Parameter          | Description                                    |     | Тур   | Max | Units |
|--------------------|------------------------------------------------|-----|-------|-----|-------|
| T <sub>RXCLK</sub> | Receive clock period                           | -   | 1.608 | -   | ns    |
| T <sub>RXSU</sub>  | Serial data setup time with respect to RXCLKIN | 400 | -     | -   | ps    |
| T <sub>RXH</sub>   | Serial data hold time with respect to RXCLKIN  | 100 | -     | -   | ps    |

### Table 3: Receive High Speed Data Input Timing Table (STS-3 Operation)

| Parameter          | r Description                                  |     | Тур  | Max | Units |
|--------------------|------------------------------------------------|-----|------|-----|-------|
| T <sub>RXCLK</sub> | Receive clock period                           | -   | 6.43 | -   | ns    |
| T <sub>RXSU</sub>  | Serial data setup time with respect to RXCLKIN | 1.5 | -    | -   | ns    |
| T <sub>RXH</sub>   | Serial data hold time with respect to RXCLKIN  | 1.5 | -    | -   | ns    |

### Figure 9: Transmit Data Input Timing Diagram





# Data Sheet VSC8117

### Table 4: Transmit Data Input Timing Table (STS-12 Operation)

| Parameter           | Description                                        | Min | Тур   | Max | Units |
|---------------------|----------------------------------------------------|-----|-------|-----|-------|
| T <sub>CLKOUT</sub> | Transmit data output byte clock period             | -   | 12.86 | -   | ns    |
| T <sub>INSU</sub>   | Transmit data setup time with respect to TXLSCKOUT | 1.0 | -     | -   | ns    |
| T <sub>INH</sub>    | Transmit data hold time with respect to TXLSCKOUT  | 1.0 | -     | -   | ns    |

### Table 5: Transmit Data Input Timing Table (STS-3 Operation)

| Parameter           | Description                                        |     | Тур   | Max | Units |
|---------------------|----------------------------------------------------|-----|-------|-----|-------|
| T <sub>CLKOUT</sub> | Transmit data output byte clock period             | -   | 51.44 | -   | ns    |
| T <sub>INSU</sub>   | Transmit data setup time with respect to TXLSCKOUT | 1.0 | -     | -   | ns    |
| T <sub>INH</sub>    | Transmit data hold time with respect to TXLSCKOUT  | 1.0 | -     | -   | ns    |

*Note: Duty cycle for TXLSCKOUT is 50% +/- 10% worst case* 

### Figure 10: Receive Data Output Timing Diagram



### Table 6: Receive Data Output Timing Table (STS-12 Operation)

| Parameter            | Description                                                                            | Min | Тур   | Max | Units |
|----------------------|----------------------------------------------------------------------------------------|-----|-------|-----|-------|
| T <sub>RXCLKIN</sub> | Receive clock period                                                                   | -   | 1.608 | -   | ns    |
| T <sub>RXLSCK</sub>  | Receive data output byte clock period                                                  | -   | 12.86 | -   | ns    |
| T <sub>RXVALID</sub> | Time data on RXOUT [7:0] and FP is valid before and after the rising edge of RXLSCKOUT | 4.0 | -     | -   | ns    |
| $T_{PW}$             | Pulse width of frame detection pulse FP                                                | -   | 12.86 | -   | ns    |



### Table 7: Receive Data Output Timing Table (STS-3 Operation)

| Parameter            | Description                                                                            | Min | Тур   | Max | Units |
|----------------------|----------------------------------------------------------------------------------------|-----|-------|-----|-------|
| T <sub>RXCLKIN</sub> | Receive clock period                                                                   | -   | 6.43  | -   | ns    |
| T <sub>RXLSCKT</sub> | Receive data output byte clock period                                                  | -   | 51.44 | -   | ns    |
| T <sub>RXVALID</sub> | Time data on RXOUT [7:0] and FP is valid before and after the rising edge of RXLSCKOUT | 22  | -     | -   | ns    |
| T <sub>PW</sub>      | Pulse width of frame detection pulse FP                                                | -   | 51.44 | -   | ns    |

## Data Latency

The VSC8117 contains several operating modes, each of which exercise different logic paths through the part. Table 10 bounds the data latency through each path with an associated clock signal.

### Table 8: Data Latency

| Circuit Mode           | Description                            | Clock<br>Reference | Range of Clock<br>cycles |
|------------------------|----------------------------------------|--------------------|--------------------------|
| Receive                | MSB at RXDATAIN to data on RXOUT [7:0] | RXCLKIN            | 25-35                    |
| Facilities<br>Loopback | MSB at RXDATAIN to MSB at TXDATAOUT    | RXCLKIN            | 2-4                      |

## **Clock Recovery Unit**

Table 9: Reference Frequency for the CRU

| CRUREFSEL | STS12                                           | CRUREFCLK<br>Frequency<br>[MHz] | Output<br>Frequency<br>[MHz] |  |  |
|-----------|-------------------------------------------------|---------------------------------|------------------------------|--|--|
| 1         | 1                                               | $77.76 \pm 500 ppm$             | 622.08                       |  |  |
| 1         | 0                                               | 77.76 ± 500ppm                  | 155.52                       |  |  |
| 0         | Uses CMU's Reference Clock (See Table 10 below) |                                 |                              |  |  |

## **Clock Multiplier Unit**

Table 10: Reference Frequency Selection and Output Frequency Control

| STS12 | CMUFREQSEL | Reference<br>Frequency<br>[MHz] | Output<br>Frequency<br>[MHz] |
|-------|------------|---------------------------------|------------------------------|
| 1     | 1          | 19.44                           | 622.08                       |
| 1     | 0          | 77.76                           | 622.08                       |
| 0     | 1          | 19.44                           | 155.52                       |
| 0     | 0          | 77.76                           | 155.52                       |



# Data Sheet VSC8117

### Table 11: Clock Multiplier Unit Performance

| Name | Description                                                 | Min | Тур | Max | Units |
|------|-------------------------------------------------------------|-----|-----|-----|-------|
| RCd  | Reference clock duty cycle                                  | 40  |     | 60  | %     |
| RCj  | Reference clock jitter (RMS) @ 77.76 MHz ref <sup>(1)</sup> |     |     | 13  | ps    |
| RCj  | Reference clock jitter (RMS) @ 19.44 MHz ref <sup>(1)</sup> |     |     | 5   | ps    |
| RCf  | Reference clock frequency tolerance <sup>(2)</sup>          | -20 |     | +20 | ppm   |

(1) These Reference Clock Jitter limits are required for the outputs to meet SONET system level jitter requirements (< 10 mUIrms)

(2) Needed to meet SONET output frequency stability requirements

Note: Jitter specification is defined utilizing a 12KHz - 5MHz LP-HP single pole filter.

# AC Characteristics

### Table 12: PECL and TTL Outputs

| Parameters          | Description           | Min | Тур | Max | Units | Conditions |
|---------------------|-----------------------|-----|-----|-----|-------|------------|
| T <sub>R,TTL</sub>  | TTL Output Rise Time  | —   | 2   |     | ns    | 10-90%     |
| T <sub>F,TTL</sub>  | TTL Output Fall Time  | _   | 1.5 | _   | ns    | 10-90%     |
| T <sub>R,PECL</sub> | PECL Output Rise Time | _   | 350 | _   | ps    | 20-80%     |
| T <sub>F,PECL</sub> | PECL Output Fall Time | _   | 350 | _   | ps    | 20-80%     |

# **DC** Characteristics

### Table 13: PECL and TTL Inputs and Outputs

| Parameters         | Description                              | Min | Тур | Max                     | Units | Conditions                        |
|--------------------|------------------------------------------|-----|-----|-------------------------|-------|-----------------------------------|
| V <sub>OH</sub>    | Output HIGH<br>voltage (PECL)            |     |     | $V_{DDP} - 0.9V$        | V     | _                                 |
| V <sub>OL</sub>    | Output LOW<br>voltage (PECL)             | 0.7 | _   | _                       | V     | _                                 |
| V <sub>OCM</sub>   | O/P Common<br>Mode Range<br>(PECL)       | 1.1 |     | V <sub>DDP</sub> – 1.3V | V     | _                                 |
| $\Delta V_{OUT75}$ | Differential<br>Output Voltage<br>(PECL) | 600 |     | 1300                    | mV    | $75\Omega$ to $V_{DDP}$ – $2.0~V$ |



### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

| Parameters         | Description                              | Min                     | Тур                      | Max                               | Units            | Conditions                                    |  |
|--------------------|------------------------------------------|-------------------------|--------------------------|-----------------------------------|------------------|-----------------------------------------------|--|
| $\Delta V_{OUT50}$ | Differential<br>Output Voltage<br>(PECL) | 600                     |                          | 1300                              | mV               | 50 $\Omega$ to V <sub>DDP</sub> – 2.0 V       |  |
| V <sub>IH</sub>    | Input HIGH<br>voltage (PECL)             | $V_{DDP} - 0.9V$        |                          | $V_{DDP} - 0.3V$                  | V                | For single ended                              |  |
| V <sub>IL</sub>    | $V_{IL}$ Input LOW 0 - $V_{DI}$          |                         | V <sub>DDP</sub> - 1.72V | V                                 | For single ended |                                               |  |
| $\Delta V_{IN}$    | Differential Input<br>Voltage (PECL)     | 400                     | _                        | 1600                              | mV               | _                                             |  |
| V <sub>ICM</sub>   | I/P Common<br>Mode Range<br>(PECL)       | $1.5 - \Delta V_{IN}/2$ |                          | $V_{DDP} - 1.0 - \Delta V_{IN}/2$ | V                | _                                             |  |
| V <sub>OH</sub>    | Output HIGH<br>voltage (TTL)             | 2.4                     |                          | _                                 | V                | I <sub>OH</sub> = -1.0 mA                     |  |
| V <sub>OL</sub>    | Output LOW<br>voltage (TTL)              |                         |                          | 0.5                               | V                | $I_{OL} = +1.0 \text{ mA}$                    |  |
| V <sub>IH</sub>    | Input HIGH<br>voltage (TTL)              | 2.0                     |                          | 5.5                               | V                | _                                             |  |
| V <sub>IL</sub>    | Input LOW<br>voltage (TTL)               | 0                       | _                        | 0.8                               | V                | _                                             |  |
| I <sub>IH</sub>    | Input HIGH<br>current (TTL)              | _                       | 50                       | 500                               | μΑ               | 2.0V< V <sub>IN</sub> < 5.5V,<br>Typical@2.4V |  |
| I <sub>IL</sub>    | Input LOW<br>current (TTL)               | _                       | _                        | -500                              | μΑ               | $-0.5V < V_{IN} < 0.8V$                       |  |

# **Power Dissipation**

### **Table 14: Power Supply Currents**

| Parameter       | Description                               | (Max) | Units |
|-----------------|-------------------------------------------|-------|-------|
| I <sub>DD</sub> | Power supply current from V <sub>DD</sub> | 480   | mA    |
| P <sub>D</sub>  | Power dissipation (worst case)            | 1.6   | W     |



# Data Sheet VSC8117

# Absolute Maximum Ratings<sup>(1)</sup>

| -                                                            |                                |
|--------------------------------------------------------------|--------------------------------|
| Power Supply Voltage ( $V_{DD}$ ) Potential to GND           | -0.5V to +4V                   |
| PECL I/O Supply Voltage (V <sub>DDP</sub> ) Potential to GND | -0.5V to +6V                   |
| DC Input Voltage (PECL inputs)                               | 0.5V to V <sub>DDP</sub> +0.5V |
| DC Input Voltage (TTL inputs)                                | -0.5V to 5.5V                  |
| DC Output Voltage (TTL Outputs)                              |                                |
| Output Current (TTL Outputs)                                 |                                |
| Output Current (PECL Outputs)                                | +/-50mA                        |
| Case Temperature Under Bias                                  | 55° to $+125°$ C               |
| Storage Temperature                                          | 65°C to $+150°$ C              |
| Maximum Input ESD (Human Body Model)                         |                                |
|                                                              |                                |

Note: Caution: Stresses listed under "Absolute Maximum Ratings" may be applied to devices one at a time without causing permanent damage. Functionality at or exceeding the values listed is not implied. Exposure to these values for extended periods may affect device reliability.

# **Recommended Operating Conditions**

| Power Supply Voltage ( <i>V</i> <sub>DD</sub> ) | +3.3V±5 %                |
|-------------------------------------------------|--------------------------|
| PECL I/O Supply Voltage ( $V_{DDP}$ )           |                          |
| Commercial Operating Temperature Range          |                          |
| Extended Operating Temperature Range            |                          |
| Industrial Operating Temperature Range          | 40° ambient to 85°C case |



### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

# Package Pin Descriptions

Table 15: Pin Identification

| Signal     | Pin | <i>I/O</i> | Level    | Pin Description                                         |
|------------|-----|------------|----------|---------------------------------------------------------|
| RESET      | 1   | I          | TTL      | Resets frame detection, dividers, controls; active high |
| LOOPTIM0   | 2   | I          | TTL      | Enable loop timing operation; active HIGH               |
| CMUFREQSEL | 3   | Ι          | TTL      | Reference clock frequency select, refer to table 10     |
| VDDP       | 4   |            | +3.3/+5V | +3.3V or +5V Power Supply for PECL I/Os                 |
| TXDATAOUT+ | 5   | 0          | PECL     | Transmit output, high speed differential data +         |
| TXDATAOUT- | 6   | 0          | PECL     | Transmit output, high speed differential data -         |
| LOSDETEN_  | 7   | I          | TTL      | Enables internal LOS detection (active low).            |
| RXCLKIN+   | 8   | I          | PECL     | Receive high speed differential clock input+            |
| RXCLKIN-   | 9   | I          | PECL     | Receive high speed differential clock input-            |
| VDDP       | 10  |            | +3.3/+5V | +3.3V or +5V Power Supply for PECL I/Os                 |
| OOF        | 11  | I          | TTL      | Out Of Frame; Frame detection initiated with high level |
| DSBLCRU    | 12  | I          | TTL      | Disable on-chip clock recovery unit; active high        |
| RXDATAIN+  | 13  | Ι          | PECL     | Receive high speed differential data input+             |
| RXDATAIN-  | 14  | Ι          | PECL     | Receive high speed differential data input-             |
| VDD        | 15  |            | +3.3V    | +3.3V Power Supply                                      |
| REFCLKP+   | 16  | Ι          | PECL     | PECL reference clock input+                             |
| REFCLKP-   | 17  | I          | PECL     | PECL reference clock input-                             |
| VDD        | 18  |            | +3.3V    | +3.3V Power Supply                                      |
| RXOUT0     | 19  | 0          | TTL      | Receive output data bit0                                |
| RXOUT1     | 20  | 0          | TTL      | Receive output data bit1                                |
| VSS        | 21  |            | GND      | Ground                                                  |
| RXOUT2     | 22  | 0          | TTL      | Receive output data bit2                                |
| RXOUT3     | 23  | 0          | TTL      | Receive output data bit3                                |
| RXOUT4     | 24  | 0          | TTL      | Receive output data bit4                                |
| RXOUT5     | 25  | 0          | TTL      | Receive output data bit5                                |
| RXOUT6     | 26  | 0          | TTL      | Receive output data bit6                                |
| RXOUT7     | 27  | 0          | TTL      | Receive output data bit7                                |
| VSS        | 28  |            | GND      | Ground                                                  |
| RXLSCKOUT  | 29  | 0          | TTL      | Receive byte clock output                               |
| FP         | 30  | 0          | TTL      | Frame detection pulse                                   |
| VDD        | 31  |            | +3.3V    | +3.3V Power Supply                                      |
| CRUREFCLK  | 32  | Ι          | TTL      | Optional external CRU reference clock @77.76MHz         |



# Data Sheet VSC8117

#### Table 15: Pin Identification I/0 Signal Pin Level **Pin Description** LOSPECL 33 I PECL Loss of Signal Control- Single ended PECL input; active low VDD 34 +3.3V +3.3V Power Supply VSS 35 GND Ground TTL REFCLK 36 Ι Reference clock input, refer to table 10 VSSA 37 GND Analog Ground (CMU) VDDA 38 +3.3V Analog Power Supply (CMU) CP1 39 CMU external capacitor (see Figure 6, and Table 1) Analog CN1 40 CMU external capacitor (see Figure 6, and Table 1) Analog CN2 41 CMU external capacitor (see Figure 6, and Table 1) Analog CP2 42 CMU external capacitor (see Figure 6, and Table 1) Analog VDDA 43 +3.3V Analog Power Supply (CRU) VSSA 44 GND Analog Ground (CRU) VSS 45 GND Ground VSS 46 GND Ground VDD +3.3V Power Supply 47 +3.3V VDD 48 +3.3V +3.3V Power Supply TXLSCKOUT 49 0 TTL Transmit byte clock out I TXIN7 50 TTL Transmit input data bit7 TXIN6 I TTL Transmit input data bit6 51 VSS 52 GND Ground TXIN5 53 Ι TTL Transmit input data bit5 TXIN4 54 I TTL Transmit input data bit4 TXIN3 I TTL 55 Transmit input data bit3 TXIN2 56 Ι TTL Transmit input data bit2 TXIN1 57 I TTL Transmit input data bit1 TXIN0 TTL 58 I Transmit input data bit0 STS12 155Mb/s or 622Mb/s mode select, refer to table 10 I TTL 59 CRUREFSEL 60 I TTL Selects between CMU's or CRU's REFCLK VDD +3.3V +3.3V Power Supply 61 Equipment loopback, loops low speed byte wide transmit EQULOOP 62 I TTL input data to receive output bus Facility loopback, loops high speed receive data and clock FACLOOP 63 I TTL directly to transmit outputs. CRUEQLP 64 Loops TXDATAOUT to the CRU replacing RXDATAIN+/-Ι TTL



### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

## Package Information



64 Pin PQFP Package Drawings



# Data Sheet VSC8117

## Package Thermal Characteristics

The VSC8117 is packaged into a thermally-enhanced plastic quad flatpack (PQFP). This package adheres to the industry-standard EIAJ footprint for a 10x10mm body but has been enhanced to improve thermal dissipation with the inclusion of an exposed Copper Heat Spreader. The package construction is as shown in Figure 10.





The thermal resistance for the VSC8117 package is improved through low thermal resistance paths from the die to the exposed surface of the heat spreader and from the die to the lead frame through the heat spreader overlap of the lead frame.

| Symbol              | Description                                                                                                                         | Value | Units |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------|
| θ <sub>jc</sub>     | Thermal resistance from junction to case                                                                                            |       | °C/W  |
| θ <sub>ca</sub>     | Thermal resistance from case to ambient in still air including conduction through<br>the leads for a non-thermally saturated board. | 37    | °C/W  |
| θ <sub>ca-100</sub> | Thermal resistance from case to ambient in 100 LPFM air                                                                             | 31    | °C/W  |
| θ <sub>ca-200</sub> | Thermal resistance from case to ambient in 200 LPFM air                                                                             | 28    | °C/W  |
| $\theta_{ca-400}$   | Thermal resistance from case to ambient in 400 LPFM air                                                                             | 24    | °C/W  |
| $\theta_{ca-600}$   | Thermal resistance from case to ambient in 600 LPFM air                                                                             | 22    | °C/W  |

### Table 16: 64-Pin PQFP Thermal Resistance

The VSC8117QB1 is designed to operate at a maximum case temperature of up to  $115^{\circ}$ C. The user must guarantee that the maximum case temperature specification is not violated. Given the thermal resistance of the package in still air, the user can operate the VSC8117QB1 in still air if the ambient temperature does not exceed  $55^{\circ}$ C ( $55^{\circ}$ C =  $115^{\circ}$ C -  $1.6W * 37^{\circ}$ C/W). If operation above this ambient temperature is required, then an appropriate heatsink must be used with the part or adequate airflow must be provided.



### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

## **Ordering Information**

The order number for this product are:

| Part Number<br>VSC8117QP: | Device Type<br>622Mb/s Mux/Dmux with CMU and CRU in 64 Pin PQFP<br>Commercial Temperature, 0°C ambient to 70°C case |
|---------------------------|---------------------------------------------------------------------------------------------------------------------|
| VSC8117QP1                | 622Mb/s Mux/Dmux with CMU and CRU in 64 Pin PQFP<br>Extended Temperature, 0°C ambient to 115°C case                 |
| VSC8117QP2                | 622Mb/s Mux/Dmux with CMU and CRU in 64 Pin PQFP<br>Industrial Temperature, -40°C ambient to 85°C case              |

## Notice

Vitesse Semiconductor Corporation reserves the right to make changes in its products specifications or other information at any time without prior notice. Therefore the reader is cautioned to confirm that this datasheet is current prior to placing orders. The company assumes no responsibility for any circuitry described other than circuitry entirely embodied in a Vitesse product.

## Warning

Vitesse Semiconductor Corporation's product are not intended for use in life support appliances, devices or systems. Use of a Vitesse product in such applications without the written consent is prohibited.



# Data Sheet VSC8117

# Application Notes

### DC Coupling and Terminating High-speed PECL I/Os

The high speed signals on the VSC8117 (RXDATAIN, RXCLKIN, TXDATAOUT, REFCLKP, LOSPECL) use 3.3/5V programmable PECL I/Os which can be direct coupled to either +3.3V PECL or +5V PECL signals from the optics. These PECL levels are essentially ECL levels shifted positive by 3.3 volts or 5 volts. These PECL I/Os are referenced to the  $V_{DDP}$  supply (VDDP) and are terminated to ground. To program these I/Os for either 3.3V or 5V interface, the  $V_{DDP}$  pin (pins 4 and 10) is required to connect to 3.3V or 5V supplies accordingly.

### AC Coupling and Terminating High-speed PECL I/Os

If the optics modules provide ECL level interface, the high speed signals can be AC coupled to the VSC8117 as well. The PECL receiver inputs of the VSC8117 are internally biased at VDD/2. Therefore, AC-coupling to the VSC8117 inputs is accomplished by providing the pull-down resistor for the open-source PECL output and an AC-coupling capacitor used to eliminate the DC component of the output signal. This capacitor allows the PECL receivers of the VSC8117 to self-bias via its internal resistor divider network (see Figure 13).

The PECL output drivers are capable of sourcing current but not sinking it. To establish a LOW output level, a pull-down resistor, traditionally connected to VDD-2.0V, is needed when the output FET is turned off. Since VDD-2.0V is usually not present in the system, the resistor could be terminated to ground for convenience. The VSC8117 output drivers should be either AC-coupled to the 5.0V PECL inputs of the optics module, or translated (DC level shift). Appropriate biasing techniques for setting the DC-level of these inputs should be employed.

The dc biasing and 50 ohm termination requirements can easily be integrated together using a thevenin equivalent circuit as shown in Figure 12. The figure shows the appropriate termination values when interfacing 3.3V PECL to 5.0V PECL. This network provides the equivalent 50 ohm termination for the high speed I/Os and also provides the required dc biasing for the receivers of the optics module. Table 17 contains recommended values for each of the components.

### **TTL Input Structure**

The TTL inputs of the VSC8117 are 3.3V TTL which can accept 5.0V TTL levels within a given set of tolerances (see Table 13). The input structure, shown in Figure 13, uses a current limiter to avoid overdriving the input FETs.

### Layout of the High Speed Signals

The routing of the High Speed signals should be done using good high speed design practices. This would include using controlled impedance lines and keeping the distance between components to an absolute minimum. PECL signals need 50-ohm traces, and TTL signals need 75-ohm traces. In addition, stubs should be kept at a minimum as well as any routing discontinuities. This will help minimize reflections and ringing on the high speed lines and insure the maximum eye opening. In addition the output pull down resistor should be placed as close to the VSC8117 pin as possible while the AC-coupling capacitor and the biasing resistors should be placed as close as possible to the optics input pin. The same is true on the receive circuit side. Using small outline components and minimum pad sizes also helps in reducing discontinuities.



### ATM/SONET/SDH 622/155 Mb/s Transceiver Mux/Demux with Integrated Clock Generation and Clock Recovery

### **Ground Planes**

The ground plane for the components used in the High Speed interface should be continuous and not sectioned in an attempt to provide isolation to various components. Sectioning of the ground planes tends to interfere with the ground return currents on the signal lines. In addition, the smaller the ground planes the less effective they are in reducing ground bounce noise and the more difficult to decouple. Sectioning of the positive supplies can provide some isolation benefits.



Figure 12: AC Coupled High Speed I/O

Note: Only one side of a differential signal is shown.

### **Table 17: AC Coupling Component Values**

| Component      | Value                | Tolerance |
|----------------|----------------------|-----------|
| R1             | 270 ohms             | 5%        |
| R2             | 75 ohms              | 5%        |
| R3             | 68 ohms              | 1%        |
| R4             | 190 ohms             | 1%        |
| C1, C2, C3, C4 | .01uf High Frequency |           |



Data Sheet VSC8117

