查询W130供应商

## 捷多邦,专业PCB打样工厂,24小时加急出货

## PRELIMINARY

## W130

# Spread Spectrum Desktop/Notebook System Clock

#### Features

 Maximized EMI suppression using Cypress's Spread Spectrum technology

**CYPRESS** 

- Six copies of CPU Clock
- Eight copies of PCI Clock (synchronous w/CPU clock)
- Two copies of 14.318-MHz IOAPIC Clock
- Two copies of 48-MHz USB Clock
- Three buffered copies of 14.318-MHz reference input
- Input is a 14.318-MHz XTAL or reference signal
- Selectable 100-MHz or 66-MHz CPU Clocks
- Power management control input pins
- Test mode and output three-state capability

### **Key Specifications**

| Supply Voltages:  | $V_{DDO3} = 3.3V \pm 5\%$ |
|-------------------|---------------------------|
|                   | $V_{DDQ2} = 2.5V \pm 5\%$ |
| CPU Clock Jitter: | 200 ps                    |

#### Table 1. Pin Selectable Frequency

| SEL<br>100/66# | SEL1 | SEL0 | CPU  | PCI  | SPREAD#=0    |
|----------------|------|------|------|------|--------------|
| 0              | 0    | 0    | HI-Z | HI-Z | Don't Care   |
| 0              | 0    | 1    | 66.6 | 33.3 | ±0.9% Center |
| 0              | 1    | 0    | 66.6 | 33.3 | –1% Down     |
| 0              | 1    | 1    | 66.6 | 33.3 | –0.5% Down   |
| 1              | 0    | 0    | X1/2 | X1/6 | Don't Care   |
| 1              | 0    | 1    | 100  | 33.3 | ±0.9% Center |
| 1              | 1    | 0    | 100  | 33.3 | –1% Down     |
| 1              | 1    | 1    | 100  | 33.3 | –0.5% Down   |





## **Pin Definitions**

| Pin Name                 | Pin<br>No.                             | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------------------|----------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CPU0:5                   | 42, 41, 40,<br>39, 36, 35              | 0           | <b>CPU Clock Outputs 0 through 5:</b> These six CPU clock outputs are controlled by the CPU_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ2.                                                                                                                                                                                                                      |  |  |
| PCI1:7                   | 8, 10, 11, 13,<br>14, 16, 17           | 0           | <b>PCI Bus Clock Outputs 1 through 7:</b> These seven PCI clock outputs are controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applie to VDDQ3.                                                                                                                                                                                                                 |  |  |
| PCI_F                    | 7                                      | 0           | <i>Fixed PCI Clock Output:</i> Unlike PCI1:7 outputs, this output is not controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                   |  |  |
| CPU_STOP#                | 30                                     | I           | <b>CPU_STOP# Input:</b> When brought LOW, clock outputs CPU0:5 are stopped LOW after completing a full clock cycle (2–3 CPU clock latency). When brought HIGH, clock outputs CPU0:5 start beginning with a full clock cycle (2–3 CPU clock latency).                                                                                                                                                |  |  |
| PCI_STOP#                | 31                                     | I           | <b>PCI_STOP# Input:</b> The PCI_STOP# input enables the PCI 1:7 outputs when HIGH and causes them to remain at logic 0 when LOW. The PCI_STOP signal is latched on the rising edge of PCI_F. Its effects take place on the next PCI_F clock cycle.                                                                                                                                                  |  |  |
| SPREAD#                  | 28                                     | I           | SPREAD# Input: When brought LOW this pin activates Spread Spectrum clocking.                                                                                                                                                                                                                                                                                                                        |  |  |
| APIC0:1                  | 45, 44                                 | 0           | <i>I/O APIC Clock Outputs:</i> Provides 14.318-MHz fixed frequency. The output voltage swing is controlled by VDDQ2.                                                                                                                                                                                                                                                                                |  |  |
| 48MHz                    | 22, 23                                 | 0           | <b>48-MHz Outputs:</b> Fixed clock outputs at 48 MHz. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                                                                               |  |  |
| REF0:2                   | 1, 2, 47                               | 0           | <i>Fixed 14.318-MHz Outputs 0 through 2:</i> Used for various system applications. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                                                  |  |  |
| SEL100/66#<br>SEL1, SEL0 | 25, 26, 27                             | I           | <i>Frequency Selection Input:</i> Selects power-up default CPU clock frequency as shown in <i>Table 1</i> on page 1.                                                                                                                                                                                                                                                                                |  |  |
| X1                       | 4                                      | I           | <b>Crystal Connection or External Reference Frequency Input:</b> Connect to either a 14.318-MHz crystal or reference signal.                                                                                                                                                                                                                                                                        |  |  |
| X2                       | 5                                      | I           | <i>Crystal Connection:</i> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected.                                                                                                                                                                                                                                               |  |  |
| PWR_DWN#                 | 29                                     | I           | <b>Power Down Control:</b> When this input is LOW, device goes into a low-power con-<br>dition. All outputs are held LOW while in power-down. CPU and PCI clock outputs<br>are stopped LOW after completing a full clock cycle (2–3 CPU clock cycle latency).<br>When brought HIGH, CPU, SDRAM and PCI outputs start with a full clock cycle at<br>full operating frequency (3 ms maximum latency). |  |  |
| VDDQ3                    | 9, 15, 19, 21,<br>33, 48               | Р           | <b>Power Connection:</b> Power supply for core logic, PLL circuitry, PCI output buffers, reference output buffers, and 48-MHz output buffers. Connected to 3.3V supply.                                                                                                                                                                                                                             |  |  |
| VDDQ2                    | 37,43,46                               | Ρ           | <i>Power Connection:</i> Power supply for APIC0:1and CPU0:5 output buffers. Connected to 2.5V supply.                                                                                                                                                                                                                                                                                               |  |  |
| GND                      | 3, 6, 12, 18,<br>20, 24, 32,<br>34, 38 | G           | <i>Ground Connection:</i> Connect all ground pins to the common system ground plane.                                                                                                                                                                                                                                                                                                                |  |  |



#### Spread Spectrum Clocking

The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in *Figure 1*.

As shown in *Figure 1*, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is:

 $dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$ 

Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured.

The output clock is modulated with a waveform depicted in *Figure 2*. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is -0.5%,  $\pm 0.9\%$ , or -1.0% of the selected frequency. *Figure 2* details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.

Spread Spectrum clocking is activated or deactivated by SPREAD# input (pin 28).



Figure 1. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation



Figure 2. Typical Modulation Profile



### **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                         | Description                            | Rating       | Unit |
|-----------------------------------|----------------------------------------|--------------|------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on any pin with respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                  | Storage Temperature                    | -65 to +150  | °C   |
| T <sub>A</sub>                    | Operating Temperature                  | 0 to +70     | °C   |
| Τ <sub>B</sub>                    | Ambient Temperature under Bias         | -55 to +125  | °C   |
| ESD <sub>PROT</sub>               | Input ESD Protection                   | 2 (min.)     | kV   |

## DC Electrical Characteristics: $T_A = 0^{\circ}C$ to +70°C, $V_{DDQ3} = 3.3V\pm5\%$ , $V_{DDQ2} = 2.5V\pm5\%$

| Parameter         | Description                       |                 | Test Condition                                    | Min.      | Тур. | Max.                  | Unit |
|-------------------|-----------------------------------|-----------------|---------------------------------------------------|-----------|------|-----------------------|------|
| Supply Cur        | rent                              |                 |                                                   | <u> </u>  |      |                       |      |
| I <sub>DDQ3</sub> | 3.3V Supply Current               |                 | CPU0:5 = 100 MHz<br>Outputs Loaded <sup>[1]</sup> |           | 95   |                       | mA   |
| I <sub>DDQ2</sub> | 2.5V Supply Current               |                 | CPU0:5 = 100 MHz<br>Outputs Loaded <sup>[1]</sup> |           | 75   |                       | mA   |
| Logic Input       | S                                 |                 |                                                   | <u> </u>  |      |                       |      |
| V <sub>IL</sub>   | Input Low Voltage                 |                 |                                                   | GND – 0.3 |      | 0.8                   | V    |
| V <sub>IH</sub>   | Input High Voltage                |                 |                                                   | 2.0       |      | V <sub>DD</sub> + 0.3 | V    |
| IIL               | Input Low Current <sup>[2]</sup>  |                 |                                                   |           |      | -25                   | μΑ   |
| I <sub>IH</sub>   | Input High Current <sup>[2]</sup> |                 |                                                   |           |      | 10                    | μA   |
| IIL               | Input Low Current (SEL100         | /66#)           |                                                   |           |      | -5                    | μA   |
| I <sub>IH</sub>   | Input High Current (SEL100        | 0/66#)          |                                                   |           |      | 5                     | μΑ   |
| Clock Outp        | uts                               |                 |                                                   |           |      |                       |      |
| V <sub>OL</sub>   | Output Low Voltage                |                 | I <sub>OL</sub> = 1 mA                            |           |      | 50                    | mV   |
| V <sub>OH</sub>   | Output High Voltage               |                 | $I_{OH} = -1 \text{ mA}$                          | 3.1       |      |                       | V    |
| V <sub>OH</sub>   | Output High Voltage               | CPU0:5, APIC0:1 | I <sub>OH</sub> = -1 mA                           | 2.2       |      |                       | V    |
| I <sub>OL</sub>   | Output Low Current                | CPU0:5          | V <sub>OL</sub> = 1.25V                           | 27        | 57   | 97                    | mA   |
|                   |                                   | PCI_F, PCI1:7   | V <sub>OL</sub> = 1.5V                            | 20.5      | 53   | 139                   | mA   |
|                   |                                   | APIC0:1         | V <sub>OL</sub> = 1.25V                           | 40        | 85   | 140                   | mA   |
|                   |                                   | REF0:2          | V <sub>OL</sub> = 1.5V                            | 25        | 37   | 76                    | mA   |
|                   |                                   | 48MHz           | V <sub>OL</sub> = 1.5V                            | 25        | 37   | 76                    | mA   |
| I <sub>OH</sub>   | Output High Current               | CPU0:5          | V <sub>OL</sub> = 1.25V                           | 25        | 55   | 97                    | mA   |
|                   |                                   | PCI_F, PCI1:7   | V <sub>OL</sub> = 1.5V                            | 31        | 55   | 189                   | mA   |
|                   |                                   | IOAPIC          | V <sub>OL</sub> = 1.25V                           | 40        | 87   | 155                   | mA   |
|                   |                                   | REF0:2          | $V_{OL} = 1.5V$                                   | 27        | 44   | 94                    | mA   |
|                   |                                   | 48MHz           | $V_{OL} = 1.5V$                                   | 27        | 44   | 94                    | mA   |

Notes:

1. 2.

All clock outputs loaded with 6" 60Ω transmission lines with 22-pF capacitors. W130 logic inputs have internal pull-up devices, except SEL100/66# (pull-ups not full CMOS level).



### **DC Electrical Characteristics:** $T_A = 0^{\circ}C$ to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$ (continued)

| Parameter          | Description                                           | Test Condition           | Min. | Тур. | Max. | Unit |  |  |  |
|--------------------|-------------------------------------------------------|--------------------------|------|------|------|------|--|--|--|
| Crystal Oso        | Crystal Oscillator                                    |                          |      |      |      |      |  |  |  |
| V <sub>TH</sub>    | X1 Input Threshold Voltage <sup>[3]</sup>             | V <sub>DDQ3</sub> = 3.3V |      | 1.65 |      | V    |  |  |  |
| C <sub>LOAD</sub>  | Load Capacitance, as seen by External $Crystal^{[4]}$ |                          |      | 14   |      | pF   |  |  |  |
| C <sub>IN,X1</sub> | X1 Input Capacitance <sup>[5]</sup>                   | Pin X2 unconnected       |      | 28   |      | pF   |  |  |  |
| Pin Capacit        | tance/Inductance                                      |                          |      |      |      |      |  |  |  |
| C <sub>IN</sub>    | Input Pin Capacitance                                 | Except X1 and X2         |      |      | 5    | pF   |  |  |  |
| C <sub>OUT</sub>   | Output Pin Capacitance                                |                          |      |      | 6    | pF   |  |  |  |
| L <sub>IN</sub>    | Input Pin Inductance                                  |                          |      |      | 7    | nH   |  |  |  |

Notes:

X1 input threshold voltage (typical) is V<sub>DD</sub>/2.
The W130 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14 pF; this includes typical stray capacitance of short PCB traces to crystal.
X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected).

## **AC Electrical Characteristics**

#### $T_A = 0^{\circ}C$ to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$ , $f_{XTL} = 14.31818$ MHz

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled.

#### CPU Clock Outputs, CPU0:5 (Lump Capacitance Test Load = 20 pF)

|                 |                                                            |                                                                                                                           | CPU = 66.6 MHz |      | CPU = 100 MHz |      |      |      |      |
|-----------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------|------|---------------|------|------|------|------|
| Parameter       | Description                                                | Test Condition/Comments                                                                                                   | Min.           | Тур. | Max.          | Min. | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                                     | Measured on rising edge at 1.25V                                                                                          | 15             |      | 15.5          | 10   |      | 10.5 | ns   |
| t <sub>H</sub>  | High Time                                                  | Duration of clock cycle above 2.0V                                                                                        | 5.2            |      |               | 3.0  |      |      | ns   |
| tL              | Low Time                                                   | Duration of clock cycle below 0.4V                                                                                        | 5.0            |      |               | 2.8  |      |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                      | Measured from 0.4V to 2.0V                                                                                                | 1              |      | 4             | 1    |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                      | Measured from 2.0V to 0.4V                                                                                                | 1              |      | 4             | 1    |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                                 | Measured on rising and falling edge at 1.25V                                                                              | 45             |      | 55            | 45   |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                     | Measured on rising edge at 1.25V. Max-<br>imum difference of cycle time between<br>two adjacent cycles.                   |                |      | 200           |      |      | 200  | ps   |
| t <sub>SK</sub> | Output Skew                                                | Measured on rising edge at 1.25V                                                                                          |                |      | 175           |      |      | 175  | ps   |
| f <sub>ST</sub> | Frequency Stabiliza-<br>tion from Power-up<br>(cold start) | Assumes full supply voltage reached<br>within 1 ms from power-up. Short cycles<br>exist prior to frequency stabilization. |                |      | 3             |      |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                        | Average value during switching transi-<br>tion. Used for determining series termi-<br>nation value.                       |                | 15   |               |      | 15   |      | Ω    |



### PCI Clock Outputs, PCI1:7 and PCI\_F (Lump Capacitance Test Load = 30 pF

|                 |                                                          |                                                                                                                     |      | = 66.6/10 | 00 MHz |      |
|-----------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----------|--------|------|
| Parameter       | Description                                              | Test Condition/Comments                                                                                             | Min. | Тур.      | Max.   | Unit |
| tp              | Period                                                   | Measured on rising edge at 1.5V                                                                                     | 30   |           |        | ns   |
| t <sub>H</sub>  | High Time                                                | Duration of clock cycle above 2.4V                                                                                  | 12   |           |        | ns   |
| tL              | Low Time                                                 | Duration of clock cycle below 0.4V                                                                                  | 12   |           |        | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                    | Measured from 0.4V to 2.4V                                                                                          | 1    |           | 4      | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                    | Measured from 2.4V to 0.4V                                                                                          | 1    |           | 4      | V/ns |
| t <sub>D</sub>  | Duty Cycle                                               | Measured on rising and falling edge at 1.5V                                                                         | 45   |           | 55     | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                   | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |           | 250    | ps   |
| t <sub>SK</sub> | Output Skew                                              | Measured on rising edge at 1.5V                                                                                     |      |           | 500    | ps   |
| t <sub>O</sub>  | CPU to PCI Clock Skew                                    | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output.                                  | 1.5  |           | 4      | ns   |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold<br>start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |           | 3      | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                      | Average value during switching transition. Used for determining series termination value.                           |      | 30        |        | Ω    |

#### APIC0:1 Clock Output (Lump Capacitance Test Load = 20 pF)

|                 |                                                       |                                                                                                                           | CPU = 66.6/100MHz |      |      |      |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------|------|------|------|
| Parameter       | Description                                           | Test Condition/Comments                                                                                                   | Min.              | Тур. | Max. | Unit |
| f               | Frequency, Actual                                     | Frequency generated by crystal oscillator                                                                                 | 14.31818          |      | MHz  |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.0V                                                                                                | 1                 |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.0V to 0.4V                                                                                                | 1                 |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at $1.25V$                                                                            | 45                |      | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within<br>1 ms from power-up. Short cycles exist prior to<br>frequency stabilization. |                   |      | 1.5  | ms   |
| Zo              | AC Output Impedance                                   | Average value during switching transition.<br>Used for determining series termination value.                              |                   | 15   |      | Ω    |

#### REF0:2 Clock Output (Lump Capacitance Test Load = 20 pF)

|                 |                                                       |                                                                                                                     | CPU = 66.6/100 MHz |      |      |      |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|
| Parameter       | Description                                           | Test Condition/Comments                                                                                             | Min.               | Тур. | Max. | Unit |
| f               | Frequency, Actual                                     | Frequency generated by crystal oscillator                                                                           | 14.318             |      | MHz  |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                          | 0.5                |      | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                          | 0.5                |      | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                         | 45                 |      | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization from<br>Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |                    |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                           |                    | 40   |      | Ω    |



#### 48-MHz Clock Output (Lump Capacitance Test Load = 20 pF)

|                 |                                                       |                                                                                                                          | CPU = 66.6/100 MHz |        |      |      |
|-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|--------|------|------|
| Parameter       | Description                                           | Test Condition/Comments                                                                                                  | Min. Typ. Max.     |        | Unit |      |
| f               | Frequency, Actual                                     | Determined by PLL divider ratio (see m/n below)                                                                          |                    | 48.008 |      | MHz  |
| f <sub>D</sub>  | Deviation from 48 MHz                                 | (48.008 - 48)/48                                                                                                         |                    | +167   |      | ppm  |
| m/n             | PLL Ratio                                             | (14.31818 MHz x 57/17 = 48.008 MHz)                                                                                      |                    | 57/17  |      |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                               | 0.5                |        | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                               | 0.5                |        | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                              | 45                 |        | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to fre-<br>quency stabilization. |                    |        | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                |                    | 40     |      | Ω    |

## **Ordering Information**

| Ordering Code | Package<br>Name | Package Type           |
|---------------|-----------------|------------------------|
| W130          | Н               | 48-pin SSOP (300 mils) |

Document #: 38-00851



#### Package Diagram



#### S

Body Width: 0.296 Lead Pitch: 0.025 Body Length: 0.625 Body Height: 0.102

| Summary | ot | nominal | dimensions | IN | inches: |  |
|---------|----|---------|------------|----|---------|--|
|         |    |         |            |    |         |  |

| -              |                      |       |       |                |        |          |         |        |     |
|----------------|----------------------|-------|-------|----------------|--------|----------|---------|--------|-----|
| S.             | COMMON<br>DIMENSIONS |       |       |                | NOTE   | 4        |         | 6      |     |
| B              |                      |       |       | ۲ <sub>0</sub> | VARI-  | D        |         | N      |     |
| 2              | MIN.                 | NOM.  | MAX.  | 'E             | ATIONS | MIN.     | NOM.    | MAX.   |     |
| A              | 2.41                 | 2.59  | 2.79  |                | AA     | 15.75    | 15.88   | 16.00  | 48  |
| A,             | 0.20                 | 0.31  | 0.41  |                | AB     | 18.29    | 18.42   | 18.54  | 56  |
| A <sub>2</sub> | 2.24 2.29 2.34       |       |       |                |        |          |         |        |     |
| b              | 0.203                | 0.254 | 0.343 |                |        |          |         |        |     |
| b1             | 0.203                | 0.254 | 0.305 |                |        | THIS TAI | BLEININ | ILLIME | ERS |
| С              | 0.127                | -     | 0.254 |                |        |          |         |        |     |
| Ci             | 0.127                | 0.152 | 0.216 |                |        |          |         |        |     |
| D              | D SEE VARIATIONS     |       |       | 4              |        |          |         |        |     |
| E              | 7.42                 | 7.52  | 7.59  |                |        |          |         |        |     |
| е              | 0.635 BSC            |       |       |                |        |          |         |        |     |
| H              | 10.16                | 10.31 | 10.41 |                |        |          |         |        |     |
| h              | 0.25                 | 0.33  | 0.41  |                |        |          |         |        |     |
| L              | 0.61                 | 0.81  | 1.02  |                |        |          |         |        |     |
| N              | SEE VARIATIONS       |       |       | 6              |        |          |         |        |     |
| X              | 2.16                 | 2.36  | 2.54  | 10             |        |          |         |        |     |
| æ              | 0°                   | 5°    | 8°    |                |        |          |         |        |     |

.010

299

.016

4

6 10 100

.006 SE

.296 025 BSC

406

.013 .032

VARIATIONS

292

.400 .010 .024

X

<u>24</u> SEF .085 0°

TIONS