#### 查询MAX2102供应商

19-1256; Rev 2; 10/98





# Direct-Conversion Tuner ICs for Digital DBS Applications

## **General Description**

The MAX2102/MAX2105<sup>†</sup> are low-cost direct-conversion tuner ICs designed for use in digital direct-broadcast satellite (DBS) television set-top box units. The direct-conversion architecture reduces system cost compared to devices with IF-based architectures.

The MAX2102/MAX2105 directly tune L-band signals to baseband using a broadband I/Q downconverter. Operating frequency range spans from at least 950MHz to 2150MHz.

The ICs include a low-noise amplifier (LNA) with automatic gain control (AGC), two downconverter mixers, an oscillator buffer with 90° quadrature generator and prescaler, and baseband amplifiers.

The MAX2102 features an AGC range of 50dB, allowing input power levels as low as -69dBm. The MAX2105 has a reduced AGC range of 41dB and accepts input power levels down to -60dBm. The reduced AGC range of the MAX2105 allows the use of a high-gain external LNA to achieve a lower system noise figure (NF).

#### **Applications**

DBS Tuners DVB-Compliant DBS Tuners Cellular Base Stations Wireless Local Loop Broadband Systems LMDS

| - BT                   | Features |
|------------------------|----------|
| Bipolar Design, Lowest | Cost     |

- Low-Cost Bipolar Design, Lowest Cos
   Architecture
- Operate from a Single +5V Supply
- 950MHz to 2150MHz Input Frequency Range\*
- On-Chip Quadrature Generator, Dual-Modulus Prescaler (/64, /65)
- Input Levels

   -69dBm to -19dBm per Carrier (MAX2102)
   -60dBm to -19dBm per Carrier (MAX2105)
- Over 50dB AGC Control Range (MAX2102)
- Noise Figure = 13.2dB (MAX2102); IP3 = 6.5dBm (at 1450MHz)
- Automatic Baseband Offset Correction
- Easy Interface to MAX1002/MAX1003 Dual ADC and Popular Baseband ICs

#### \_Ordering Information

| PART       | TEMP. RANGE  | PIN-PACKAGE |
|------------|--------------|-------------|
| MAX2102CWI | 0°C to +70°C | 28 SO       |
| MAX2105CWI | 0°C to +70°C | 28 SO       |

## Functional Diagram



<sup>†</sup>Patents pending

M/X/M

\*Contact factory for MAX2102/MAX2105 versions with expanded frequency range.

Maxim Integrated Products 1

For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800.

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> to GND                     | -0.5V to +7V      |
|--------------------------------------------|-------------------|
| RFIN to RFIN                               | ±2V               |
| LO to LO                                   | ±2V               |
| AGC, MOD, RFIN, RFIN, LO, LO to GND0.5V to | $(V_{CC} + 0.5V)$ |
| AGC Current.                               | ±30mA             |
| IDC to IDC, QDC to QDC                     | ±2V               |
| IOUT or QOUT to GND Short-Circuit Duration | 10sec             |
| PSOUT to GND Short-Circuit Duration        | None              |

| DC, IDC, QDC, QDC to GND                         | 0.5V to (V <sub>CC</sub> + 0.5V) |
|--------------------------------------------------|----------------------------------|
| Continuous Power Dissipation ( $T_A = +70^\circ$ | °C)                              |
| SO (derate 12.5mW/°C above +70°C)                | 1.025W                           |
| Dperating Temperature Range                      | 0°C to +70°C                     |
| Junction Temperature                             | +150°C                           |
| Storage Temperature Range                        | 65°C to +150°C                   |
| ead Temperature (soldering, 10sec)               | +300°C                           |
|                                                  |                                  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +4.75V \text{ to } +5.25V; \text{ GND} = 0V; \text{PSGND} = \text{GND}; \text{AGC} = 1.3V; \text{MOD} = 0.8V; \text{P}_{RFIN} = \text{OFF}, f_{LO} = 1450.125\text{MHz}; \text{P}_{LO} = -15\text{dBm}; \text{IOUT}, \text{QOUT} = \text{open}; \text{T}_{A} = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}; \text{ unless otherwise noted.})$ 

| PARAMETER                      | CON                         | MIN                       | TYP  | MAX | UNITS |    |
|--------------------------------|-----------------------------|---------------------------|------|-----|-------|----|
| SUPPLY                         |                             |                           |      |     |       |    |
| Operating Supply Voltage Range |                             |                           | 4.75 |     | 5.25  | V  |
| Quiescent Supply Current       |                             |                           | 150  | 195 | mA    |    |
| CONTROL INPUTS, PRESCALER      |                             |                           |      |     |       |    |
| MOD Input Low Level            |                             |                           |      |     | 0.8   | V  |
| MOD Input High Level           |                             |                           | 2.0  |     |       | V  |
| MOD Input Bias Current         | $0V \le V_{MOD} \le V_{CC}$ |                           | -80  |     | 10    | μA |
| ACC Input Bias Current         | MAX2102                     | $0.5V \le V_{AGC} \le 4V$ | -250 |     | 180   |    |
| AGC input bias current         | MAX2105                     | $1V \le V_{AGC} \le 4V$   | -180 |     | 180   | μΑ |
| IOUT, QOUT Common-Mode Voltage |                             |                           | 2.2  |     | 2.6   | V  |

## AC ELECTRICAL CHARACTERISTICS

(MAX2102 EV kit circuit (Figure 1);  $V_{CC} = +5V$ ; PSGND = open; MOD = GND;  $f_{RFIN} = 2150MHz$ ;  $P_{RFIN} = -19dBm$ ;  $f_{LO} = 2150.125MHz$ ;  $P_{LO} = -15dBm$  driven single-ended into LO; AGC set via servo loop for  $V_{IOUT} = V_{QOUT} = 0.5Vp$ -p; IOUT, QOUT drive AC-coupled 100 $\Omega$  loads;  $2k\Omega$  from PSOUT to GND;  $T_A = +25^{\circ}C$ ; unless otherwise noted.)

| PARAMETER                                  | CONDITIONS                                                                                                                                                                                                                                                     |         | MIN | TYP | MAX  | UNITS |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|------|-------|
| RF FRONT END                               |                                                                                                                                                                                                                                                                |         |     |     |      |       |
| RFIN Carrier Frequency Range               | (Note 1)                                                                                                                                                                                                                                                       |         | 950 |     | 2150 | MHz   |
| RFIN Maximum Single-Carrier<br>Input Power | $\begin{array}{l} \mbox{Refers to single-carrier power generating} \\ \mbox{V}_{IOUT} = \mbox{V}_{OOUT} = 0.5\mbox{V}_{P}, \\ \mbox{950MHz} < \mbox{f}_{RFIN} < 2150\mbox{MHz}, \\ \mbox{950MHz} < \mbox{f}_{LO} < 2150\mbox{MHz} \mbox{(Note 2)} \end{array}$ | -19     |     |     | dBm  |       |
| RFIN Minimum Single-Carrier                | Refers to single-carrier power generating $V_{IOUT} = V_{QOUT} = 0.5Vp-p$ ,                                                                                                                                                                                    | MAX2102 |     |     | -69  | dBm   |
| Input Power                                | 950MHz < f <sub>RFIN</sub> < 2150MHz,<br>950MHz < f <sub>LO</sub> < 2150MHz (Note 2)                                                                                                                                                                           | MAX2105 |     |     | -60  | GDIII |
| ACC Papao                                  | $0.5V \le V_{AGC} \le 4V$                                                                                                                                                                                                                                      | MAX2102 | 50  |     |      | dB    |
| AGC Kange                                  | $1V \le V_{AGC} \le 4V$                                                                                                                                                                                                                                        | MAX2105 | 41  |     |      | uD    |

### **AC ELECTRICAL CHARACTERISTICS**

(MAX2102 EV kit circuit (Figure 1); V<sub>CC</sub> = +5V; PSGND = open; MOD = GND;  $f_{RFIN}$  = 2150MHz; P<sub>RFIN</sub> = -19dBm;  $f_{LO}$  = 2150.125MHz; P<sub>LO</sub> = -15dBm driven single-ended into LO; AGC set via servo loop for V<sub>IOUT</sub> = V<sub>QOUT</sub> = 0.5Vp-p; IOUT, QOUT drive AC-coupled 100 $\Omega$  loads; 2k $\Omega$  from PSOUT to GND;  $T_A$  = +25°C; unless otherwise noted.)

| PARAMETER                                            |                                                                                                                                                                                                                                      | CONDITIONS                                                  |         | MIN  | TYP   | MAX   | UNITS |  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------|------|-------|-------|-------|--|
| RFIN Input Third-Order Intercept                     | $\label{eq:PRFIN} \begin{array}{l} P_{RFIN} = -19dBm \ pe \\ V_{IOUT} = V_{QOUT} = 0 \\ f_{1}_{RFIN} = 1448.1 \\ MHz \\ f_{LO} = 1451 \\ MHz \end{array}$                                                                            |                                                             | 6.5     |      | dBm   |       |       |  |
| RFIN Input Second-Order Intercept                    | $\label{eq:PRFIN} \begin{array}{l} P_{RFIN} = -19dBm \ per \\ V_{IOUT} = V_{QOUT} = 0 \\ f_{1RFIN} = 1200MHz, \\ f_{LO} = 951MHz \end{array}$                                                                                        |                                                             | 15.1    |      | dBm   |       |       |  |
|                                                      | $f_{RFIN} = 1441MHz$ ,                                                                                                                                                                                                               | PRFIN = -69dBm                                              | MAX2102 |      | 13.2  |       |       |  |
|                                                      | $f_{LO} = 1451MHz$                                                                                                                                                                                                                   | P <sub>RFIN</sub> = -60dBm                                  | MAX2105 |      | 15.7  |       |       |  |
| Noise Figure                                         |                                                                                                                                                                                                                                      | PRFIN = -69dBm                                              | MAX2102 |      | 12.9  |       |       |  |
|                                                      | f <sub>RFIN</sub> = 2141MHz,<br>f <sub>LO</sub> = 2151MHz                                                                                                                                                                            | P <sub>RFIN</sub> = -60dBm                                  | MAX2105 |      | 15.5  |       | dB    |  |
|                                                      |                                                                                                                                                                                                                                      | AGC = 4V,<br>P <sub>RFIN</sub> set via servo                | MAX2102 |      | 11.2  |       |       |  |
|                                                      |                                                                                                                                                                                                                                      | loop for V <sub>IOUT</sub> =<br>V <sub>QOUT</sub> = 0.5Vp-p | MAX2105 |      | 11.5  |       |       |  |
| Maximum Noise-Figure Variation with                  | Defined as ΔNF/ΔG<br>defined as single-ca                                                                                                                                                                                            | MAX2102                                                     | -0.5    |      | dB/dB |       |       |  |
| AGC Gain Setting                                     | of -69dBm to -59dB<br>-60dBm to -50dBm                                                                                                                                                                                               | MAX2105                                                     |         | -0.7 |       | UD/UD |       |  |
| RFIN Worst-Case VSWR across<br>Band                  | $f_{RFIN} = 950MHz$ to 2                                                                                                                                                                                                             | 2150MHz, 50 $\Omega$ source                                 | Э       |      | 2.3:1 |       |       |  |
| Maximum Power of Spurious<br>Downconversion Products | $\begin{array}{l} 950 \text{MHz} < f_{\text{RFIN}} < 2\\ 2150 \text{MHz}. \text{ Dominate}\\ \text{causing downconvect}\\ \text{conditions: } f_{\text{LO}} = 10\\ \text{P}_{\text{RFIN}} = -69 \text{dBm} \ (\text{M}) \end{array}$ |                                                             | -32.3   |      | dBc   |       |       |  |
|                                                      | P <sub>LO</sub> = -15dBm, 950MHz < f <sub>LO</sub> < 2150MHz (Note 3)                                                                                                                                                                |                                                             |         |      |       | -49   | dRm   |  |
| LO Leakaye al Kriin                                  | P <sub>LO</sub> = -15dBm, P <sub>LO</sub><br>950MHz < f <sub>LO</sub> < 21                                                                                                                                                           |                                                             |         | -54  | UDIII |       |       |  |

## AC ELECTRICAL CHARACTERISTICS (continued)

(MAX2102 EV kit circuit (Figure 1);  $V_{CC} = +5V$ ; PSGND = open; MOD = GND;  $f_{RFIN} = 2150MHz$ ;  $P_{RFIN} = -19dBm$ ;  $f_{LO} = 2150.125MHz$ ;  $P_{LO} = -15dBm$  driven single-ended into LO; AGC set via servo loop for  $V_{IOUT} = V_{QOUT} = 0.5Vp$ -p; IOUT, QOUT drive AC-coupled 100 $\Omega$  loads;  $2k\Omega$  from PSOUT to GND;  $T_A = +25^{\circ}C$ ; unless otherwise noted.)

| PARAMETER                                      | CON                                                                                                                          | DITIONS                                                            | MIN   | TYP    | MAX     | UNITS |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|--------|---------|-------|
| OSCILLATOR BUFFER, QUADRATU                    | JRE GENERATOR, PRES                                                                                                          | CALER                                                              |       |        |         |       |
| LO Input Frequency Range                       | (Note 1)                                                                                                                     |                                                                    | 950   |        | 2150    | MHz   |
| LO Input Worst-Case VSWR over<br>Band          | f <sub>LO</sub> = 950MHz to 2150MI<br>MAX2102 EV kit match c                                                                 | Hz, 50 source into<br>ircuit                                       |       | 1.75:1 |         |       |
|                                                | (Note 4)                                                                                                                     |                                                                    | -15   |        | -5      |       |
| LO Input Power Level                           | Refers to power level driv<br>LO (differentially driven)                                                                     | ven into LO,<br>(Notes 2, 4)                                       | -15   |        |         | dBm   |
| RFIN to LO Input Isolation                     | (Notes 2, 5)                                                                                                                 |                                                                    | 28    |        |         | dB    |
| IOUT, QOUT Phase Imbalance                     | 950MHz < f <sub>RFIN</sub> < 2150N<br>950MHz < f <sub>LO</sub> < 2150MH<br>f <sub>IOUT</sub> , f <sub>QOUT</sub> = 125kHz (1 |                                                                    |       | 3      | degrees |       |
| Worst-Case Additional Phase                    | $T_A = +25^{\circ}C \text{ to } +70^{\circ}C \text{ (Note: 10.15)}$                                                          |                                                                    | -0.1  | 0.6    | dograac |       |
| Imbalance Over Temperature                     | $T_A = +25^{\circ}C \text{ to } +0^{\circ}C \text{ (Not})$                                                                   |                                                                    | -0.07 | 1      | degrees |       |
| IOUT, QOUT Amplitude Imbalance                 | 950MHz < f <sub>RFIN</sub> < 2150M<br>950MHz < f <sub>LO</sub> < 2150MH<br>f <sub>IOUT</sub> , f <sub>QOUT</sub> = 125kHz (1 |                                                                    |       | 0.5    | dB      |       |
| Droccolor Divido Datio                         | $T_A = 0^{\circ}C \text{ to } + 70^{\circ}C$                                                                                 | MOD = low                                                          | 64    |        | 64      |       |
| Prescaler Divide Ratio                         | (Note 2)                                                                                                                     | MOD = high                                                         | 65    |        | 65      | 1     |
| Prescaler Output Swing at PSOUT                | $2k\Omega \parallel 10 pF$ load                                                                                              |                                                                    | 0.8   |        |         | Vp-р  |
| Prescaler Duty Cycle at PSOUT                  | PSOUT load = $2k\Omega \parallel 5pF$                                                                                        | (Note 3)                                                           | 35    |        | 65      | %     |
| BASEBAND AC CHARACTERISTIC                     | S                                                                                                                            |                                                                    |       |        |         |       |
| IOUT, QOUT Clipping Level                      | PRFIN = -50dBm; AGC =                                                                                                        | $4V, V_{CC} = 5.0V$                                                |       | 2.7    |         | Vp-р  |
| Baseband Bandwidth<br>(at IOUT, QOUT)          | At -3dB attenuation                                                                                                          |                                                                    | 94    |        | MHz     |       |
| Baseband Gain Ripple<br>(at IOUT, QOUT)        | 1kHz < (fiout, fqout) < 2<br>2150MHz, 950MHz < f <sub>LC</sub>                                                               | 25MHz, 950MHz < f <sub>RFIN</sub> <<br>o < 2150MHz (Notes 3, 7, 8) |       | 0.45   | 0.85    | dB    |
| Baseband Group Delay Ripple<br>(at IOUT, QOUT) | 1kHz < (fiout, fqout) < 2<br>2150MHz, 950MHz < flc                                                                           | 25MHz, 950MHz < f <sub>RFIN</sub> <<br>o < 2150MHz (Notes 3, 7, 8) |       | 0.45   |         | ns    |

### AC ELECTRICAL CHARACTERISTICS (continued)

(MAX2102 EV kit circuit (Figure 1);  $V_{CC} = +5V$ ; PSGND = open; MOD = GND;  $f_{RFIN} = 2150MHz$ ;  $P_{RFIN} = -19dBm$ ;  $f_{LO} = 2150.125MHz$ ;  $P_{LO} = -15dBm$  driven single-ended into LO; AGC set via servo loop for  $V_{IOUT} = V_{QOUT} = 0.5Vp$ -p; IOUT, QOUT drive AC-coupled 100 $\Omega$  loads; 2k $\Omega$  from PSOUT to GND;  $T_A = +25^{\circ}$ C; unless otherwise noted.)

| PARAMETER                                                 | CONDITIONS                                                                                                                               | MIN | TYP | MAX | UNITS |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| IOUT, QOUT Output Impedance                               | (Note 3)                                                                                                                                 |     | 4.7 | 10  | Ω     |
| Maximum IOUT to QOUT Output<br>Impedance Difference       | (Note 3)                                                                                                                                 |     | ±1  |     | Ω     |
| Power-Supply Ripple Rejection<br>(measured at IOUT, QOUT) | $V_{CC} = 5V + 50mVp-p$ at 300kHz. Amplitude of<br>300kHz relative to 500mVp-p measured at IOUT,<br>QOUT. Measured using MAX2102 EV kit. |     | 32  |     | dB    |

**Note 1:** All specifications with guaranteed min/max limits are met within this frequency range. Contact factory for MAX2102/MAX2105 versions with expanded frequency range.

- Note 2: Guaranteed by production test and/or design and characterization.
- Note 3: Guaranteed by design and characterization.
- Note 4: IOUT, QOUT Phase and Amplitude Imbalance specifications are met within this LO power range.
- Note 5: Tested under two conditions: 1) Normal test: P<sub>RFIN</sub> = -20dBm, and 2) Overdrive test: P<sub>RFIN</sub> = -5dBm but AGC set via servo loop for V<sub>IOUT</sub> = V<sub>QOUT</sub> = 0.5Vp-p for P<sub>RFIN</sub> = -30dBm.
- **Note 6:** Negative numbers (-0.1°) indicate improvement in quadrature accuracy with increasing temperature.
- Note 7: Includes contribution from front-end gain tilt and delay variations produced by varying f<sub>RFIN</sub> by ±30MHz.
- **Note 8:** 1kHz minimum frequency determined by 0.22µF offset-correction capacitors. Different value capacitors yield proportionally different low-frequency cutoffs. Group delay at low frequencies will also be affected. See *Applications Information* section.

### Typical Operating Characteristics

(MAX2102 EV kit circuit (Figure 1),  $V_{CC} = 5V$ , PSGND = open, MOD = GND,  $f_{RFIN} = 2150MHz$ ,  $P_{RFIN} = -19dBm$ ,  $f_{LO} = 2150.125MHz$ ,  $P_{LO} = -15dBm$  driven single-ended into LO, AGC set via servo loop for  $V_{IOUT} = V_{QOUT} = 0.5Vp$ -p, IOUT, QOUT drive AC-coupled 100 $\Omega$  loads, 2k $\Omega$  from PSOUT to GND, TA = +25°C, unless otherwise noted.)







#### PLO = -15dBm driven single-ended into LO, AGC set via servo loop for VIOUT = VQOUT = 0.5Vp-p, IOUT, QOUT drive AC-coupled 100 $\Omega$ loads, 2k $\Omega$ from PSOUT to GND, T<sub>A</sub> = +25°C, unless otherwise noted.) MAX2102 MAX2105 MAX2102 **NOISE FIGURE vs. FREQUENCY CARRIER LEVEL vs. AGC VOLTAGE** CARRIER LEVEL vs. AGC VOLTAGE 15.0 0 0 AGC SET FOR IOUT AGC SET FOR AGC SET FOR SINGLE-CARRIER POWER FOR 0.5Vp-p P<sub>RFIN</sub> = -69dBm SINGLE-CARRIER INPUT LEVEL FOR 0.5Vp-p BASEBAND LEVEL (dBm) $Q_{OUT} = 0.5 Vp-p$ -10 I<sub>OUT</sub>, Q<sub>OUT</sub> = 0.5Vp-p 14.5 -20 +70°C BASEBAND LEVEL (dBm) -20 B 14.0 NOISE FIGURE -30 13.5 -40 +70°C T<sub>A</sub> = +70°C -40 13.0 +25°C $T_A = +25^{\circ}C$ T۸ -50 0°C -60 12.5 -60 0° TΔ T<sub>A</sub> = 0°Ċ -80 -70 12.0 2 1.6 2.0 2.4 2.8 3.2 3.6 4.0 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 1 3 4 LO FREQUENCY (GHz) AGC VOLTAGE (V) AGC VOLTAGE (V)

(MAX2102 EV kit circuit (Figure 1), V<sub>CC</sub> = 5V, PSGND = open, MOD = GND, f<sub>RFIN</sub> = 2150MHz, P<sub>RFIN</sub> = -19dBm, f<sub>LO</sub> = 2150.125MHz,

Typical Operating Characteristics (continued)

MAX2105 NOISE FIGURE vs. FREQUENCY



LO FREQUENCY (MHz) MAX2102 NOISE FIGURE vs. INPUT CARRIER LEVEL





MAX2105 NOISE FIGURE vs. INPUT CARRIER LEVEL



MAX2105 NOISE FIGURE vs. INPUT CARRIER LEVEL



INPUT-REFERRED IP3 vs. FREQUENCY



INPUT IP3 (dBm)

6

## Typical Operating Characteristics (continued)

(MAX2102 EV kit circuit (Figure 1),  $V_{CC} = 5V$ , PSGND = open, MOD = GND,  $f_{RFIN} = 2150MHz$ ,  $P_{RFIN} = -19dBm$ ,  $f_{LO} = 2150.125MHz$ ,  $P_{LO} = -15dBm$  driven single-ended into LO, AGC set via servo loop for  $V_{IOUT} = V_{QOUT} = 0.5Vp$ -p, IOUT, QOUT drive AC-coupled 100 $\Omega$  loads, 2k $\Omega$  from PSOUT to GND,  $T_A = +25^{\circ}$ C, unless otherwise noted.)



MAX2102/MAX2105

100 $\Omega$  loads, 2k $\Omega$  from PSOUT to GND, TA = +25°C, unless otherwise noted.)

# MAX2102/MAX2105



(MAX2102 EV kit circuit (Figure 1),  $V_{CC} = 5V$ , PSGND = open, MOD = GND,  $f_{RFIN} = 2150MHz$ ,  $P_{RFIN} = -19dBm$ ,  $f_{LO} = 2150.125MHz$ ,  $P_{LO} = -15dBm$  driven single-ended into LO, AGC set via servo loop for  $V_{IOUT} = V_{QOUT} = 0.5Vp$ -p, IOUT, QOUT drive AC-coupled

Typical Operating Characteristics (continued)

\_Pin Description

| PIN              | NAME            | FUNCTION                                                                                                                                                                                                                                 |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | V <sub>CC</sub> | Baseband +5V Supply. Bypass with a 10pF capacitor from this pin to pin 3 (GND), as close to the IC as possible. Connect an additional 0.1µF capacitor in parallel with the 10pF capacitor (placement less critical).                     |
| 2                | IOUT            | I Channel Baseband Output                                                                                                                                                                                                                |
| 3, 12            | GND             | Baseband Ground                                                                                                                                                                                                                          |
| 4                | Vcc             | RF +5V Supply. Bypass with a 22pF capacitor from this pin to pin 11 (GND), as close to the IC as possible.                                                                                                                               |
| 5                | GND             | Ground (substrate)                                                                                                                                                                                                                       |
| 6                | Vcc             | RF +5V Supply. Bypass with a 22pF capacitor from this pin to pin 9 (GND), as close to the IC as possible.                                                                                                                                |
| 7                | RFIN            | RF Noninverting Input. Couple through a 22pF capacitor directly to a 50 $\Omega$ signal source.                                                                                                                                          |
| 8                | RFIN            | RF Inverting Input. Connect to a 22pF series capacitor and a 51 $\Omega$ resistor to ground.                                                                                                                                             |
| 9, 11,<br>19, 24 | GND             | RF Ground. Connect directly to the ground plane.                                                                                                                                                                                         |
| 10               | AGC             | Automatic Gain-Control Input. Bypass this pin with a 1000pF capacitor close to the pin, to minimize coupling.                                                                                                                            |
| 13               | QOUT            | Q Channel Baseband Output                                                                                                                                                                                                                |
| 14               | Vcc             | Baseband +5V Supply. Bypass with a 10pF capacitor from this pin to pin 12 (GND), as close to the IC as possible. Connect an additional 0.1µF capacitor in parallel with the 10pF capacitor (placement less critical).                    |
| 15               | QDC             | Q Channel Offset-Correction Noninverting Input. Connect a $0.22\mu$ F (typ) capacitor between QDC and $\overline{\text{QDC}}$ . This capacitor must be placed as close to the IC as possible (see <i>Layout Considerations</i> section). |
| 16               | QDC             | Q Channel Offset-Correction Inverting Input. Connect a 0.22µF (typ) capacitor between QDC and QDC. This capacitor must be placed as close to the IC as possible (see <i>Layout Considerations</i> section).                              |
| 17               | ĪDC             | I Channel Offset-Correction Inverting Input. Connect a $0.22\mu$ F (typ) capacitor between IDC and $\overline{IDC}$ . This capacitor must be placed as close to the IC as possible (see <i>Layout Considerations</i> section).           |
| 18               | IDC             | I Channel Offset-Correction Noninverting Input. Connect a 0.22µF (typ) capacitor between IDC and IDC. This capacitor must be placed as close to the IC as possible (see <i>Layout Considerations</i> section).                           |
| 20               | Vcc             | RF +5V Supply. Bypass with a 10pF capacitor from this pin to pin 19 (GND) as close to the IC as possible.                                                                                                                                |
| 21               | LO              | Local-Oscillator Complementary Input Port (Figure 1)                                                                                                                                                                                     |
| 22               | LO              | Local-Oscillator Input Port (Figure 1)                                                                                                                                                                                                   |
| 23               | Vcc             | RF +5V Supply. Bypass with a 10pF capacitor from this pin to pin 24 (GND) as close to the IC as possible.                                                                                                                                |
| 25               | PSGND           | Prescaler Ground. To disable the prescaler, leave this pin open.                                                                                                                                                                         |
| 26               | PSOUT           | Prescaler Output. Drives CMOS load. Connect $2k\Omega$ from this pin to GND (if the prescaler is enabled).                                                                                                                               |
| 27               | MOD             | Prescaler Modulus Control. Leave open when the prescaler is disabled.                                                                                                                                                                    |
| 28               | V <sub>CC</sub> | Prescaler +5V Supply. Must be connected even if the prescaler is disabled. Bypass with a 1000pF capacitor.                                                                                                                               |



Figure 1. Typical Operating Circuit

## **Detailed Description**

The MAX2102/MAX2105 down-convert signals in the range 950MHz to 2150MHz directly to baseband I/Q signals. They are targeted for digital DBS tuner applications where a direct downconversion provides a cost savings over prior-art, multiple-conversion approaches. However, the MAX2102/MAX2105 are applicable to any system requiring a broadband I/Q downconversion.

Internally, the MAX2102 and MAX2105 consist of a broadband front-end variable gain stage, a quadrature downconverter, an oscillator buffer, high-linearity I and Q baseband amplifiers, and offset correction amplifiers.

The MAX2102 features a front-end AGC dynamic range of over 50dB, while the MAX2105 provides a front-end

AGC dynamic range of over 41dB. Specifically, the AGC control can be adjusted so that a sine wave at RFIN ranging in power from -69dBm to -19dBm (MAX2102) or -60dBm to -19dBm (MAX2105) will produce a sine wave at IOUT and QOUT at 500mVp-p levels. The noise figure is lowest when the AGC is at its maximum gain setting (see *Typical Operating Characteristics*). The VSWR at RFIN is unaffected by the AGC setting.

The local-oscillator (LO) buffer accepts an external LO signal at LO,  $\overline{LO}$ , and internally limits the signal to provide a consistent on-chip LO level. The LO input drive level should be maintained within the specified limits (see *Applications Information* section).



The quadrature downconverter follows the front-end AGC. Two mixers are driven by the previous stage AGC amplifier output. The mixer LO ports are fed with the two LO signals, which are 90° apart in phase. These quadrature LO signals are generated on-chip using the LO signal from the LO buffer.

The resulting I/Q baseband signals are fed through separate I and Q channel baseband amplifiers. Robust output stages drive IOUT and QOUT. The outputs are capable of driving lowpass filters with  $100\Omega$  character-

istic impedance (that is, the equivalent of an AC-coupled, 100  $\Omega$  load). The baseband -3dB output bandwidth is over 90MHz.

#### Applications Information

#### Front-End Tuner Circuitry for DBS Tuners

In a typical application, the signal path ahead of the MAX2102/MAX2105 will include a discrete LNA/buffer and a PIN-diode attenuator. Alternatively, a dual-gate



Figure 2. Typical Application



GaAsFET can serve this function. This circuitry is usually required in order to meet system noise-figure requirements, may provide a buffered F-connector output, and may also be required to meet stringent LO leakage requirements. The PIN attenuator is typically controlled by the same voltage as the MAX2102/MAX2105 AGC control pin so that, overall, a single AGC line from the baseband processor can control the entire tuner.

In some applications, a varactor-tuned preselection bandpass filter is added between the discrete LNA and the MAX2102/MAX2105. This is usually required only for very high-linearity tuners, such as those designed for single channel-per-carrier (low-data-rate) applications. The filter provides a means of broadly filtering adjacent interferers, thus improving the tuner's intermodulation performance. Additionally, the filter removes the RF interference at twice the LO frequency, which would otherwise add to cochannel interference (the MAX2102/MAX2105 alone reject this carrier to typically -32.3dBc).

#### **External Oscillator**

Since the MAX2102/MAX2105 are direct-conversion receivers, the external LO must tune to the same frequencies as the desired RF input signals.

The MAX2102/MAX2105 oscillator input port (LO,  $\overline{LO}$ ) accepts either a single-ended or differential (balanced) LO signal. A differential LO offers reduced LO leakage to the RFIN port, as well as lower spurious downconversion levels of RF signals, which are at twice the LO frequency. Refer to Figure 3 for differential LO connections. For best performance, ensure that the LO and  $\overline{LO}$  traces are symmetrical.

The LO drive levels should be maintained to within the specified limits. If the LO drive falls below the specified range, quadrature performance may be affected. Driving LO above the specified limits will cause a higher LO leakage level at RFIN; this may be acceptable in some applications. The MAX2102/MAX2105 offset-correction loop can withstand LO leakage levels corresponding to at least 0dBm of LO input power drive.

#### Prescaler

Typical stand-alone tuner applications will not use the MAX2102/MAX2105 prescaler function, but instead use a commercial synthesizer IC such as the Philips TSA5055, which has an internal prescaler. To disable the MAX2102/MAX2105 prescaler, disconnect the PSGND pin (leave open). The prescaler will cause an output spur in the baseband spectrum, to a level of about -20dBc (referred to 500mVp-p baseband output level) that may land within the desired signal bandwidth in some applications.



Figure 3. Differential LO Drive

To use the MAX2102/MAX2105 prescaler, connect the PSGND pin to ground. In some applications, the prescaler may be toggled on and off using a MOSFET to switch PSGND to ground. PSGND should be forced to within 100mV of ground, and the MOSFET must be capable of sinking 15mA. PSOUT is capable of driving a typical CMOS load of  $10k\Omega$  in parallel with 5pF. A  $2k\Omega$  pull-down resistor must be connected from PSOUT to GND.

The prescaler requires a stable level at the MOD pin 12ns before the falling edge of PREOUT to assert the desired modulus. The level at MOD must remain static until 3ns after this falling edge.

#### **Baseband Amplifiers**

The MAX2102/MAX2105 baseband amplifiers provide over 2Vp-p swing at IOUT and QOUT, and are capable of driving 100 $\Omega$ . IOUT and QOUT must be AC-coupled to any lowpass filters. In a typical application, IOUT and QOUT drive a 5th or 7th-order lowpass filter for ADC anti-aliasing purposes (see the *Systems Considerations: Lowpass Filters in Direct-Conversion Tuners* section). After the filters, in some cases, additional gain may be required. This can be accomplished with a pair of videospeed op amps, such as the MAX4216 dual-video op amp. Alternatively, the MAX1002/MAX1003 dual ADC has built-in gain ahead of the ADCs, digitizing levels as low as 125mVp-p. Contact Maxim for more information about the MAX4216 or the MAX1002/MAX1003.



#### **Offset Correction**

The internal offset-correction amplifiers remove the DC offsets present in the baseband amplifiers. The offsetcorrection loop effectively AC-couples the baseband signal path, yielding a -3dB highpass corner frequency according to the following:

#### $f_{-3dB} = 100/C_{DC} (\mu F)$

where C<sub>DC</sub> is the value of the capacitors, in microfarads, across QDC, QDC and IDC, IDC.

For applications where the DC information must be maintained through the signal path, the offset correction can be disabled by connecting QDC,  $\overline{\text{QDC}}$ , IDC, and  $\overline{\text{IDC}}$  directly to ground. Disabling the offset correction will effectively limit the input dynamic range of the MAX2102/MAX2105. Typical input dynamic range will be approximately -45dBm to -19dBm for single-ended LO drive, and -55dBm to -19dBm for differential LO drive.

#### Layout Considerations

Observe standard RF layout rules. A ground plane is essential; when connecting areas of ground plane between layers, use vias liberally. Remove the ground plane under the external VCO area to reduce parasitic capacitance. If a ground plane is used under the low-pass filters, note that the filter shape may be slightly off-set due to parasitic capacitance.

In a direct-conversion receiver, LO leakage to the RF input connector is a major issue, since filtering of the LO is impossible (the LO operates at the same frequency as the RF input). The external VCO section should be housed in a separate shielded compartment, if possible. Use of a differential (balanced) LO will dramatically reduce LO leakage. Also, the use of coplanar, waveguide transmission-line structures reduces LO leakage (used on the MAX2102 EV kit).

Observe the power-supply bypass capacitor connections in the *Pin Description* table, notably pins 1, 3, 4, 6, 9, 11, 12, 14, 19, 20, 23, and 24. Traces from these IC pins to the bypass capacitors must be kept to an absolute minimum. Where possible, make these connections on the top side of the board.

The MAX2102 EV kit includes ferrite beads in series with power-supply leads. The beads may not be required for all applications.

# Table 1. Suggested Component Values for Discrete Lowpass Filters (0.1dB Ripple Chebyshev Type)

| ADC<br>SAMPLING<br>RATE (Msps) | FILTER<br>TYPE                             | Rs<br>(Ω) | C1<br>(pF) | L1<br>(nH) | C2<br>(pF) | L2<br>(nH) | C3<br>(pF) | L3<br>(nH) | C4<br>(pF) | RL<br>(kΩ) |
|--------------------------------|--------------------------------------------|-----------|------------|------------|------------|------------|------------|------------|------------|------------|
| 40                             | 0.1dB Chebyshev,<br>f <sub>C</sub> = 20MHz | 100       | 39         | 910        | 120        | 1500       | 150        | 1500       | 120        | 10         |
| 60                             | 0.1dB Chebyshev,<br>f <sub>C</sub> = 30MHz | 100       | 22         | 620        | 82         | 910        | 100        | 1000       | 82         | 10         |
| 90                             | 0.1dB Chebyshev,<br>$f_{C} = 45$ MHz       | 100       | 18         | 390        | 56         | 620        | 68         | 680        | 56         | 10         |

Note: Suggested types: Inductors: Coilcraft 1008CS, tolerance = ±5%; Capacitors: use tolerance = ±2%. Refer to Figure 2 for circuit diagram.

# MAX2102/MAX2105

#### Power-Supply Sequencing

The MAX2102/MAX2105 have several +5V supply pins. The supply layout should be in a star format, with a bypass capacitor that dominates the rise time of the supply at the center of the star, to ensure that all pins see approximately the same voltage during power-up.

The prescaler  $V_{CC}$  (pin 28) must be connected to the same  $V_{CC}$  as the other  $V_{CC}$  pins, even if the prescaler is not used. Leaving PSGND open will disable the prescaler function and, in this state, the prescaler will not dissipate any power.

#### Systems Consideration: Lowpass Filters in Direct-Conversion Tuners

Typically, a 5th or 7th-order L-C lowpass filter is used for anti-aliasing the ADCs following the MAX2102. Figures 4 and 5 describe typical filtering requirements. Table 1 offers suggested component values for these lowpass filters.

#### Chip Information

TRANSISTOR COUNT: 1852 SUBSTRATE CONNECTED TO GND



Figure 4. I, Q Signal Path



Figure 5. Lowpass Filtering Example. Note: Data Rate = 40Mbps, Transponder BW = 24MHz, Transponder Spacing = 29.16MHz, Nyquist Filter:  $\alpha = 0.2$ 



MAX2102/MAX2105

Package Information H Π Π E H Н Н N ΕH E E E F Ε E F D 0°-8° А C e Α1 MILLIMETERS INCHES MILLIMETERS INCHES MIN MAX MIN МАХ MIN МАХ MIN MAX MS013 Ν 0.093 0.104 2.35 2.65 0.398 0.413 <u>10.10 10.50 16</u> А D AA A1 0.004 0.012 0.10 0.30 0.447 0.463 11.35 11.75 18 D AB В 0.014 0.019 0.35 0.49 0.496 0.512 12.60 13.00 20 D AC С 0.009 0.013 0.23 0.32 D 0.598 0.614 15.20 15.60 24 АD D 0.697 0.713 17.70 18.10 28 AE е 0.050 1.27 0.291 0.299 7.40 E 7.60 NDTES: 0.394 0.419 10.00 10.65 Н D&E DO NOT INCLUDE MOLD FLASH 0.010 0.030 0.25 0.75 MOLD FLASH OR PROTRUSIONS NOT h 2 TD EXCEED .15mm (.006") 0.050 0.40 0.016 1.27 3. LEADS TO BE COPLANAR WITHIN .102mm (.004") CONTROLLING DIMENSION: MILLIMETER MEETS JEDEC MS013-XX AS SHOWN IN ABOVE TABLE 4 5. 6. N = NUMBER OF PINS //////////// PACKAGE FAMILY DUTLINE: SDIC .300" 21-0042 A 120 SAN GABRIEL DR SUNNYVALE CA 94086 FAX (408) 737 7194 PROPRIETARY INFORMATION DOCUMENT CONTROL NUMBER