



Data Sheet

March 17, 2005

FN8147.0

# NV DAC with Selectable Output Range and Memory

#### **FEATURES**

- 12-Bit Resolution
- Selectable full scale and zero scale voltages
- Optional External full scale and zero scale references
- Programmable, non-volatile DAC initial value register
- Optional UP/DOWN interface
- Guaranteed Monotonic Operation, <0.5LSB DNL</li>
- Buffered Output Option
- Integrated Voltage Reference Option
- Voltage Reference Output (1.21V) Option
- 6 µs settling time, full scale
- SPI interface, 5MHz
- Up to 5 slave Address Pins
- Power-up recall and ready output
- 56 Bytes of general purpose EEPROM
- Asynchronous clear pin and control bit
- V<sub>CC</sub> = 5V ±10%
- 20-lead TSSOP
- NV DAC

## X79000 FUNCTIONAL DIAGRAM

## DESCRIPTION

The X79000 is a family of Single Channel Non-Volatile (NV) Digital-to-Analog Converters with integrated voltage reference, configurable output buffer, general purpose EEPROM, and selectable full scale and zero offset voltages.

The X79000 series implements an SPI serial bus interface with slave address identification allowing up to 32 devices on some options. The full scale and zero scale voltages and the DAC initial value register can be set via the SPI bus interface. Optional pins are provided for Up/Down style interface allowing for increment and decrement of the DAC register in 1, 4, or 16 steps at a time.

A Power-on Recall circuit is implemented to keep the DAC output at high impedance on power-up and to load an initial user defined value from non-volatile memory. A power-up ready signal is provided to alert the system to begin operations.

Additional general purpose non-volatile memory (56 Bytes) is provided for curve-fit profile setting, signal conditioning parameters, or device and system indentification.





#### **PIN CONFIGURATION**



## **ORDERING INFORMATION**

|            |                                  | Features                                |                                         |                                                                         |                                                                        |                        |                   |  |  |
|------------|----------------------------------|-----------------------------------------|-----------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------|-------------------|--|--|
|            | Volta                            | ge Refer                                | ences                                   | Voltage<br>Outputs                                                      |                                                                        | DAC Control            |                   |  |  |
| Device     | Voltage Ref<br>Output Pin (Vref) | Full Scale Voltage<br>Input/Output (VH) | Zero Scale Voltage<br>Input/Output (VL) | Buffered Out<br>(Vbuf) and Buffer<br>Feedback (VFB)<br>with Enable (OE) | Increment/<br>Decrement<br>(UP,DOWN)<br>Slave<br>Slave<br>Address Pins |                        | Power Ready (RDY) |  |  |
| X79000V20I | Y                                | Y                                       | Y                                       | Y                                                                       | Y                                                                      | A0, A1, A2             | Y                 |  |  |
| X79001V20I | Ν                                | Y                                       | Y                                       | Y                                                                       | Ν                                                                      | A0, A1, A2, A3, A4, A5 | Y                 |  |  |
| X79002V20I | Y                                | Y                                       | Y                                       | Ν                                                                       | Y                                                                      | A0, A1, A2, A3, A4     | Y                 |  |  |

Notes: Y = Yes, N = No

\*All options are for 12-bit resolution, industrial temperature operating range, and a 20-pin TSSOP package.

## PIN DESCRIPTIONS

| Pin Name                  | Pin Description                                                                                       |
|---------------------------|-------------------------------------------------------------------------------------------------------|
| CS                        | SPI Chip Select. CMOS Input Pin. Active low.                                                          |
| SCK                       | SPI Clock. CMOS Input Pin, with hysteresis.                                                           |
| SI                        | SPI Serial Data. CMOS Input Pin, with hysteresis.                                                     |
| SO                        | SPI Serial Data Output Pin. CMOS levels with high impedance state.                                    |
| RDY                       | Power-Up "Ready" Indicator Output Pin. Active low. Open drain output.                                 |
| CLR                       | Clear DAC Volatile Register Input Pin. Active high. CMOS Input Pin with hysteresis. On-chip pulldown. |
| A5, A4, A3,<br>A2, A1, A0 | SPI Address Input pins. CMOS Input Pins. On-chip pulldowns.                                           |
| OE                        | Buffer Output Enable Input Pin. Active high. CMOS Input Pin with hysteresis. On-chip pulldown.        |
| UP                        | UP Input pin of the UP/DOWN interface. CMOS Input Pin with deglitching filter. On-chip pulldown.      |
| DOWN                      | DOWN Input pin of the UP/DOWN interface. CMOS Input Pin with deglitching filter. On-chip pulldown.    |
| V <sub>CC</sub>           | Power Supply Pin.                                                                                     |
| V <sub>SS</sub>           | Ground Pin.                                                                                           |
| Vout                      | Unbuffered DAC Output Pin.                                                                            |
| Vbuf                      | Buffered DAC Output Pin.                                                                              |
| VFB                       | Feedback Pin for Buffer Stage.                                                                        |
| Vref                      | Bandgap Voltage Output Pin.                                                                           |
| VH                        | Full Scale Voltage Input or Output Pin.                                                               |
| VL                        | Zero Scale Voltage Input or Output Pin.                                                               |
| DNC                       | Do Not Connect                                                                                        |

## **ABSOLUTE MAXIMUM RATINGS**

| All voltages are referred to Vss               |
|------------------------------------------------|
| Temperature under bias40°C to 85°C             |
| Storage temperature65°C to +150°C              |
| Voltage on every pin except Vcc0.5V to +7V     |
| Voltage on Vcc Pin0.5V to 6V                   |
| D.C. Output Current at pins SO and RDY5 mA     |
| D.C. Output Current at pins VL, VH,            |
| VFB, Vout and Vref0.50 to 1 mA                 |
| VBUF output short circuit duration             |
| Lead temperature (soldering, 10 seconds) 300°C |

## COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or an other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                | Min. | Max.     | Units |
|--------------------------|------|----------|-------|
| Temperature              | -40  | +85      | °C    |
| Voltage on Vcc Pin       | 4.5  | 5.5      | V     |
| Voltage on any other Pin | -0.3 | Vcc +0.3 | V     |

## **ELECTRICAL CHARACTERISTICS**

(Unless otherwise specified, all typical values are for 25°C ambient temperature and 5V at pin Vcc. Maximum and minimum specifications are over the recommended operating conditions. All voltages are referred to the voltage at pin Vss. All bits in control registers are "0". SPI interface in "standby" (see notes 1 and 2 on page 6). Output pins unloaded. Input pins floating. DAC input is 000hex.)

| Parameter                    | Min  | Тур  | Max  | Units  | Notes                                         |
|------------------------------|------|------|------|--------|-----------------------------------------------|
| Buffered DAC and Reference   |      |      |      |        |                                               |
| Resolution                   |      | 12   |      | bit    |                                               |
| INL                          |      |      | ±10  | LSB    | <sup>(1)(2)(3)</sup> VL = 0.151V, VH = 3.025V |
| DNL                          | -0.5 |      | 0.5  | LSB    |                                               |
| Total Offset Error           |      |      | 12   | mV     | <sup>(1)(2)(4)</sup> VL = 0.151V, VH = 3.025V |
| Total Fullscale Error        |      |      | 22   | mV     |                                               |
| Total Offset Error Drift     |      | 50   |      | ppm/°C | <sup>(1)(2)(4)</sup> VL = 0.151V, VH = 3.025V |
| Total Fullscale Error Drift  |      | 50   |      | ppm/°C |                                               |
| Settling time to 1 LSB       |      | 2    | 10   | μs     | Step size $\leq 100 \text{mV}^{(2)(5)}$       |
|                              |      | 6    | 30   | μs     | Step size up to full scale <sup>(2)(5)</sup>  |
| Buffer Only                  |      |      |      |        |                                               |
| Output Buffer Offset         | -6   |      | 6    | mV     | 150mV < Vout < V <sub>CC</sub> - 150mV        |
| Output Buffer Offset Drift   | -20  |      | 20   | μV/°C  | (5)                                           |
| DC PSRR                      | -1.5 |      | +1.5 | mV/V   | (5)                                           |
| Vbuf output slew rate        | 0.2  |      |      | V/µs   |                                               |
| Output Buffer 3dB Bandwidth  | 300  | 1000 |      | kHz    | 150mV < (V(VFB) =                             |
|                              |      |      |      |        | $V(Vbuf)) < V_{CC} - 150mV^{(5)}$             |
| Digital feed through         |      | 10   |      | nV•sec | (6)                                           |
| Output load regulation       | -1   |      | 1    | mV/mA  | $140mV \le V(Vbuf) \le V_{CC}-140mV$          |
|                              |      |      |      |        | I(Vbuf) = ±1mA                                |
| Short circuit current @ Vbuf |      | 50   |      | mA     | $V(Vbuf) = V_{CC} \text{ or } 0V$             |
| Capacitive Loading Stability | 100  |      |      | pF     | $Rload \ge 2k\Omega^{(5)}$                    |

## ELECTRICAL CHARACTERISTICS (continued)

| Symbol               | Parameter                                                                    | Min          | Тур  | Max          | Unit       | Test Conditions / Notes                                                                                        |
|----------------------|------------------------------------------------------------------------------|--------------|------|--------------|------------|----------------------------------------------------------------------------------------------------------------|
| Reference            | I                                                                            | l            | 1    |              | l          | I                                                                                                              |
| Vrefout              | Output Voltage at VRef at 25°C                                               | 1.20         | 1.21 | 1.22         | V          | -20μA ≤ I(VRef) ≤ 0,<br>Vref as an output                                                                      |
| TCOref               | Temperature coefficient of VRef<br>output voltage                            |              | 50   |              | ppm/<br>°C | (5)                                                                                                            |
| R <sub>VHVL</sub>    | Resistance between VL and VH                                                 | 9            | 11.4 | 14           | kΩ         | VH & VL external                                                                                               |
| Digital Inter        | face                                                                         |              |      |              |            |                                                                                                                |
| t <sub>OEVALID</sub> | OE rising edge to output valid<br>delay                                      |              |      | 100          | μs         |                                                                                                                |
| t <sub>OEDIS</sub>   | OE falling edge to high impedance output delay                               |              |      | 100          | μs         |                                                                                                                |
| C <sub>out</sub>     | SO and RDY pin capacitance                                                   |              |      | 10           | pF         | Voltage at pin of 0V or Vcc. 1 MHz                                                                             |
| C <sub>in</sub>      | CLR, CS, SCK, A0, A1, A2, A3, A4,<br>A5, SI, UP, DOWN, OE<br>pin capacitance |              |      | 8            | pF         | signal. (*)                                                                                                    |
| I <sub>PLDN</sub>    | On-chip pull down current at A0,<br>A1, A2, A3, A4, A5, UP, DOWN,<br>and CLR | 0            | 1    | 20           | μA         | Voltage at the pin between 0V and Vcc                                                                          |
| V <sub>ILSPI</sub>   | CS, SCK and SI input Low voltage                                             | -0.8         |      | 0.2 x<br>Vcc | V          |                                                                                                                |
| V <sub>IHSPI</sub>   | CS, SCK and SI input High voltage                                            | 0.8 x<br>Vcc |      | Vcc +<br>0.3 | V          |                                                                                                                |
| I <sub>INSPI</sub>   | CS, CLK and SI input current                                                 | -1           |      | 10           | μA         | Voltage at the pin between 0V and Vcc                                                                          |
| V <sub>OHSO</sub>    | SO output High voltage                                                       | Vcc-<br>0.4  |      | Vcc          | V          | I(SO) = -2mA                                                                                                   |
| V <sub>OLSO</sub>    | SO Output Low Voltage                                                        | 0            |      | 0.4          | V          | I(SO) = 2mA                                                                                                    |
| I <sub>OZSO</sub>    | SO output High impedance current                                             | -20          |      | +20          | μA         | V(SO) between 0 and Vcc                                                                                        |
| V <sub>OLSO</sub>    | RDY and SO output Low voltage                                                | 0            |      | 0.4          | V          | $I(SO) \text{ or } I(\overline{RDY}) = 2 \text{ mA}$                                                           |
| I <sub>OHRDY</sub>   | RDY output High current                                                      | 0            |      | 100          | μA         | $V(\overline{RDY}) = Vcc$                                                                                      |
| V <sub>ILCMOS</sub>  | CLR, OE, UP, DOWN, A0, A1, A2, A3, A4, and A5 input Low voltage              | -0.3         |      | 0.2 x<br>Vcc | V          |                                                                                                                |
| V <sub>IHCMOS</sub>  | CLR, OE, UP, DOWN, A0, A1, and A2 input High voltage                         | 0.8 x<br>Vcc |      | Vcc +<br>0.3 | V          |                                                                                                                |
| V <sub>HYST</sub>    | CS, SI, SCK, CLR, OE, UP and DOWN input hysteresis                           | 0.5          |      |              | V          | (5)                                                                                                            |
| Power Requ           | uirements                                                                    |              |      |              |            |                                                                                                                |
| Iccstby              | Standby current into Vcc pin                                                 |              |      | 2.5          | mA         | $V(SCK) = V(SI) = 0 V, V(\overline{CS}) = Vcc$                                                                 |
|                      | Full operation current into Vcc pin                                          |              |      | 3            | mA         | 2-wire interface reading from<br>memory, 2.5 MHz clock at SCK,<br>$V(OE) = V_{CC}$ , VFB = VBUF <sup>(2)</sup> |
| Iccwrite             | Nonvolatile Write current into Vcc<br>pin                                    |              |      | 3            | mA         | Average during internal<br>non-volatile write cycle                                                            |

| Symbol           | Parameter                        | Min | Тур | Max  | Unit | Test Conditions / Notes                                       |
|------------------|----------------------------------|-----|-----|------|------|---------------------------------------------------------------|
| V <sub>POR</sub> | Power-on reset threshold voltage | 1.5 |     | 2.8  | V    |                                                               |
| V <sub>RDY</sub> | RDY indicator minimum voltage    | 2.6 |     | 2.8  | V    | See figure 1.                                                 |
| T <sub>RDY</sub> | RDY indicator delay              | 100 |     | 6000 | μs   | $\frac{2k\Omega}{RDY}$ and 100pF between Vcc and RDY $^{(4)}$ |

Notes: 1. INL, DNL, Offset Error and Full Scale error measured at Vbuf with VFB connected to Vbuf.

2. The  $V_L$  and  $V_H$  levels are set using the configuration register according to the following table:

| Address | VH2 | VH1 | VH0 | VL2 | VL1 | VL0 | Count 8 | Count 10 |              |
|---------|-----|-----|-----|-----|-----|-----|---------|----------|--------------|
| 3Ch     | 1   | 0   | 1   | 0   | 0   | 1   | Х       | Х        | X = don't ca |

This setting corresponds to the nominal values of V<sub>H</sub> = 3.025V and V<sub>L</sub> = 0.151V

3. INL is measured at the maximum range of  $(V_H-V_L)$ . INL varies inversely with the range of  $(V_H-V_L)$ . DNL increases at lower  $(V_H-V_L)$  ranges but the DAC retains montonicity.

4. Total offset error scales with V<sub>L</sub> according to (1% x V<sub>L</sub>) + 10mV and total full scale error scales with V<sub>H</sub> according to (1% x V<sub>H</sub>) + 10mV

5. Guaranteed by characterization, not 100% tested.

6.  $f_{SCK} = 5MHz$ , using SPI interface test conditions on pg. 8.

## **ENDURANCE AND DATA RETENTION** ( $V_{CC} = 5V \pm 10\%$ , $T_A = Full Operating Temprature Range$ )

| Parameter         |         |                      |
|-------------------|---------|----------------------|
| Minimum endurance | 100,000 | Data changes per bit |
| Data retention    | 10      | Years                |

## FIGURE 1. RDY PIN TIMING



#### SYMBOL TABLE

| WAVEFORM | INPUTS                            | OUTPUTS                             |
|----------|-----------------------------------|-------------------------------------|
| ·        | Must be<br>steady                 | Will be<br>steady                   |
|          | May change<br>from Low to<br>High | Will change<br>from Low to<br>High  |
|          | May change<br>from High to<br>Low | Will change<br>from High to<br>Low  |
|          | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known     |
|          | N/A                               | Center Line<br>is High<br>Impedance |

## Vbuf OUTPUT ENABLE TIMING



V<sub>buf = High Impedance</sub>

## **UP/DOWN INTERFACE TIMING**



| Symbol                           | Parameter                                 | Min | Max | Unit |
|----------------------------------|-------------------------------------------|-----|-----|------|
| t <sub>UDCSSU</sub>              | CS setup time with respect to UP or DOWN  | 1   |     | μs   |
| t <sub>UDCSHD</sub>              | CS hold time with respect to UP or DOWN   | 1   |     | μs   |
| t <sub>UDH</sub>                 | UP or DOWN pulsewidth HIGH                | 1   |     | μs   |
| t <sub>UDL</sub>                 | UP or DOWN pulsewidth LOW                 | 1   |     | μs   |
| t <sub>UDDIST</sub>              | UP or DOWN Distance                       | 1   |     | μs   |
| t <sub>UDRDY</sub> (1)           | UP or DOWN setup time with respect to RDY | 1   |     | μs   |
| t <sub>UDRF</sub> <sup>(1)</sup> | UP or DOWN rise or fall times             |     | 1   | μs   |

## **DEVICE ADDRESS PINS TIMING**



## ADDRESS PINS TIMING

| Symbol           | Parameter                         | Min | Max | Unit |
|------------------|-----------------------------------|-----|-----|------|
| t <sub>ASU</sub> | A0, A1, A2, A3, A4, A5 setup time | 1   |     | μs   |
| t <sub>AHO</sub> | A0, A1, A2, A3, A4, A5 hold time  | 1   |     | μs   |

## **SPI INPUT TIMING**



## SPI INTERFACE TEST CONDITIONS

| Input Pulse Levels                             | 10% to 90% of Vcc                                            |
|------------------------------------------------|--------------------------------------------------------------|
| Input Rise and Fall times, between 10% and 90% | 10ns                                                         |
| Input and Output Timing Threshold Level        | 1.4V                                                         |
| External Load at pin SO                        | 2.6k $\Omega$ to Vcc, 3.03k $\Omega$ to Vss, and 10pF to Vss |

## SERIAL INPUT TIMING

| Symbol                         | Parameter                     | Min. | Max. | Unit |
|--------------------------------|-------------------------------|------|------|------|
| fscк                           | Clock Frequency               |      | 5    | MHz  |
| t <sub>CYC</sub>               | Cycle Time                    | 200  |      | ns   |
| t <sub>WH</sub>                | Clock HIGH Time               | 80   |      | ns   |
| t <sub>WL</sub>                | Clock LOW Time                | 80   |      | ns   |
| t <sub>LEAD</sub>              | CS Lead Time                  | 100  |      | ns   |
| t <sub>LAG</sub>               | CS Lag Time                   | 100  |      | ns   |
| t <sub>SU</sub>                | Data Setup Time               | 20   |      | ns   |
| t <sub>H</sub>                 | Data Hold Time                | 20   |      | ns   |
| t <sub>RI</sub> <sup>(1)</sup> | Input Rise Time               |      | 20   | ns   |
| t <sub>FI</sub> <sup>(1)</sup> | Input Fall Time               |      | 20   | ns   |
| t <sub>CS</sub>                | CS Deselect Time              | 100  |      | ns   |
| t <sub>WC</sub> <sup>(2)</sup> | Non-volatile Write Cycle Time |      | 10   | ms   |

Notes: 1. These parameters are periodically sampled and not 100% tested.

t<sub>WC</sub> is the time from the rising edge of CS after a valid nonvolatile write sequence, to the end of the self-timed internal non-volatile write cycle. It is the minimum cycle time to be allowed for any non-volatile write cycle by the user, unless the "WIP" bit is used to check for the end of the write cycle.

## SPI OUTPUT TIMING



## SERIAL OUTPUT TIMING

| Symbol                          | Parameter                   | Min. | Max. | Unit |
|---------------------------------|-----------------------------|------|------|------|
| f <sub>SCK</sub>                | Clock Frequency             |      | 5    | MHz  |
| t <sub>CYC</sub>                | Cycle Time                  | 200  |      | ns   |
| t <sub>DIS</sub> <sup>(1)</sup> | Output Disable Time         |      | 50   | ns   |
| t <sub>V</sub> <sup>(1)</sup>   | Output Valid from Clock Low |      | 80   | ns   |
| t <sub>HO</sub>                 | Output Hold Time            | 0    |      | ns   |
| t <sub>RO</sub> <sup>(1)</sup>  | Output Rise Time            |      | 25   | ns   |
| t <sub>FO</sub> <sup>(1)</sup>  | Output Fall Time            |      | 25   | ns   |

Note: 1. These parameters are periodically sampled and not 100% tested.

## DETAILED OPERATION

The X79000 is a versatile 12-bit DAC which allows nonvolatile control over the output range, and consequently over the resolution of the voltage output.

There are two different ways to adjust the output voltage of the device. One way is to use the SPI serial bus to perform a Write command to set the output. This operation is useful for open loop applications where simple adjustment of a DC voltage value is desired. The X79000 offers the unique option of optimizing the resolution for a given application.

The other way uses the UP/DOWN interface to increment or decrement the output to converge to a specific value. This operation is useful for closed loop systems which can step the output to the desired position, then disable the interface to hold that value. Alternatively, the system could continue to increment or decrement the DAC to update its output control to compensate for system temperature drifts or other long term variations.

## Output Voltage Span Control

The output voltage span is controlled by 6 MSB's of the Configuration Register, which is at location 3Ch:

| VH2 | VH1 | VH0 | Value    | VL2 | VL1 | VL0 | Value    |
|-----|-----|-----|----------|-----|-----|-----|----------|
| 0   | 0   | 0   | external | 0   | 0   | 0   | external |
| 0   | 0   | 1   | 605mV    | 0   | 0   | 1   | 151mV    |
| 0   | 1   | 0   | 1.21V    | 0   | 1   | 0   | 605mV    |
| 0   | 1   | 1   | 1.815V   | 0   | 1   | 1   | 1.21V    |
| 1   | 0   | 0   | 2.42V    | 1   | 0   | 0   | 1.815V   |
| 1   | 0   | 1   | 3.025V   | 1   | 0   | 1   | 2.42V    |

The 3 MSB's control the VH span from 0.605V to 3.025V, and the next three bits control the VL span from 0.151V to 2.42V. Note that the selection of a value for VH can never be lower than that for VL. Regardless of the range selection, the specified linearity is guaranteed. Thus, if a particular application requires operation from, say, 1.9V to 2.4V, then the X79000 can be set for the range of 1.815V to 2.420V, yielding an LSB step size of 148 $\mu$ V. If a standard DAC were used with a 2.5V reference, then it would need 14 bits of resolution to get the same LSB step size.

The VH and VL pins can be used to monitor the selected reference voltage, or as inputs for external reference voltages. If an external voltage is to be applied to the VH or the VL pins, the Configuration Register must be set to value 000b for that reference to enable the external reference setting (see Table 1). An externally applied reference voltage can be time-varying, but the bandwidth of the device will limit its use as a multiplying DAC to less than 50kHz or so. The maximum voltage at the VH or VL pins is 3.1V. Note that although VH and VL can be used as inputs, the Reference pin (Vref) can only be used as an output.

The Configuration Register is a non-volatile register, so when a new VH or VL value is loaded it will be remembered each time the device is powered up after a power-down. This function is independent of the status of the NVDAC bit, which is used only for the DAC registers.

## Output Buffer (X79000, X79001 only)

Note that although the voltage span as determined by V<sub>H</sub> is limited to +3.1V max, the output buffer can drive voltages within 150mV of the positive rail. For a 5V ±5% V<sub>CC</sub> supply, the DAC can have an output range up to (4.75 - 0.150V) = 4.60V. The buffer would need a gain >1 set by adding feedback resistors to the V<sub>buf</sub> and V<sub>FB</sub> pins, depending on the V<sub>H</sub> voltage.

For applications requiring voltages greater than 5V, Intersil recommends the X79002 plus an external buffer.

## **UP/DOWN** Operation

The UP/DOWN functionality of the chip uses the external pins UP, DOWN,  $\overline{CS}$  and CLR, and also the 2 LSB's of register 3Ch. The interface is designed to step up or down by the increments set in register 3Ch. When 12-bit operation is selected, then the LSB of the device (DAC0) will increment or decrement with the appropriate pin action. When 10-bit operation is selected, then third LSB of the device (DAC2) will change, while leaving the two LSB's unchanged. When 8-bit operation is selected, then the fifth LSB of the device (DAC4) will change, an and the 4 LSB's are unchanged. These options allow the device to be used as either a 12-bit, 10-bit, or 8-bit DAC for UP/DOWN applications. The X79000 UP/DOWN interface allows stepping at up to 500kHz rates.

The CLR pin enables resetting the DAC output register to all zeroes and can be used to initialize the DAC before UP/DOWN operation.

## FUNCTIONAL DESCRIPTION

## **DAC Register Clear Function**

When the input pin CLR is set to logic high, the DAC volatile register and serial input registers are reset to 000 hex. CLR is an asynchronous input. CLR has an on-chip pulldown. CLR is ignored while RDY is high.

## **Buffer Output Enable Function**

When the input pin OE is set to logic low, the DAC buffered output, Vbuf, is set to high impedance.

When the input pin OE is at a logic high, the DAC buffered output is enabled.

## **UP/DOWN** Interface

The UP/DOWN Interface can be used to change the value of the DAC register without using the serial Interface.

The  $\overline{CS}$  pin must be HIGH, when the UP/DOWN Interface is used, to set the serial interface in standby mode.

Control bits Count8 and Count10 determine the binary word that is incremented or decremented, according to the following table:

| Count8 | Count10 | Part of DAC register<br>incremented or<br>decremented. |  |  |
|--------|---------|--------------------------------------------------------|--|--|
| 0      | 0       | The complete 12 bit word is used                       |  |  |
| 0      | 1       | 10 MSBs are used                                       |  |  |
| 1      | 0       | 8 MSBs are used                                        |  |  |
| 1      | 1       | Reserved                                               |  |  |

These control bits are set by performing a Write Operation with the serial interface prior to operation of the UP/DOWN interface.

For example, when Count8 is one, the DAC register is affected by increment or decrement operations as follows:

| 8 MSBs    | 4 LSBs |               |
|-----------|--------|---------------|
| 1000 1011 | 1110   | Increment     |
| 1000 1010 | 1110   | Increment     |
| 1000 1001 | 1110   | Initial Value |
| 1000 1000 | 1110   | Decrement     |
| 1000 0111 | 1110   | Decrement     |

A HIGH to LOW transition on the UP pin, while the DOWN pin is LOW, increments the selected binary word by one.

A HIGH to LOW transition on the DOWN pin, while the UP pin is LOW, decrements the selected binary word by one.

Other combinations are not valid. See the following table for a summary of these operations.

| CS | Up  | Down | Mode        |  |  |  |
|----|-----|------|-------------|--|--|--|
| L  | Х   | Х    | SPI Control |  |  |  |
| Н  | لعم | L    | Increment   |  |  |  |
| Н  | L   | لحم  | Decrement   |  |  |  |
| Н  | لحر | Н    | Not Allowed |  |  |  |
| Н  | Н   | ~    | Not Allowed |  |  |  |

X = Don't Care

## **RDY** Pin

The  $\overline{\text{RDY}}$  pin is an open drain output which will follow the V<sub>CC</sub> voltage on power-up (due to the pullups) resistor and will transition to a low state at time t<sub>RDY</sub> after V<sub>CC</sub> reaches a minimum voltage (V<sub>RDY</sub>). As long as V<sub>CC</sub> is higher the V<sub>RDY</sub>, the output will remain low. If V<sub>CC</sub> falls below V<sub>RDY</sub>, the RDY output will return to a high state.

## **VOLTAGE REFERENCES**

The device includes an on-chip bandgap reference circuit with 1.21 V nominal output voltage. This voltage is available at pin VRef as an output.

The voltages at pins VH and VL determine the DAC output voltage at full scale and zero scale respectively. Full scale is when the DAC input register is FFF hex (all ones), and zero scale is when the DAC input register is 000 hex (all zeros).

V(VH) and V(VL) can be generated on-chip and can be independently programmed to the values indicated in table 1. VH must always be at a higher voltage than VL. VH must not be higher than 3.1V. VL & VH can also be independently disabled, in which case they become inputs to the device.

## SERIAL INTERFACE

## **Serial Interface Conventions**

The device supports the SPI interface hardware protocol. The protocol defines any device that sends data onto the bus as a transmitter, and the receiving device as the receiver. The device controlling the transfer is called the master and the device being controlled is called the slave. The master always initiates data transfers, and provides the clock for both transmit and receive operations. The X79000 operates as a slave in all applications.

The device is accessed via the SI and SCK pins, while the output data is presented at the SO pin. Input data at pin SI is clocked-in on the rising edge of SCK, when  $\overline{CS}$ and  $\overline{RDY}$  are both LOW. Output data at pin SO is clocked-out on the falling edge of SCK.

All commands start with a falling edge at the input pin  $\overline{CS}$ . Write operations end with a rising edge at the input pin  $\overline{CS}$  after the last bit of the data bytes being written is clocked-in. Read operations end with a rising edge at the input pin  $\overline{CS}$  after the last bit of the data byte being read is clocked-out.

## X79000 MEMORY MAP

The X79000 contains a 512-bit array of mixed volatile and nonvolatile memory. The array is organized as 64 bytes, and it's logically split up into two parts, namely:

- General Purpose Memory (GPM)
- Control and Status Registers

The GPM is all nonvolatile EEPROM, located at memory addresses 00h to 37h.



#### Figure 2. X79000 Memory Map

The Control and Status registers of the X79000 are used in the test and setup of the device in a system, and include the DAC volatile register and the DAC nonvolatile initial value register. These registers are realized as a combination of both volatile and nonvolatile memory. These registers reside in the memory locations 38h through 3Fh. The reserved bits within registers 38h through 3Dh must be written as "0" if writing to them, and should be ignored when reading. The reserved registers, 3Ah, 3Bh, 3Eh and 3Fh, must not be written, and their content should be ignored.

Factory control bit settings:

38h, 39h, 3Fh = All "0"s

3Ch = 1000 0100 (84 hex)

All communication to the X79000 over the SPI bus is conducted by sending the MSB of each byte of data first.

The memory is physically realized as one contiguous array, organized as 8 pages of 8 bytes each.



#### **Table 1. Control Registers**

Bytes at addresses 3Ah, 3Bh, 3Dh, and 3Eh are reserved.

## **IDENTIFICATION AND MEMORY ADDRESS BYTES**

The first byte sent to the X79000, following a falling edge at the  $\overline{CS}$  pin, is called the "Identification Byte". The most significant bit (ID7) is the function selector bit. The next six bits (ID6-ID1) are the Device Address bits (AS5-AS0). To communicate to the X79000, the value of bits AS[5:0] must correspond to the logic levels at pins A5, A4, A3, A2, A1, and A0 respectively. If one or more of the address pins doesn't exist in a particular device, then the corresponding device address bits must be set to "0". The LSB (ID0) is the R/W bit. This bit defines the operation to be performed on the device being addressed. When the R/W bit is "1", then a Read operation is selected. A "0" selects a write operation.

If the value of the Device Address bits doesn't match the logic levels at the Address pins, then the Read or Write operation is aborted.

|   | ID7                                 | ID6 | ID5 | ID4                            | ID3            | ID2 | ID1 | ID0                       |  |
|---|-------------------------------------|-----|-----|--------------------------------|----------------|-----|-----|---------------------------|--|
|   | 1                                   | AS5 | AS4 | AS3                            | AS2            | AS1 | AS0 | R/W                       |  |
| _ |                                     |     |     | De<br>Ado                      | vice<br>dress  |     |     | R <u>ead o</u> i<br>Write |  |
|   | Slave Address<br>Bit(s) Description |     |     |                                |                |     |     |                           |  |
|   | ID7                                 |     |     | Function Selector bit          |                |     |     |                           |  |
|   | ID6-ID1                             |     |     | Dev                            | Device Address |     |     |                           |  |
|   |                                     | ID0 |     | Read or Write Operation Select |                |     |     | lect                      |  |

The byte sent to the X79000, immediately following the Identification byte, is called the Memory Address Byte. The value of this byte is the location of the first byte to be written to, or read from the X79000. Valid values for this byte are from 00h to 3Fh. If the value of the "Memory Address byte" is invalid, the Read or Write operation is aborted.

## **READ OPERATION**

A Read Operation is selected when the R/W bit in the Identification Byte is set to "1". During a Read Operation, the X79000 transmits Data Bytes at pin SO, starting at the first falling edge of SCK, following the rising edge of SCK that samples the LSB of the Memory Address Byte. The transmission continues until the  $\overline{CS}$  pin signal goes HIGH. The Data Bytes are from the memory location indicated by an internal pointer. This pointer initial value is the value of the Memory Address Byte, and increments by one during transmission of each Data Byte. After reaching memory location 3Fh, the pointer "rolls over" to 00h, and then it continues incremented by one during each following Data Byte transmission.

If bit "NVDAC" is "1" when reading from byte addresses 38h or 39h, the output is the content of the non-volatile DAC initial value register. If bit "NVDAC" is "0", the output is the current value in the volatile DAC register. See the next section for writing bit "NVDAC".

## WRITE OPERATION

A "Write Operation" is selected when the  $R/\overline{W}$  bit in the Identification Byte is set to "0". The memory array of the X79000 is organized in 8 pages of 8 bytes each. A single write operation can be used to write between 1 to 8 bytes within the same page.

During a Write Operation, the Data Bytes are transmitted immediately following the Memory Address Byte.

The Data Bytes are written to the memory location indicated by an internal pointer. This pointer initial value is the value of the Memory Address Byte, and increments by one during reception of each Data Byte. After reaching the highest memory location within a page, the pointer "rolls over" to the lowest memory location of that page. The page address remains constant during a single write operation. For example, if the Write operation includes 6 Data Bytes, and the Memory Address byte is 5 (decimal), the first 3 bytes are written to locations 5, 6, and 7, while the last 3 bytes are written to locations 0, 1, and 2. If the write operation includes more than 8 Data Bytes, the new data overwrites the previous data, one byte at a time.

Bytes at locations 38h through 3Fh are special cases. Bytes at locations 3Ah, 3Bh, 3Dh, and 3Eh, are reserved and must not be written. Reserved bits in other bytes must be set to "0" if writing to those bytes, and should be ignored when read. The DAC register Bytes at locations 38h & 39h must be written together in a single 2-Byte write operation.

Location 3Fh contains the "NVDAC" bit. If bit "NVDAC" is "1", the values of DAC[11:0] are written to non-volatile memory, otherwise they are written into volatile registers. Bit "NVDAC" is a volatile bit that has a "0" value at powerup. The "NVDAC" bit is set to "1" by writing 80h to byte location 3Fh. It is reset to "0" when the device is powered down or by writing 00h to byte location 3Fh.

The conifiguration byte at location 3Ch must be written as a single byte.

## NON VOLATILE WRITE:

After a complete write command sequence is correctly received by the device, and if the write operation is to non volatile memory, then the X79000 enters an internal high voltage write cycle that last up to 10 ms.

The internal write cycle starts at the rising edge of  $\overline{CS}$  that completes the write instruction sequence. The progress of this internal operation can be monitored through the "Write In Progress", WIP, bit. The WIP bit is "1" during the internal write cycle and it's "0" otherwise. The WIP bit is read with a "Write Status Polling Command".



## WRITE STATUS POLLING COMMAND



For every byte, the MSB is transmitted first and the LSB is sent last.

## **APPLICATIONS INFORMATION**

## **Remote sensing**

The output opamp included in the X79000 and X79001 is normally configured with a gain of +1, and since the inverting terminal is available externally, can be used for remote load sensing (see Figure 3). This configuration is useful for high accuracy applications which may draw significant current from the DAC output with a finite impedance from the DAC to the load. The inverting terminal must be brought as close as possible to the load, and there must be very low differential in the ground potentials of the two circuits.

## **Output Voltages Greater than 3.025V**

The opamp output (Vbuf) can drive up to ±1mA and stay within 150mV of ground and the V<sub>CC</sub> supply. Normally, if the opamp is configured with a gain of +1, Vbuf is limited to 3.10V max, which is the limit of the DAC Vout. If gain is added to the opamp feedback loop, then Vbuf can provide a higher output voltage, up to 4.85V with  $V_{CC}$  = 5.00V. Figure 4 shows a circuit with a gain of +2 that is configured for 4.84V max Vbuf, with VH internally set to 2.42V (VH2, VH1, VH0 set to 1,0,0). Care must be taken when increasing the maximum Vbuf output, however, in this example  $V_{CC}$  may have a range of ±5%, or 4.75V to 5.25V. The maximum Vbuf can be expected to reach and stay within specifications is 4.75V -150mV = 4.600V. If the output offset of the DAC is included (22mV x 2, worst case), then the max output will be 4.84V + 0.044V = 4.884V. The designer has the option of either realizing that the DAC may miss the higher codes, or change the amplifier gain to a value less than 2 (or 4.60/2.42 = 1.90, for this example) to keep all codes and reduce the maximum Vbuf output.

## Using the VH and VL pins for multiplying functions

When a time-varying waveform is applied at either reference input pin, the output reflects a scaled version of that waveform (see Figure 5). This waveform will follow the DAC output voltage equation when applied to VH:

Vbuf = [(VH - VL)(n/4095)] + VL, n = 0 to 4095 (excluding DAC, Reference scaling and opamp errors)

This shows that the input range for the waveform is limited to VL on the low side, and by the Vout range (3.10V) on the high side. The output is scaled by the DAC setting to allow for gain control. The maximum output voltage can be increased as shown in Figure 4 using the opamp and Vbuf output. It is advisable that the VH pin be driven by a low impedance source for optimal AC performance. The minimum bandwidth of the circuit is 50kHz over all specified voltage range, temperature and output loading configurations.

Note that it is possible to use the VL pin in the same fashion, with VH fixed, but the resulting waveform will have a slightly different transfer function:

Vbuf = VH - (VH - VL)[(4095-n)/4095], n = 0 to 4095

Alternatively, the VL input could include a variable reference, such as a temperature sensor, or a shunt reference connected between VH and VL, which would fix their differential (the configuration register must be set for external VH and VL references). This provides a DAC output which varies proportional to temperature, yet can be set to an arbitrary voltage by the DAC for biasing applications.

## FIGURE 3. REMOTE SENSING



## FIGURE 4. ACHIEVING HIGHER OUTPUT VOLTAGES



## FIGURE 5. MULTIPLYING DAC CONFIGURATION



## **PACKAGING INFORMATION**

#### 20-LEAD PLASTIC, TSSOP PACKAGE TYPE V



NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

