# SONY # **CXA1512M/N** # Motor Sensor Amplifier for 8mm Camcorder #### Description The CXA1512M/N is developed as a motor sensor amplifier for 8mm videos. #### **Features** - Uses a variable threshold comparator efficient against PG noise. - FG frequency corresponds to up to 100kHz - (2/3 compared to CX20115) Low current consumption #### **Applications** 8mm camcoder / DAT usage and others #### Absolute Maximum Ratings (Ta=75°C) | <ul> <li>Supply voltage</li> </ul> | $V_{cc}$ | 11 | V | |-------------------------------------------------|------------------|--------------|----| | Operating temparature | Topr | -20 to +75 | °C | | Storage temperature | T <sub>stg</sub> | -40 to +125 | ,C | | <ul> <li>Allowable power dissipation</li> </ul> | PD | 360 | mW | #### **Operating Range** Supply voltage **Block Diagram** $V_{cc}$ 4.0 to 5.5 Capstan FG output Drum PG output Drum FG outpu detection Peak COMP-1 1.5k Drum FG signal input LPF (1) drum FG LPF (2) drum FG Drum FG GND **-1-** # Pin Description | Pin No. | Name | Waveform | Function | |---------|-----------------------------|--------------|-------------------------------------------------------------------------------------------| | 1 | Drum FG signal input | 10-80mVp-p | Input pin of drum FG signal (sine wave) | | 2 | Drum FG LPF (1) | | ① ② 9k ③ | | 3 | Drum FG LPF (2) | | Connect capacitor and use. | | 4 | Drum FG | D.C. | GND pin of drum FG block<br>Supplied from Pin 5 output | | 5 | Reference voltage output | D.C. | 2.0V is output as reference voltage. Use as ground voltage of drum FG and drum PG blocks. | | 6 | Drum PG signal input | 0.6~2.5mVP-P | Input pin of drum PG signal (Intermittent half-wave sine wave) | | 7 | GND | D.C. | | | 8 | Peak detection | | Capacitor connecting pin of the drum PG peak detection amplifier block | | 9 | Drum PG output | (CMOS level) | Output pin of drum PG block | | 10 | Drum FG output | (CMOS level) | Output pin of drum FG block | | 11 | V <sub>cc</sub> | D.C. | <del></del> | | 12 | Capstan FG output | (CMOS level) | Output pin of capstan FG block | | 13 | Capstan FG (-) signal input | 15~100mVp-p | Input pin of capstan FG (—) signal (sine wave) | | 14 | Capstan FG (+) signal input | 15~100mVp-p | Input pin of capstan FG (+) signal (sine wave) | CXA1512M/N # SONY # **Electrical Characteristics** DC Items $(Ta = 25^{\circ}C, V_{CC} = 5.0V)$ | | | | | • | , -, | | |--------------------------------|-----------|--------------------------------------------------------------------------------------|------|------|------|-------| | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | | Current consumption | Icc | V9, V10, V12=0V | 2.1 | 3.2 | 4.8 | mA | | (CAP-FG) | _ | | | | | | | Input bias current | 113, 14 | V13, V14=2.5V | | | 1.0 | μА | | Input offset current | [113-114] | V13, V14=2.5V | | | 100 | nA | | In-phase input voltage range L | | Variation of Pins 13, 14 current when voltage at same pins varies from 2.5V to 1V. | 0.5 | 1.0 | 2.0 | times | | In-phase input voltage range H | | Variation of Pins 13, 14 current when voltage at same pins varies from 2.5V to 3.5V. | 0.5 | 1.0 | 2.0 | times | | Output L level | V12L | V12L=0.5mA<br>V14-V13=-3mV | | | 1.0 | ٧ | | Output H level | V12L | V12L=-50μA<br>V14-V13=+3mV | 4.0 | | _ | ٧ | ## AC Items | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |--------------------------------|--------|-------------------------------------------------------------------|------|------|---------------|-------| | (CAP-FG) | | Vi (DC)=2.5V<br>Vi (AC)=30mVp-p<br>fi=100kHz | | | | | | Output L level | V12L | | | | 1.0 | ٧ | | Output H level | V12H | | 4.0 | | [ <del></del> | ٧ | | Duty ratio | | | -20 | | +20 | % | | (DRUM-FG) | | Vi (AC)=10Vp-p<br>fi=720Hz | | | | | | Output L level | V10L | | | | 1.0 | ٧ | | Output H level | V10H | | 4.0 | · | | ٧ | | Duty ratio | | | -30 | | +30 | % | | (DRUM-PG) | | | | | | | | Output L level | V9L | | | | 1.0 | V | | Output H level | V9L | | 4.0 | | | V | | Frequency | f9 | | 29 | 30 | 31 | Hz | | (DRUM-FG) | | | | | | | | Input baias current | l1 | V1, V4,=2.0V | | | 600 | nA | | In-phase input voltage range L | | Variation of Pin 1 current when voltage changes from 2.5V to 1V | 0.5 | 1.0 | 2.0 | times | | In-phase input voltage range H | | Variation of Pin 1 current when voltage changes from 2.5V to 3.5V | 0.5 | 1.0 | 2.0 | times | | Output L level | V10L | I10=0.5mA<br>V1-V4=-3mV | | | 1.0 | ٧ | | Output H level | V10H | I10=-50µA<br>V1-V4=+3mV | 4.0 | | | ٧ | | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |--------------------------|--------|-------------------------|------|------|------|------| | (DRUM-FG) | | | | | | | | Output L level | V9L | V9L=0.5mA<br>V6-V5=-3mV | _ | | 1.0 | ٧ | | Output H level | V9H | V9L=-50μA<br>V6-V5=+3mV | 4.0 | | _ | V | | (V.REF) | | | | | | | | Ref voltage | V5 | | 1.8 | 2.0 | 2.2 | ٧ | | Output resistance | Ro | I5L=±1mA | | | 2.0 | Ω | | Ripple elimination ratio | SVRR | V11=5±1V | 40 | | | dB | #### **Test Circuit** DC Test (A indicates DC current meter and V DC voltage meter) Current consumption Input bias current Current test at Pins 3, 4 #### Input offset current Pin (3) current — Pin (4) current #### In-phase input voltage range Tested current value (1) of Pins 13 and 14 when those pins are at 2.5V Tested current value (2) of Pins 13 and 14 when those pins are 1V Tested current value (3) of Pins 13 and 14 when those pins are 3.5V At L level (2)/(1) times At H level (3)/(1) times #### Output level #### L level Voltage test of Pin 2 when that pin is at a current input mode of $500\mu\text{A}$ . #### H level Voltage test of Pin 10 when that pin is at a current output mode of 50 µA. #### Input bias current Current test of Pin 1 #### In-phase input voltage range Tested current value (1) of Pins (1) and (1) when Pins (1) and (4) are at 2V Tested current value (2) of Pins 3 and 1 when Pins 1 and 4 are at 1V Tested current value (3) of Pins (3) and (1) when Pins (1) and (4) are at 3.5V At L level (2)/(1) times At H level (3)/(1) times #### Output level L level Voltage test of Pin 1 when that pin is at a current input mode of $500\mu\text{A}$ . H level Voltage test of Pin 10 when that pin is at a current output mode of $50\mu\text{A}$ . #### Output level L level Voltage test of Pin 10 when that pin is at a current input mode of $500\mu\text{A}$ . H level Voltage test of Pin 10 when that pin is at a current output mode of $50\mu\text{A}$ . • Ref. voltage, ripple elimination ratio Pin ⑤ voltage test Output resistance (Ref. voltage-Tested voltage value when 1 mA is output from Pin (5)) divided by 1 mA During output mode (Ref. voltage-Tested voltage value when 1 mA is output from Pin (5)) divided by 1 mA # AC Test (CAP FG) ## **Description of Operation** #### MR sensor MR sensor (a magnetic resistor) is used for the capstan FG. The capstan motor speed varies greatly from STOP to FF/REW. To obtain a stable output level regardless of speed in such cases, the MR sensor is indispensable to this IC. #### (Principle) The MR element utilizes the change that occurs in the resistance value with the variation in magnetic flux. #### **Explanation of respective blocks** The sensor amplifier block is composed of the following 3 blocks. - Block for Capstan FG processing - Block for Drum processing - Block for Drum PG AMP processing #### 1 Capstan FG Exclusive to MR sensor, performs saturated amplification at the comparator. On the other hand, MR sensor produces a particular high frequency noise. As FG frequency is raised, the noise is sometimes mistakenly output. To this effect, this IC features hysteresis characteristics from the resistor inserted between Pins 12 and 13. R: Hysteresis resistance R is determined through the following $**V_H$ : Hysteresis voltage formula $R = (V_{CC}/V_H) (R_{MR}/2)$ $R_{MR}$ ...Total resistance value of MR sensor # ② Drum FG The variable reactance system is utilized (an output voltage corresponding to the number of revolutions is obtained.) The capacitors inserted in Pins 2 and 3 serve to elimitate the drive coil switching noise. Drum FG is a non inverted input directly connecting Pin ① and the Bias Pin ⑤. That is Pin ① is biased passing through drum FG coil. Also, Pin4 that is an inverted input is connected to Pin ⑤. As a result, both inverted and non-inverted inputs are externally biased, AM flucturations become common mode noise to be eliminated by the input limiter amplifier. For the setting of noise eliminating capacitors C3 and C2, an fC (cut off frequency) value around 20 times that of fFG during the drum motor steady-state revolution, is required That is because of the phase relation between FG and PG. When FG frequency cut off are close, phase revolution occures. #### Also C≒10C2 To compensate for the presision and temperature characteristics of the built-in resistor, use a resistor with ceramic B characteristics for C2 and C3. FG signals passed through the L.P.F are input to the limiter amplifier. This limiter output is converted into rectangular waves at the hysteresis camparator and output from Pin . The comparator features hysteresis characteristics of about 100mV. This is to prevent wrong output provoked by noise or other when the motor is stopped there are no FG signals. The drum PG output level at 1mV is about 1/10 that of FG. As a noise countermeasure, peak hold is utilized to vary the threshold level of converted rectangular waves. As PG coil is connected between input Pin 6 and bias Pin 5. PG signal is biased and input. Input at Pin ⑥ is the preamplifier inverted input with an input impendance of about 500Ω. The preamplifier is composed of a PNP differential input with a gain of 46 dB. Accordingly, when input at Point A is at 1mVp-p, a PG signal of about 0.2 Vo-p can be obtained. To prevent misoperation when the drum motor is stopped, a +3mV offset is applied to the output comparator +side. This is how it works. As the drum motor starts moving a PG signal is generated. In the PG signal generating period Point A voltage decreases. As a result, and in order to lower the output, the hold amlifier passing through the $1.5 k\Omega$ resistor provoques an electric discharge by sucking up C electric charge and Point C voltage decreases to the minimum of Point A PG level. As PB period ends,, Point A goes to bias voltage. As Points C and A are connected by $50 k\Omega$ resistor, Point C voltage slowly closes down on Point A voltage at a C4 and $50 k\Omega$ time constant. As the drum makes one revolution the PG generating period is on again, the hold amplifier electrically discharges C4 and lowers Point C voltage to the minimum value of Point A inverted PG signal. Point C voltage is held a little than the minimum value of Point A inverted PG signal, this is because up to just before the electric discharge of Point C C4 it is charge by means of a $50\Omega$ resistor. As Point C voltage starts rising, during discharge by the hold amplifier, as it passed through $1.5k\Omega$ resistor, and due to that time constant Point C voltage does not fully decrease within the PG period short time. **Notes on Operation** As a large curtrent flows through costan FG output Pins ②, ③ and ④, also, drum FG, PG output Pins ④, ⑤ and ⑥, mutual interference between capstan outputs easily occurs. To this effect keep output lines as short as possible and adopt a layout avoiding mutual closeness. #### PG AMP Waveform # **Application Circuit** (For compact mechadeck/Sony FL mecha) Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. — 11 — ## Package Outline Unit: mm CXA1512M 14pin SOP (Plastic) 225mil CXA1512N 14pin SSOP (Plastic) 225mil