### **CXA2095S**

### Y/C/RGB/Sync/Deflection for Color TV

### Description

The CXA2095S is a bipolar IC which integrates the luminance signal processing, chroma signal processing, RGB signal processing, and sync and deflection signal processing functions for NTSC system color TVs onto a single chip.

The following functions have been added to the same function IC, CXA2025S.

- 1) Vertical sync pull-in speed switching function
- 2) YUV SW Y signal switching function W.DZSC.COM
- 3) fsc output pin

### Features

- I<sup>2</sup>C bus compatible
- Sync signal processing uses a countdown system with non-adjusting H/V oscillator frequencies
- Built-in deflection compensation circuit capable of supporting various wide modes
- Non-adjusting Y/C block filter
- Built-in AKB
- Video signal I/Os: Y/C separation input, Y/color difference input, analog RGB input and RGB output
- YUV SW Y signal switching function allows picture quality adjustment for the Y signal in the same manner as for the normal Y signal even when Y/color difference input is selected

### **Applications**

Color TVs (4:3, 16:9)

### Structure

Bipolar silicon monolithic IC



my implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. f.dzsc.com





### Absolute Maximum Ratings

| (Ta = | 25°C, | SGND, | JGND | = 0V |
|-------|-------|-------|------|------|
|-------|-------|-------|------|------|

- SVcc, JVcc Supply voltage -0.3 to +12
- Operating temperature
- Topr -20 to +75 °C
- Storage temperature Tstg -65 to +150 °C
- Allowable power dissipation \// PD 1.5
- Voltages at each pin -0.3 to SVcc, JVcc + 0.3 V

### Operating Conditions

| - p            |      |               |   |
|----------------|------|---------------|---|
| Supply voltage | SVcc | $9.0 \pm 0.5$ | V |
|                | JVcc | 9.0 ± 0.5     | V |



Block Diagram

) acr

ADS (0)

I<sup>2</sup>C BUS DECODER

D/A

-2-

Y DELAY

C-TRAP

SUBCONT

(4) NIA

### **Pin Description**

| Pin<br>No. | Symbol | Equivalent circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description                                                                                                                                                 |
|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | XTAL   | SVcc<br>350<br>1<br>7/77<br>200μ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Connect a 3.579545MHz crystal oscillator.                                                                                                                   |
| 2          | APCFIL | SVсс<br>1.2k<br>1.2k<br>1.2k<br>50µ<br>7/7<br>50µ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CR connection for the chroma APC lag-lead filter.                                                                                                           |
| 3          | BLHOLD | $3 + \frac{1}{777} + \frac{9\mu}{20k} + \frac{20k}{1.2k} + \frac{25\mu}{777} + \frac{1}{777} + \frac{1}{7$ | Capacitor connection for black peak hold of the dynamic picture (black expansion).                                                                          |
| 4          | YIN    | SVcc<br>4<br>1.2k<br>777<br>100µ<br>777<br>100µ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Y signal input.<br>Input a 2Vp-p (including sync, 100% white) Y<br>signal via a capacitor. The pedestal level of the<br>input signal is clamped to 4.2V.    |
| 5          | CIN    | 5<br>10p<br>777<br>30k<br>35µ<br>777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Chroma signal input.<br>Provide a bias of about Vcc/2 and input a C<br>signal (including sync, 100% white, 2Vp-p CV<br>signal) with a 570mVp-p burst level. |
| 6          | SVcc   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power supply for the video block.                                                                                                                           |
| 7          | SCL    | 7 − ↓ 50µ<br>7 − ↓ 50µ<br>7 − ↓ 10k<br>7 − ↓ 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sup>2</sup> C bus protocol SCL (Serial Clock) input.<br>VILMAX = 1.5V<br>VIHMIN = 3.5V                                                                   |

| Pin<br>No. | Symbol | Equivalent circuit                                                                        | Description                                                                                                                                                                                                                                                                                                                                           |
|------------|--------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8          | SDA    | 8<br>                                                                                     | I <sup>2</sup> C bus protocol SDA (Serial Data) I/O.<br>VILMAX = 1.5V<br>VIHMIN = 3.5V<br>VOLMAX = 0.4V                                                                                                                                                                                                                                               |
| 9          | YUV SW | 9<br>147<br>100µ<br>SVcc<br>100µ<br>SVcc<br>100µ<br>147<br>√<br>100µ                      | Switch control for the external YUV signal input.<br>When YUV SW is high, the external YUV signal<br>is selected; when YUV SW is low, the Y/C block<br>signal is selected. However, when the EY-SW<br>register is 1, the YIN (Pin 4) input is selected for<br>the Y signal even if YUV SW is high.<br>VILMAX = 0.4V<br>VIHMIN = 1.0V<br>VIHMAX = 3.0V |
| 10         | EYIN   |                                                                                           | External Y signal input.<br>Input a 0.7Vp-p (100 IRE) Y signal via a<br>capacitor. The signal is clamped to 6.5V at the<br>burst timing of the signal input to the sync input<br>(Pin 44).                                                                                                                                                            |
| 11         | ERYIN  | $ \begin{array}{c}  & 2k \\  & 1k \\  & 10 \\  & 11 \\  & 12 \\  & 777 \end{array} $ SVcc | External R-Y signal input.<br>Input a 0.78Vp-p (color difference signal<br>obtained by detecting a 100 IRE, 0.7Vp-p,<br>100% color bar chroma signal at the orthogonal<br>axis) + (R-Y) signal via a capacitor. The signal<br>is clamped to 6.2V at the burst timing of the<br>signal input to the sync input (Pin 44).                               |
| 12         | EBYIN  |                                                                                           | External B-Y signal input.<br>Input a 1.0Vp-p (color difference signal obtained<br>by detecting a 100 IRE, 0.7Vp-p, 100% color<br>bar chroma signal at the orthogonal axis) + (B-<br>Y) signal via a capacitor. The signal is clamped<br>to 6.2V at the burst timing of the signal input to<br>the sync input (Pin 44).                               |
| 13         | SGND   |                                                                                           | GND for the video block.                                                                                                                                                                                                                                                                                                                              |
| 14         | ΥM     | SVcc<br>147<br>147<br>147<br>147<br>↓<br>100µ<br>SVcc                                     | YM switch control input.<br>When YM is high, the Y/C block signal is<br>attenuated by 6dB.<br>VILMAX = 0.4V<br>VIHMIN = 1.0V<br>VIHMAX = 3.0V                                                                                                                                                                                                         |

| Pin<br>No.     | Symbol               | Equivalent circuit                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15             | YS                   | 147<br>15<br>147<br>100µ<br>SVcc<br>100µ<br>100µ<br>147<br>100µ                                                                                                                                        | YS switch control input.<br>When YS is high, the RGB block signal is<br>selected; when YS is low, the Y/C block is<br>selected.<br>VILMAX = 0.4V<br>VIHMIN = 1.0V<br>VIHMAX = 3.0V                                                                                                                                                                                                                                                                                                                                                    |
| 16<br>17<br>18 | RIN<br>GIN<br>BIN    | 16<br>17<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>18<br>777<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | Analog R, G and B signal input.<br>Input a 0.7Vp-p (no sync, 100 IRE) signal via a<br>capacitor. The signal is clamped to 5.1V at the<br>burst timing of the signal input to the sync input<br>(Pin 44).                                                                                                                                                                                                                                                                                                                              |
| 19<br>21<br>23 | RSH<br>GSH<br>BSH    | 19<br>(19)<br>(21)<br>(23)<br>777<br>50µ<br>777                                                                                                                                                        | Sample-and-hold for R, G and B AKB.<br>Connect to GND via a capacitor. When not using AKB (manual cut-off mode), R, G and B cut-off voltage can be controlled by applying a control voltage to each pin. The control voltage is $4.2 \pm 2V$ .                                                                                                                                                                                                                                                                                        |
| 20<br>22<br>24 | ROUT<br>GOUT<br>BOUT | 200<br>SVcc<br>\$200<br>\$12k<br>7/7 7/7<br>1100µ                                                                                                                                                      | R, G and B signal output.<br>2.4Vp-p is output during 100% white input.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 25             | IKIN                 | 25<br>777<br>777<br>777<br>777<br>8Vcc                                                                                                                                                                 | Input the signal converted from the CRT beam current (cathode current IK) to a voltage via a capacitor. The V blanking part is clamped to 2.7V at the V retrace timing.<br>The input for this pin is the reference pulse return, and the loop operates so that the Rch, the Gch and Bch are all 1Vp-p. (*For the CXA2025S, the loop operates so that the Rch is 1Vp-p and the Gch and Bch are 0.83Vp-p.) The Gch and Bch can be varied by $\pm 0.5V$ by the bus CUTOFF control. When not using AKB, this pin should not be connected. |
| 26             | ABLIN<br>/VCOMP      | 26 SVcc                                                                                                                                                                                                | ABL control signal input and VSAW high voltage<br>fluctuation compensation signal input.<br>High voltage compensation has linear control<br>characteristics for the pin voltage range of about<br>8V to 1V.<br>ABL operates when the pin voltage becomes<br>lower than about 1.2V.                                                                                                                                                                                                                                                    |

| Pin<br>No. | Symbol            | Equivalent circuit                                        | Description                                                                                                                                                                                                                                                                                                         |
|------------|-------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27         | ABLFIL            | 27<br>                                                    | Connect a capacitor to form the LPF of the ABL control signal.                                                                                                                                                                                                                                                      |
| 28         | VTIM<br>(SCP)     | 28<br>10k 1k 1k 1k 1k                                     | V timing pulse output.<br>Outputs the timing pulse from V sync<br>identification to the end of V blanking. Pulses are<br>positive polarity from 0 to 6 [V]. During zoom<br>mode, the V blanking pulse which has been<br>expanded before and after the V sync is<br>superimposed and output as the 0 to 3 [V] pulse. |
| 29         | VDRIVE-<br>/VPROT | 29<br>720<br>30k<br>400µ <sup>24k</sup>                   | V sawtooth wave output and Vprotect signal<br>input.<br>When a large current (3mA) is led from this pin,<br>the RGB outputs are all blanked and the status<br>is returned to the I <sup>2</sup> C bus.                                                                                                              |
| 30         | VDRIVE+<br>/VPROT | 30<br>7720<br>30<br>30<br>30<br>400µ<br>777<br>777<br>777 | Outputs a V sawtooth wave of the opposite<br>polarity as VDRIVE–. The Vprotect function can<br>also be operated by this pin.                                                                                                                                                                                        |
| 31         | EWDRIVE           | 31<br>→<br>→<br>→<br>→<br>→<br>→<br>→<br>→<br>→<br>→      | V parabola wave output.                                                                                                                                                                                                                                                                                             |
| 32         | VAGCSH            | 32<br>777                                                 | Sample-and-hold for AGC which maintains the V<br>sawtooth wave at a constant amplitude.<br>Connect to GND via a capacitor.                                                                                                                                                                                          |

| Pin<br>No. | Symbol          | Equivalent circuit                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|-----------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 33         | SAWOSC          | 33<br>777<br>30<br>100<br>100<br>100<br>100<br>100<br>100<br>100    | Connect a capacitor to generate the V sawtooth wave.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 34         | JVcc            |                                                                     | Power supply for the deflection block.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 35         | HDRIVE          | JVcc<br>35<br>147<br>₩<br>777 777<br>20k                            | H drive signal output.<br>This signal is output with the open collector.<br>This pin goes high (OFF) during hold-down.<br>* For the CXA2025S, this pin is low (ON) during<br>hold-down.                                                                                                                                                                                                                                                                 |
| 36         | AFCPIN<br>/HOFF | 36<br>147 10k 60k 777<br>36<br>4.2V<br>50µ 50µ<br>10k 777 777 777   | H deflection pulse input for H AFC.<br>Input an about 5Vp-p pulse via a capacitor. Set<br>the pulse width to 10 to 12µs. This pin is also<br>used as the hold-down signal input for the HD<br>output, and if this pin is 1 [V] or less for a 7V<br>cycle or longer, the hold-down function operates<br>and the HD output goes to high (OFF).<br>In addition, the RGB outputs are all blanked and<br>the status is returned to the I <sup>2</sup> C bus. |
| 37         | L2FIL           | ЭТ<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т<br>Т | Filter for H AFC.<br>Connect to GND via a capacitor. The H phase<br>can also be controlled from this pin by leading<br>current in and out of this capacitor.<br>As the pin voltage rises, the picture shifts to the<br>left; as the pin voltage drops, the picture shifts to<br>the right.                                                                                                                                                              |
| 38         | AFCFIL          | 38                                                                  | CR connection for the AFC lag-lead filter.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 39         | CERA            | 39<br>400µ<br>777 777 777<br>50µ                                    | Connect the $\times$ 32fH VCO ceramic oscillator.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 40         | JGND            |                                                                     | GND for the deflection block.                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Pin<br>No. | Symbol | Equivalent circuit                                       | Description                                                                                                                                                                                                                                                                 |
|------------|--------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 41         | IREF   | 41<br>7/77                                               | Internal reference current setting.<br>Connect to GND via a 15kΩ resistor.                                                                                                                                                                                                  |
| 42         | VSFIL  |                                                          | Filter for V sync separation.<br>Connect to GND via a capacitor.                                                                                                                                                                                                            |
| 43         | VSIN   | 43<br>43<br>43<br>43<br>43<br>43<br>43<br>43<br>43<br>43 | Sync signal input for V sync separation.<br>Input a 2Vp-p Y signal.                                                                                                                                                                                                         |
| 44         | HSIN   | 44<br>                                                   | Sync signal input for H sync separation.<br>Input a 2Vp-p Y signal.                                                                                                                                                                                                         |
| 45         | VM     | 45<br>45<br>777<br>777<br>777                            | Y signal differential waveform output for VM<br>(Velocity Modulation). (7.1VDC, 2.0Vp-p) The<br>signal delayed for 250ns from YIN is output.<br>The delay time from YIN and the differential<br>coefficient of the output signal vary according to<br>sharpness fo control. |
| 46         | BGP    | (46)<br>15k \$ 1k<br>777 777 777                         | Burst gate pulse output.<br>This pulse is a 0 to 3V positive polarity pulse.<br>While this pulse is gated near V-Sync for the<br>CXA2025S, it is constantly output for the<br>CXA2095S.                                                                                     |

| Pin<br>No. | Symbol | Equivalent circuit                           | Description                                                                                 |
|------------|--------|----------------------------------------------|---------------------------------------------------------------------------------------------|
| 47         | FSCOUT | 47<br>147<br>47<br>147<br>300µ<br>777<br>777 | Sub carrier output.<br>Output level: 5.9VDC, 0.5Vp-p                                        |
| 48         | NC     |                                              | This pin is not connected.<br>Connect to GND normally to prevent interference<br>to others. |

## **Electrical Characteristics**

### Setting conditions

• Ta =  $25^{\circ}$ C, SVcc = JVcc = 9V, SGND = JGND = 0V

• Measures the following after setting the I<sup>2</sup>C bus register as shown in "I<sup>2</sup>C bus register initial settings".

| No. | ltem                              | Symbol | Measurement conditions            | Measure-<br>ment pin | Measurement contents            | Min. | Min. Typ. Max. Unit | Max. | Unit |
|-----|-----------------------------------|--------|-----------------------------------|----------------------|---------------------------------|------|---------------------|------|------|
| -   | Signal block current consumption  | SICC   | SVcc = 9.0V,<br>Bus data = center | 9                    | Measure the pin inflow current. | 40   | 65                  | 06   | mA   |
| 7   | Sync block current<br>consumption | JIcc   | JVcc = 9.0V,<br>Bus data = center | 34                   | Measure the pin inflow current. | 25   | 45                  | 60   | mA   |

# Sync deflection block items

| No.    | ). Item                              | Symbol | Measurement conditions   | Measure-<br>ment pin | Measurement contents                                                                                               | Min.  | Typ.         | Мах. | Unit |
|--------|--------------------------------------|--------|--------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------|-------|--------------|------|------|
| с      | Horizontal free-running<br>frequency | fHFR   | AFC MODE = 0H            | 35                   | HDRIVE output frequency                                                                                            | 15.55 | 15.55 15.734 | 15.9 | kHz  |
| 4      | Horizontal sync pull-in range        | Δfнr   | SYNC IN: composite sync  |                      | Confirm that I <sup>2</sup> C status register HLOCK is 1<br>(the pull-in range when fH is shifted from 15.734kHz). | -400  | I            | 400  | Hz   |
| ъ<br>2 | HD output pulse width                | HDw    | SVNC IN: composite svirc | 35                   | Measure the pulse width for the section where the HDRIVE output is high.                                           | 24.5  | 25.5         | 26.5 | srl  |
| 9      | BGP output pulse width               | VBGPh  |                          | 46                   | Measure the pulse width for the section where the BGP output is high.                                              | 3.1   | 4.0          | 4.9  | srl  |
| ~      | VDRIVE output<br>amplitude           | VSpp   |                          | 29,<br>30            | Measure the VDRIVE output Vp-p.                                                                                    | 0.8   | 0.95         | 1.1  | >    |
| œ      | VDRIVE output center<br>potential    | VSdc   |                          | 29,<br>30            | 43: VSIN in                                                                                                        | 2.9   | 3.0          | 3.15 | >    |

| No.  | ltem                            | Symbol | Measurement conditions  | Measure-<br>ment pin | Measurement contents                                                                                                           | Min. | Typ.  | Мах. | Unit |
|------|---------------------------------|--------|-------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| ത    | EWDRIVE output<br>amplitude     | VEWpp  |                         | 3                    | Measure the EWDRIVE output Vp-p.                                                                                               | 0.5  | 0.65  | 0.8  | >    |
| 10   | EWDRIVE output center potential | VEWdc  | STNC IN: Composite sync | <u>6</u>             | 43: VSIN in                                                                                                                    | 3.7  | 4.0   | 4.2  | >    |
| Sign | Signal block items              |        |                         |                      |                                                                                                                                |      |       |      |      |
| No.  | ltem                            | Symbol | Measurement conditions  | Measure-<br>ment pin | Measurement contents                                                                                                           | Min. | Typ.  | Max. | Unit |
| 11   | R, G and B output<br>amplitude  | VRout1 | YIN: 1.4Vp-p/100 IRE    | 20,<br>22,           | Output amplitude when a video signal with an amplitude of 1.4Vp-p/100 IRE is input                                             | 2.1  | 2.4   | 2.7  | >    |
| 12   | R, G and B output<br>linearity  | Ĺ      | YIN: 100 IRE            | 20,<br>22,           | $\int_{-\infty}^{\sqrt{2}} \int_{-\infty}^{\sqrt{1}} \operatorname{Lin} = \frac{\sqrt{1}}{\sqrt{2 \times 2}} \times 100$       | 95   | 100   | 105  | %    |
| 13   | C-TRAP attenuation              | C-Trap | YIN:<br>fsc, 50 IRE     | 20                   | Input fsc to YIN.<br>Ratio of the fsc component of the Rout amplitude when<br>CTRAP=1 against the Rout amplitude when CTRAP=0. | I    | -37.5 | I    | dB   |

CXA2095S

f = 3.58MHz

C-TRAP = 0/1 CTRAP-ADJ = 7H

| No. | ltem                                | Symbol  | Measurement conditions                                  | Measure-<br>ment pin | Measurement contents                                                                                                                  | Min. | Typ. | Мах. | Unit |
|-----|-------------------------------------|---------|---------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 14  | VM output                           | ۳۷۷     | YIN: 3MHz, 50 IRE<br>VM = 1                             | 45                   | VIN f=3MHz 50 IRE<br>VM Vvm 1                                                                                                         | 1.5  | 2.2  | 2.4  | >    |
| 15  | Color gain                          | Vcol    | YIN: GND<br>CIN: burst<br>+180°, 500mVp-p<br>COLOR = 1F | 24                   | CIN 180° 0° 500mVpp<br>BOUT ¢Vpp                                                                                                      | 0.75 | 0.98 | 12   | >    |
| 16  | Hue center offset                   | ¢offset | HUE = 1F, SUB-HUE = 7                                   |                      |                                                                                                                                       | -8.5 | 0    | 8.5  | deg  |
| 17  | Killer point                        | КР      | YIN = GND<br>CIN: burst only                            |                      | Confirm that status register KILLER is 1 when the burst level is -31dB assuming burst 570mVp-p to be 0dB.                             |      | -31  | I    | dB   |
| 18  | APC pull-in range                   | Δfapc   |                                                         |                      | Confirm that the burst frequency is pulled in at 3.58MHz<br>±400Hz.                                                                   | -400 |      | 400  | Hz   |
|     |                                     |         |                                                         |                      | ROUT, BOUT                                                                                                                            |      |      |      |      |
| 19  | Dynamic color operation<br>R output | ∆GdcolR | YIN: 100 IRE                                            | 20                   |                                                                                                                                       | 94   | 96   | 98   | %    |
| 20  | Dynamic color operation<br>B output | ∆GdcolB | D-COL= 0/1<br>SUBCONT = F                               | 24                   | $\Delta GdcolR = \frac{Vpp (DCOL = 1)}{Vpp (DCOL = 0)} \times 100$ $\Delta GdcolB = \frac{Vpp (DCOL = 0)}{Vpp (DCOL = 0)} \times 100$ | 104  | 106  | 108  | %    |
| 21  | YM gain                             | ∆GYM    |                                                         | 20,<br>22,<br>24     | Output amplitude ratio of the R, G and BOUT when YM is high and low                                                                   | -7.1 | -6.1 | -5.1 | dB   |

CXA2095S

CXA2095S

| No. | Item                                                   | Symbol | Measurement conditions     | Measure-<br>ment pin |                | Measurement contents | 6             | Min. | Typ. | Max. | Unit |
|-----|--------------------------------------------------------|--------|----------------------------|----------------------|----------------|----------------------|---------------|------|------|------|------|
| 22  | R output amplitude during VRout2 external Y input      | VRout2 | YUVSW: 2V<br>EYIN: 0.7V    | 20                   |                |                      | VRout2 = Vout | 2.05 | 2.4  | 2.75 | >    |
| 23  | R output amplitude during<br>external R-Y input        | VRout3 | YUVSW: 2V<br>ERYIN: 0.4V   | 20                   | EYIN<br>EPVIN  |                      | VRout3 = Vout | 1.25 | 1.7  | 2.15 | >    |
| 24  | B output amplitude during VBout1<br>external B-Y input | VBout1 | YUVSW: 2V<br>EBYIN: 0.4V   | 24                   | EBYIN<br>RGBIN |                      | VBout1 = Vout | 1.34 | 1.64 | 1.94 | >    |
| 25  | R output amplitude during VLRout linear R input        | VLRout | YS: 1V<br>RGBIN: 0.7V      | 20                   | R, G, B out    | Vout                 | VRout = Vout  | 1.9  | 2.23 | 2.55 | >    |
| 26  | G output amplitude during VLGout linear G input        | VLGout | YS: 1V<br>RGBIN: 0.7V      | 22                   |                |                      | VGout = Vout  | 1.9  | 2.23 | 2.55 | >    |
| 27  | B output amplitude during<br>linear B input            | VLBout | YS: 1V<br>RGBIN: 0.7V      | 24                   |                |                      | VBout = Vout  | 1.9  | 2.23 | 2.55 | >    |
| 28  | IK level R                                             | VIKR   | SYNC IN: composite sync    | 25                   | IKIN<br>I      |                      |               | 0.8  | 0.98 | 1.16 | >    |
| 29  | IK level G                                             | VIKG   | GCUTOFF = 0<br>BCUTOFF = 0 | 25                   |                |                      |               | 0.42 | 0.60 | 0.78 | >    |
| 30  | IK level B                                             | VIKB   |                            | 25                   |                |                      |               | 0.42 | 0.60 | 0.78 | >    |

### Electrical Characteristics Measurement Conditions "I<sup>2</sup>C bus register initial settings"

| PICTURE         | = 3F Hex |
|-----------------|----------|
| VM              | = 0      |
| DC-TRAN         | = 0      |
| COLOR           | = 1F Hex |
| AXIS            | = 0      |
| D-COL           | = 0      |
| SHARPNESS       | = 7 Hex  |
| SHP-F0          | = 2      |
| CTRAP-ADJ       | = 7 Hex  |
| SUB-HUE         | = 7 Hex  |
| GAMMA           | = 0      |
| AGING1          | = 0      |
| <b>B-DRIVE</b>  | = 2A Hex |
| <b>B-CUTOFF</b> | = 0 Hex  |
| CD-MODE2        | = 0      |
| GON             | = 1      |
| PICON           | = 1      |
| FHHI            | = 0      |
| AKBOFF          | = 0      |
| V-COMP          | = 0      |
|                 | = 1      |
|                 | = 7 Hex  |
| REF-POSI        | = 3      |
|                 | = 0      |
| PIN-PHASE       |          |
| LO-CPIN         | = 0 Hex  |
| AFC-ANGLE       |          |
| ZOOMSW          | = 0      |
| V-SCROLL        |          |
|                 | = 0 Hex  |
| LEFT-BLK        | = 7 Hex  |

| C-TRAP     | _ 0             |
|------------|-----------------|
| HUE        | = 0<br>= 1F Hex |
| D-PIC      | = 1F nex<br>= 0 |
|            | -               |
| тот        | = 0             |
| BRIGHT     | = 1F Hex        |
| ABL        | = 0             |
| PRE-OVER   | = 3             |
| SUB-CONT   | = 7 Hex         |
| SUB-COLOR  | = 7 Hex         |
| SUB-BRIGHT | = 1F Hex        |
| G-DRIVE    | = 2A Hex        |
| AGING2     | = 0             |
| G-CUTOFF   | = 0 Hex         |
| EY-SW      | = 0             |
| RON        | = 1             |
| BON        | = 1             |
| VOFF       | = 0             |
| CD-MODE    | = 0             |
| V-SIZE     | = 1F Hex        |
| V-POSITION | = 1F Hex        |
| S-CORR     | = 0 Hex         |
| H-SIZE     | = 1F Hex        |
| PIN-COMP   | = 1F Hex        |
| H-POSITION | = 7 Hex         |
| UP-CPIN    | = 0 Hex         |
| AFC-BOW    | = 7 Hex         |
| V-ASPECT   | = 0 Hex         |
| HBLKSW     | = 0             |
| JMPSW      | = 0             |
| LO-VLIN    | = 0 Hex         |
| RIGHT-BLK  | = 7 Hex         |
|            |                 |



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

CXA2095S

### **Electrical Characteristics Measurement Circuit**

Signal sources  $\odot$  are all GND unless otherwise specified in the Measurement conditions column of Electrical Characteristics.

ABL  $\pm$  is 9V unless otherwise specified.



### Definition of I<sup>2</sup>C Bus Registers

Slave Addresses

88H: Slave receiver

89H: Slave transmitter

### Control Register

| Sub Address          | BIT7              | BIT6  | BIT5  | BIT4  | BIT3  | BIT2    | BIT1     | BIT0   |
|----------------------|-------------------|-------|-------|-------|-------|---------|----------|--------|
| * * * 0 0 0 0 0 H    |                   |       | PICT  | URE   |       |         | C-TRAP   | VM     |
| * * * 00001 01 H     |                   |       | н     | JE    |       |         | DC-TRAN  | D-PIC  |
| * * *00010 02 H      |                   |       | COI   | _OR   |       |         | тот      | AXIS   |
| * * * 0 0 0 1 1 03 H |                   |       | BRI   | GHT   |       |         | D-COL    | ABL    |
| * * *00100 04 H      |                   | SHAR  | PNESS |       | PRE-0 | OVER    | SHF      | P-F0   |
| * * *00101 05 H      |                   | SUB-  | CONT  |       |       | CTRA    | P-ADJ    |        |
| * * *00110 06 H      |                   | SUB-C | COLOR |       |       | SUB     | -HUE     |        |
| * * *00111 07 H      |                   |       | SUB-B | RIGHT |       |         | GAN      | IMA    |
| * * *01000 08 H      | G-DRIVE           |       |       |       |       | AGING1  | AGING2   |        |
| * * * 0 1 0 0 1 09 H | B-DRIVE           |       |       |       |       | EY-SW   | CD-MODE2 |        |
| * * *01010 0A H      | G-CUTOFF          |       |       |       | B-CL  | ITOFF   |          |        |
| * * *01011 0B H      | RON GON BON PICON |       |       | VOFF  | FHHI  | CD-MODE | AKBOFF   |        |
| * * *01100 0C H      | V-SIZE            |       |       |       |       | V-CC    | OMP      |        |
| * * *01101 0D H      | V-POSITION        |       |       |       |       | AFC-N   | IODE     |        |
| * * *01110 0E H      | S-CORR            |       |       |       | V-    | LIN     |          |        |
| * * * 01111 0F H     | H-SIZE            |       |       |       |       | REF-    | POSI     |        |
| * * * 10000 10 H     |                   |       | PIN-C | COMP  |       |         | VBL      | KW     |
| * * * 10001 11 H     | H-POSITION        |       |       |       | PIN-F | PHASE   |          |        |
| * * * 10010 12 H     | UP-CPIN           |       |       |       | LO-   | CPIN    |          |        |
| * * * 10011 13 H     | AFC-BOW           |       |       |       | AFC-/ | ANGLE   |          |        |
| * * * 10100 14 H     |                   |       | V-AS  | PECT  |       |         | ZOOMSW   | HBLKSW |
| * * * 10101 15 H     |                   |       | V-SC  | ROLL  |       |         | JMPSW    | 0      |
| * * * 10110 16 H     |                   | UP-   | VLIN  |       |       | LO-     | VLIN     |        |
| * * * 10111 17 H     |                   | LEF   | Γ-BLK |       |       | RIGH    | IT-BLK   |        |

\*: Don't care

Status Register

| BIT7  | BIT6 | BIT5 | BIT4 | BIT3   | BIT2 | BIT1 | BIT0 |
|-------|------|------|------|--------|------|------|------|
| HLOCK | IKR  | VNG  | HNG  | KILLER | 0    | 1    | 0    |

Note) EY-SW and CD-MODE2 have been added to the CXA2025S.

### **Description of Registers**

| <control regi<="" th=""><th>ster&gt;</th><th></th></control> | ster> |                                                                                                                                                                                                                                     |
|--------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name                                                |       | Function                                                                                                                                                                                                                            |
| PICTURE                                                      | (6)   | : Picture gain control (RGB gain control)<br>0H = -15dB                                                                                                                                                                             |
|                                                              |       | 3FH = 0dB RGB output: 2.4Vp-p (I/O gain: +4.7dB, 1.4Vp-p input)                                                                                                                                                                     |
| C-TRAP                                                       | (1)   | : Y block chroma trap ON/OFF switch<br>0 = Trap OFF                                                                                                                                                                                 |
|                                                              |       | 1 = Trap ON (Y signal delay time adjusted when C-TRAP turned ON or OFF.)                                                                                                                                                            |
| VM                                                           | (1)   | : Y signal differential output ON/OFF switch for VM<br>0: Output OFF                                                                                                                                                                |
|                                                              |       | 1: Output ON (2.0Vp-p)                                                                                                                                                                                                              |
| HUE                                                          | (6)   | : Hue control (Chroma demodulation axis control when SUB-HUE is 8H)<br>$0H = +35^{\circ}$ Flesh color appears red.                                                                                                                  |
|                                                              |       | $1FH = 0^{\circ}$<br>$3FH = -35^{\circ}$ Flesh color appears green.                                                                                                                                                                 |
|                                                              |       |                                                                                                                                                                                                                                     |
| DC-TRAN                                                      | (1)   | : Y DC transmission ratio selector switch<br>0 = 100%<br>1 = 82%                                                                                                                                                                    |
| DPIC                                                         | (1)   | : Y black expansion ON/OFF switch<br>0 = OFF                                                                                                                                                                                        |
|                                                              |       | 1 = ON Point of inflection: 30 IRE                                                                                                                                                                                                  |
| COLOR                                                        | (6)   | : Color gain control<br>0H = Color OFF (–40dB or less)                                                                                                                                                                              |
|                                                              |       | 1FH = 0dB B output: 1.1Vp-p (I/O gain: +5.7dB, 0.57Vp-p input)<br>3FH = +5.4dB                                                                                                                                                      |
| ТОТ                                                          | (1)   | : Chroma TOT filter band selector switch                                                                                                                                                                                            |
|                                                              |       | 0 = TOT-TRAP_OFF<br>1 = TOT-TRAP_ON (TRAP f0 2.0MHz)                                                                                                                                                                                |
| AXIS                                                         | (1)   | : R-Y, G-Y axis selector switch<br>$0 = Japan axis$ R-Y: $95^{\circ} \times 0.60$ , G-Y: $236^{\circ} \times 0.33$<br>$1 = US axis$ R-Y: $105^{\circ} \times 0.78$ , G-Y: $236^{\circ} \times 0.33$<br>(B-Y: $0^{\circ} \times 1$ ) |

| BRIGHT    | (6) | : Bright level control (RGB DC bias control)<br>0H = -300mV<br>1FH = 0mV -300mV from REF-P level<br>3FH = +300mV                                                                          |
|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D-COL     | (1) | : Dynamic color ON/OFF switch<br>0 = Dynamic color OFF<br>1 = Dynamic color ON (R, Bch level control)                                                                                     |
| ABL       | (1) | : ABL mode selector switch<br>0 = Picture ABL mode<br>1 = Picture/bright ABL mode                                                                                                         |
| SHARPNESS | (4) | : Sharpness gain control (Y aperture correction gain control)<br>0H = -8dB<br>7H = 1dB<br>FH = +5.1dB                                                                                     |
| PRE-OVER  | (2) | : Sharpness preshoot/overshoot ratio control<br>0H = 1:1 (PRE:OVER)<br>3H = 5:1                                                                                                           |
| SHP-F0    | (2) | : Sharpness f0 control (Delay line current control for aperture correction)<br>0H = 2.5MHz<br>3H = 4.0MHz                                                                                 |
| SUB-CONT  | (4) | : Contrast gain control (Y gain control)<br>0H = -3.0dB<br>7H = 0dB<br>FH = +2.5dB                                                                                                        |
| CTRAP-ADJ | (4) | : Chroma trap f0 adjustment (Y block chroma trap current control)<br>0H = +300kHz<br>7H = 0kHz<br>FH = -300kHz<br>fsc adjustable to -30dB or less (SHP-F0 min.); adjustment value: 3 to 4 |
| SUB-COLOR | (4) | : Color gain control (ACC reference level control)<br>0H = -4.0dB<br>7H = 0dB<br>FH = +2.1dB                                                                                              |

| SUB-HUE    | (4) | : Hue control (Phase control for chroma demodulation axis when HUE = 1FH)<br>0H = +10°<br>7H = 0<br>FH = -10°<br>B-Y axis adjustable to 0°                                                                                                                                                      |
|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SUB-BRIGHT | (6) | : Bright level control (RGB DC bias control)<br>0H = -300mV<br>1FH = 0mV $-300mV$ from REF-P level<br>3FH = +300mV                                                                                                                                                                              |
| GAMMA      | (2) | : Gamma control (RGB gamma correction amount control)<br>0H = Gamma OFF<br>3H = Gamma peak (40 IRE) +400mV                                                                                                                                                                                      |
| G-DRIVE    | (6) | : Gch drive gain adjustment (Gch gain control)<br>0H = G/R -3.8dB<br>2AH = G/R 0dB<br>3FH = G/R +2.5dB                                                                                                                                                                                          |
| AGING1     | (1) | <ul> <li>White output aging mode ON/OFF switch<br/>(Has priority over RGBON and PICON control, set to OFF mode at power-<br/>on.)</li> <li>0 = Aging mode OFF</li> <li>1 = Aging mode ON</li> <li>60 IRE flat signal output from Y block when input is<br/>no signal</li> </ul>                 |
| AGING2     | (1) | <ul> <li>Black output aging mode ON/OFF switch<br/>(Has priority over AGING1, set to OFF mode at power-on.)</li> <li>0 = Aging mode OFF</li> <li>1 = Aging mode ON Black level output</li> </ul>                                                                                                |
| B-DRIVE    | (6) | : Bch drive gain adjustment (Bch gain control)<br>0H = B/R -3.8dB<br>2AH = B/R 0dB<br>3FH = B/R +2.5dB                                                                                                                                                                                          |
| EY-SW      | (1) | <ul> <li>Internal Y signal fixed mode ON/OFF switch</li> <li>0 = YUV SW (Pin 9) standard operation (EYIN, ERYIN and EBYIN input are selected when Pin 9 is high.)</li> <li>1 = EYIN (Pin 10) input only invalid (Internal Y, ERYIN and EBYIN input are selected when Pin 9 is high.)</li> </ul> |
| CD-MODE2   | (1) | : Vertical sync pull-in speed switch<br>0 = Standard (equivalent to CXA2025S)<br>1 = High speed                                                                                                                                                                                                 |

| G-CUTOFF | (4) | <ul> <li>: Gch cut-off adjustment (Gch reference pulse value control of IKIN pin input)</li> <li>0H = 62%</li> <li>7H = 100% (G/R: Gch reference pulse amplitude when Rch reference pulse amplitude of IKIN pin input is assumed 100%)</li> </ul>                                                                                                    |
|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B-CUTOFF | (4) | <ul> <li>Bch cut-off adjustment (Bch reference pulse value control of IKIN pin input)</li> <li>0H = 62%</li> <li>7H = 100% (B/R: Bch reference pulse amplitude when Rch reference pulse amplitude of IKIN pin input is assumed 100%)</li> </ul>                                                                                                      |
| RON      | (1) | <ul> <li>: ON/OFF switch for Rch video output without a reference pulse<br/>(Operates when PICON = 1, set to OFF mode at power-on.)</li> <li>0 = Rch video output OFF (Blanked status, reference pulse only output)</li> <li>1 = Rch video output ON</li> </ul>                                                                                      |
| GON      | (1) | <ul> <li>: ON/OFF switch for Gch video output without a reference pulse<br/>(Operates when PICON = 1, set to OFF mode at power-on.)</li> <li>0 = Gch video output OFF (Blanked status, reference pulse only output)</li> <li>1 = Gch video output ON</li> </ul>                                                                                      |
| BON      | (1) | <ul> <li>: ON/OFF switch for Bch video output without a reference pulse<br/>(Operates when PICON = 1, set to OFF mode at power-on.)</li> <li>0 = Bch video output OFF (Blanked status, reference pulse only output)</li> <li>1 = Bch video output ON</li> </ul>                                                                                      |
| PICON    | (1) | <ul> <li>: ON/OFF switch for RGB output with a reference pulse (Set to OFF mode at power-on.)</li> <li>0 = RGB output OFF (All blanked status)</li> <li>1 = RGB output ON</li> </ul>                                                                                                                                                                 |
| VOFF     | (1) | <ul> <li>: V sawtooth wave oscillation stop ON/OFF switch (Set to OFF mode at power-on.)</li> <li>0 = Oscillation stop OFF (VDRIVE- and VDRIVE+: normal output)</li> <li>1 = Oscillation stop ON (VDRIVE- and VDRIVE+: DC output and DC value vary according to V-POSITION.)</li> </ul>                                                              |
| FHHI     | (1) | <ul> <li>H oscillator frequency fixation ON/OFF switch (Set to ON mode at power-on.)</li> <li>H oscillator frequency fixation OFF</li> <li>H oscillator frequency fixation ON</li> <li>AFC normal mode</li> <li>Oscillator frequency fixed to maximum value (16.252kHz).</li> </ul>                                                                  |
| CD-MODE  | (1) | <ul> <li>: V countdown system mode selector switch<br/>(Set to automatic selection mode during power-on.)</li> <li>0 = Non-standard signal mode, standard signal mode and no signal mode<br/>automatically selected</li> <li>1 = Fixed to non-standard signal mode<br/>(V oscillator frequency is 55Hz during no signal mode (free run).)</li> </ul> |

| AKBOFF     | (1) | <ul> <li>: AKB ON/OFF switch (Set to ON mode at power-on.)</li> <li>0 = AKB ON</li> <li>1 = AKB OFF IK clamp, IK S/H and reference pulse fixed to OFF.<br/>R, G and B cut-off adjustment at AKB OFF performed by voltage<br/>applied to Pins 19 (RSH), 21 (GSH) and 23 (BSH), respectively.</li> </ul>                                                                                                                |
|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V-SIZE     | (6) | <ul> <li>Vertical amplitude adjustment (V sawtooth wave gain control)</li> <li>0H = -14% Vertical picture size decreases.</li> <li>1FH = 0% Amplitude: 1.15Vp-p, center DC : 3V (when V-ASPECT = 1FH)</li> <li>3FH = +14% Vertical picture size increases.</li> </ul>                                                                                                                                                 |
| V-COMP     | (2) | <ul> <li>Compensation amount setting for vertical high voltage fluctuation (V sawtooth wave gain control)</li> <li>0H = 0%</li> <li>V sawtooth wave amplitude compensation amount when 1V is applied with respect to when 9V is applied of VCOMP (Pin 26)</li> <li>3H = -5%</li> <li>V sawtooth wave amplitude compensation amount when 1V is applied with respect to when 9V is applied of VCOMP (Pin 26)</li> </ul> |
| V-POSITION | (6) | <ul> <li>Vertical position adjustment (V sawtooth wave DC bias control)</li> <li>0H = -0.09V</li> <li>Picture position drops, VDRIVE+ output DC Down</li> <li>1FH = 0V</li> <li>Center DC: 3V</li> <li>2FH = +0.09V</li> <li>Picture position rises, VDRIVE+ output DC Up</li> </ul>                                                                                                                                  |
| AFC MODE   | (2) | : AFC loop gain control (PLL between Hsync and Hvco)<br>0H = H free run mode<br>1H = Small gain<br>2H = Medium gain<br>3H = Large gain                                                                                                                                                                                                                                                                                |
| S-CORR     | (4) | <ul> <li>Vertical S correction amount adjustment (V sawtooth wave secondary component gain control)</li> <li>0H = Secondary component amplitude by adding sawtooth wave is 0</li> <li>FH = Secondary component amplitude by adding sawtooth wave is Maximum</li> </ul>                                                                                                                                                |
| V-LIN      | (4) | <ul> <li>: Vertical linearity adjustment (Gain control for V sawtooth wave secondary component)</li> <li>0H = 85% (Bottom/top of picture) Top of picture expanded; bottom of picture compressed.</li> <li>7H = 100% (Bottom/top of picture)</li> <li>FH = 115% (Bottom/top of picture) Top of picture compressed; bottom of picture expanded.</li> </ul>                                                              |
| H-SIZE     | (6) | <ul> <li>Horizontal amplitude adjustment (V parabola wave DC bias control)</li> <li>0H = -0.5V Horizontal picture size decreases, EWDRIVE output DC Down.</li> <li>1FH = 0V Amplitude: 0.58Vp-p, center DC: 4V (when V-ASPECT = 2FH)</li> <li>3FH = +0.5V Horizontal picture size increases, EWDRIVE output DC Up</li> </ul>                                                                                          |
| REF-POSI   | (2) | : Reference pulse timing setting<br>0H = (From VTIM rise) Rch: 22H, Gch: 23H, Bch: 24H<br>1H = (From VTIM rise) Rch: 20H, Gch: 21H, Bch: 22H<br>2H = (From VTIM rise) Rch: 18H, Gch: 19H, Bch: 20H<br>3H = (From VTIM rise) Rch: 16H, Gch: 17H, Bch: 18H                                                                                                                                                              |

| PIN-COMP   | (6) | gain control)<br>0H = 0.11Vp-p<br>1FH = 0.47Vp-p                          | rtion compensation amount adjustment (V parabola wave<br>Compensation amount minimum<br>Center DC: 4V (when V-ASPECT = 2FH)<br>Compensation amount maximum                                                                    |
|------------|-----|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBLKW      | (2) |                                                                           | REF-P<br>REF-P                                                                                                                                                                                                                |
| H-POSITION | (4) | : Horizontal position a<br>0H = 1µs delay<br>7H = 0µs<br>FH = 1µs advance | adjustment (HAFC phase control)<br>Picture position shifts to right. Video delayed with<br>respect to HD.<br>Picture position shifts to left. Video advanced with                                                             |
|            |     |                                                                           | respect to HD.                                                                                                                                                                                                                |
| PIN-PHASE  | (4) | wave center timing                                                        |                                                                                                                                                                                                                               |
|            |     | 0H = 1.5ms advanc<br>7H = 0ms<br>FH = 1.5ms delay                         | <ul> <li>Horizontal size for top of picture increases.</li> <li>Horizontal size for bottom of picture decreases.</li> <li>Center timing is 8.9ms from VTIM.</li> <li>Horizontal size for top of picture decreases.</li> </ul> |
|            |     |                                                                           | Horizontal size for bottom of picture increases.                                                                                                                                                                              |
| UP-CPIN    | (4) | parabola wave gain<br>0H = +0.2V Ho<br>7H = 0V (0.7)                      | rtion compensation amount adjustment for top of picture (V<br>control)<br>rizontal size for top of picture decreases.<br>7Vp-p, 4:3 mode)<br>rizontal size for top of picture increases.                                      |
| LO-CPIN    | (4) |                                                                           | rtion compensation amount adjustment for bottom of picture<br>ain control)<br>rizontal size for bottom of picture decreases.<br>7Vp-p, 4:3 mode)<br>rizontal size for bottom of picture increases.                            |
| AFC-BOW    | (4) | according to parabo<br>0H = Top and botto<br>7H = 0ns                     | mpensation amount adjustment (HAFC phase control<br>bla wave)<br>m of picture delayed 500ns with respect to picture center<br>m of picture advanced 500ns with respect to picture center                                      |
| AFC-ANGLE  | (4) | according to sawtoo<br>0H = Top of picture<br>respect to pict<br>7H = 0ns | delayed 500ns, bottom of picture advanced 500ns with<br>ture center<br>advanced 500ns, bottom of picture delayed 500ns with                                                                                                   |
| V-ASPECT   | (6) |                                                                           |                                                                                                                                                                                                                               |

| ZOOMSW   | (1) | : Zoom mode ON/OFF switch for 16:9 CRT<br>(Top and bottom of V sawtooth wave squeezed and 25% of picture cut)<br>0 = Zoom OFF Sawtooth wave amplitude: 1.23Vp-p<br>1 = Zoom ON Sawtooth wave amplitude: 70%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HBLKSW   | (1) | <ul> <li>: HBLK width control ON/OFF switch during 4:3 software full display mode on a 16:9 CRT</li> <li>0 = Control OFF HBLK pulse generated from HPIN.</li> <li>1 = Control ON HBLK pulse generated as pulse generated from HPIN or as pulse generated from HVCO and width adjusted.<br/>Width adjustment is performed by the LEFT-BLK and RIGHT-BLK registers.</li> </ul>                                                                                                                                                                                                                                                                                                                                                             |  |  |
| V-SCROLL | (6) | <ul> <li>: Vertical picture scroll control during zoom mode on a 16:9 CRT<br/>(DC component added to sawtooth wave AGC output to control ZOOMSW cut<br/>timing)</li> <li>0H = -0.25V Scrolled toward top of screen by 32H and top of picture<br/>zoomed.</li> <li>1FH = 0V</li> <li>3FH = +0.25V Scrolled toward bottom of screen by 32H and bottom of picture<br/>zoomed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                    |  |  |
| JUMPSW   | (1) | <ul> <li>Reference pulse jump mode ON/OFF switch<br/>(In addition to V-ASPECT control, sawtooth wave gain control performed for<br/>100% of VBLK interval and 67% of picture interval)</li> <li>0 = Jump mode OFF</li> <li>1 = Jump mode ON</li> <li>On a 4:3 CRT, jump mode expands the sawtooth wave amplitude to 112%<br/>with V-ASPECT; on a 16:9 CRT, jump mode compresses the sawtooth<br/>wave amplitude to 75% with V-ASPECT. The V blanking width is expanded<br/>at both the top and bottom of the picture. Blanking for the bottom of the<br/>picture starts 251H after VTIM, and blanking for the top of the picture can<br/>be varied as the blanking width after the reference pulse by the VBLKW<br/>register.</li> </ul> |  |  |
| UP-VLIN  | (4) | <ul> <li>: Vertical linearity adjustment for top of picture<br/>(Secondary component gain control for sawtooth wave added to sawtooth wave<br/>AGC output)</li> <li>0H = 100% (Bottom/top of picture)</li> <li>FH = 115% (Bottom/top of picture) Top of picture compressed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LO-VLIN  | (4) | <ul> <li>: Vertical linearity adjustment for bottom of picture<br/>(Tertiary component gain control for sawtooth wave added to sawtooth wave<br/>AGC output)</li> <li>0H = 100% (Bottom/top of picture)</li> <li>FH = 85% (Bottom/top of picture) Bottom of picture compressed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| LEFT-BLK | (4) | : HBLK width control for left side of picture when HBLKSW = 1<br>(Phase control for timing pulse generated from HVCO)<br>$0H = +1.3\mu s$ HBLK width maximum<br>$7H = 0\mu s$ Center HBLK: $13\mu s$<br>$FH = -1.3\mu s$ HBLK width minimum                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |

| RIGHT-BLK                     | (4) | : HBLK width control for the right side of picture when HBLKSW = 1<br>(Phase control for timing pulse generated from HVCO)<br>$0H = +1.3\mu s$ HBLK width maximum<br>$7H = 0\mu s$ Center HBLK: $13\mu s$<br>$FH = -1.3\mu s$ HBLK width minimum |  |
|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <status register=""></status> |     |                                                                                                                                                                                                                                                  |  |
| HLOCK                         | (1) | <ul> <li>: Lock status between Hsync and HVCO</li> <li>0 = HVCO free run status</li> <li>1 = Locked to Hsync</li> </ul>                                                                                                                          |  |
| IKR                           | (1) | <ul> <li>: AKB operation status</li> <li>0 = REF-P return small and AKB loop unstable.</li> <li>1 = REF-P return sufficient and AKB loop stable.</li> </ul>                                                                                      |  |
| VNG                           | (1) | : Signal input status to VPROT pin<br>0 = No VPROT input<br>1 = VPROT input (In this case, RGB outputs are blanked.)                                                                                                                             |  |
| HNG                           | (1) | : Signal input status to HOFF pin<br>0 = No HOFF input<br>1 = HOFF input (In this case, RGB outputs are blanked.)                                                                                                                                |  |
| KILLER                        | (1) | : Color killer status<br>0 = Killer OFF status<br>1 = Killer ON status                                                                                                                                                                           |  |

**Note)** The following have been added to the CXA2025S. EY-SW: Sub Add 09H, Bit 1

CD-MODE2: Sub Add 09H, Bit 0

### **Description of Operation**

### 1. Power-on sequence

The CXA2095S does not have an internal power-on sequence. Therefore, all IC operations are controlled by the set microcomputer (I<sup>2</sup>C bus controller).

### 1) Power-on

The IC is reset and the RGB outputs are all blanked. Hdrive starts to oscillate, but oscillation is at the maximum frequency (16kHz or more) and is not synchronized to the input signal. Output of vertical signal VTIM starts, VDRIVE outputs V sawtooth wave. Bus registers which are set by power-on reset are as follows.

| AGING1  | = 0: All white output aging mode OFF                                 |
|---------|----------------------------------------------------------------------|
| AGING2  | = 0: All black output aging mode OFF                                 |
| RON     | = 0: Rch video blanking ON                                           |
| GON     | = 0: Gch video blanking ON                                           |
| BON     | = 0: Bch video blanking ON                                           |
| PICON   | = 0: RGB all blanking ON                                             |
| VOFF    | = 0: V sawtooth wave oscillation mode $*$ VOFF = 1 for the CXA2025S. |
| FHHI    | = 1: H oscillator maximum frequency mode                             |
| CD-MODE | = 0: Automatic selector mode of the countdown mode                   |
| AKBOFF  | = 0: AKB mode                                                        |
|         |                                                                      |

### 2) Bus register data transfer

The register setting sequence differs according to the set sequence. Register settings for the following sequence are shown as an example.

| Set sequence        | CXA2095S register settings                                                 |
|---------------------|----------------------------------------------------------------------------|
| Power-on            | Reset status in 1) above.                                                  |
| $\downarrow$        | $\downarrow$                                                               |
| Degauss             | Reset status in 1) above.                                                  |
|                     | The CRT is degaussed in the completely darkened condition.                 |
| $\downarrow$        | $\downarrow$                                                               |
| IC initial setting  | The IC is set to the power-on initial settings. (See the following page.)  |
|                     | The HDRIVE oscillator frequency goes to the standard frequency (around     |
|                     | 15.734kHz).                                                                |
| $\downarrow$        | $\downarrow$                                                               |
| AKB operation start | PICON is set to 1 and a reference pulse is output from Rout, Gout and      |
|                     | Bout. Then, the IC waits for the cathode to warm up and the beam current   |
|                     | to start flowing.                                                          |
| $\downarrow$        | $\downarrow$                                                               |
| AKB loop stable     | Status register IKR is monitored.                                          |
|                     | IKR = 0: No cathode current                                                |
|                     | IKR = 1: Cathode current                                                   |
|                     | Note that the time until IKR returns to 1 differs according to the initial |
|                     | status of the cathode.                                                     |
| $\downarrow$        | $\downarrow$                                                               |
| Video output        | RON, GON and BON are set to 1 and the video signal is output from          |
|                     | Rout, Gout and Bout.                                                       |

3) Power-on initial settings

The initial settings listed here are reference values, and initial settings may be determined freely according to the set usage conditions.

| π, | usage conultion | 15.             |                                                         |
|----|-----------------|-----------------|---------------------------------------------------------|
|    | PICTURE         | = 3F Hex        | Max (User Cont.)                                        |
|    | C-TRAP          | = 0             | Chroma Trap OFF                                         |
|    | VM              | = 1             | VM out ON                                               |
|    | HUE             | = 1F Hex        | Center (User Cont.)                                     |
|    | DC-TRAN         | = 0             | Y DC transmission ratio 100%                            |
|    | D-PIC           | = 0             | Y black expansion ON                                    |
|    |                 | -               |                                                         |
|    | COLOR           | = 1F Hex        | Center (User Cont.)                                     |
|    | ТОТ             | = 0             | Chroma low frequency increased                          |
|    | AXIS            | = 0             | R-Y, G-Y Japan axis                                     |
|    | BRIGHT          | = 1F Hex        | Center (User Cont.)                                     |
|    | D-COL           | = 1             | Dynamic Color ON                                        |
|    | ABL             | = 1             | Picture/bright ABL mode                                 |
|    | SHARPNESS       | = 7 Hex         | Center (User Cont.)                                     |
|    | PRE-OVER        | = 0             | Sharpness pre/over ratio 2:1                            |
|    | SHP-F0          | = 1             | Sharpness f0 3MHz                                       |
|    | SUB-CONT        | = 7 Hex         | Center (Adjust)                                         |
|    | CTRAP-ADJ       | = 7 Hex         | Center (Adjust)                                         |
|    | SUB-COLOR       |                 | Center (Adjust)                                         |
|    | SUB-HUE         | = 7 Hex         | Center (Adjust)                                         |
|    | SUB-BRIGHT      |                 | Center (Adjust)                                         |
|    | GAMMA           | = 0             | Gamma OFF                                               |
|    | G-DRIVE         | = 0<br>= 1F Hex |                                                         |
|    |                 |                 | Center (Adjust)                                         |
|    | AGING1          | = 0             | Aging Mode OFF                                          |
|    | AGING2          | = 0             | Aging Mode OFF                                          |
|    | B-DRIVE         | = 1F Hex        | Center (Adjust)                                         |
|    | G-CUTOFF        | = 7 Hex         | Center (Adjust)                                         |
|    | B-CUTOFF        | = 7 Hex         | Center (Adjust)                                         |
|    | EY-SW           | = 0             | Standard                                                |
|    | CD-MODE2        | = 0             | Standard                                                |
|    | RON             | = 0             | Rch video output OFF                                    |
|    | GON             | = 0             | Gch video output OFF                                    |
|    | BON             | = 0             | Bch video output OFF                                    |
|    | PICON           | = 0             | RGB all blanked                                         |
|    | VOFF            | = 0             | Vdrive oscillation stopped                              |
|    | FHHI            | = 0             | Horizontal oscillator frequency standard                |
|    | CD-MODE         | = 0             | V countdown auto mode                                   |
|    | AKBOFF          | = 0             | AKB ON                                                  |
|    | V-SIZE          | = 1F Hex        | Center (Adjust)                                         |
|    | V-COMP          | = 3             | Vdrive high voltage fluctuation compensation amount max |
|    | V-POSITION      |                 | Center (Adjust)                                         |
|    | AFC-MODE        | = 2             | Center                                                  |
|    | S-CORR          | = 2<br>= 7 Hex  |                                                         |
|    |                 |                 | Center (Adjust)                                         |
|    | V-LIN           | = 7 Hex         | Center (Adjust)                                         |
|    | H-SIZE          | = 1F Hex        | Center (Adjust)                                         |
|    | REF-POSI        | = 0             |                                                         |
|    | PIN-COMP        | = 1F Hex        | Center (Adjust)                                         |
|    | VBLKW           | = 0             |                                                         |
|    |                 |                 | 07                                                      |

(Power-on initial settings cont.)

| H-POSITION | = 7 Hex  | Center (Adjust)      |
|------------|----------|----------------------|
| PIN-PHASE  | = 7 Hex  | Center (Adjust)      |
| UP-CPIN    | = 7 Hex  | Center (Adjust)      |
| LO-CPIN    | = 7 Hex  | Center (Adjust)      |
| AFC-BOW    | = 7 Hex  | Center (Adjust)      |
| AFC-ANGLE  | = 7 Hex  | Center (Adjust)      |
| V-ASPECT   | = 0 Hex  | 16:9 CRT Full Mode   |
| ZOOMSW     | = 1      | 16:9 CRT             |
| HBLKSW     | = 1      | Hblk width adjust ON |
| V-SCROLL   | = 1F Hex | Center (User)        |
| JMPSW      | = 0      | 16:9 CRT Full Mode   |
| UP-VLIN    | = 7 Hex  | 16:9 CRT Full Mode   |
| LO-VLIN    | = 7 Hex  | 16:9 CRT Full Mode   |
| LEFT-BLK   | = F Hex  | Hblk width min.      |
| RIGHT-BLK  | = F Hex  | Hblk width min.      |

### 2. Various mode settings

The CXA2095S contains bus registers for deflection compensation which can be set for various wide modes. Wide mode setting registers can be used separately from registers for normal picture distortion adjustment, and once distortion adjustment has been performed in full mode, wide mode settings can be made simply by changing the corresponding register data.

VDRIVE signal picture distortion adjustment registers

V-SIZE, V-POSITION, S-CORR, V-LIN

- E/WDRIVE signal picture distortion adjustment registers
  - H-SIZE, PIN-COMP, PIN-PHASE, UP-CPIN, LO-CPIN
- Wide mode setting registers

```
V-ASPECT, ZOOMSW, HBLKSW, V-SCROLL, JMPSW, UP-VLIN, LO-VLIN, LEFT-BLK, RIGHT-BLK
```

Examples of various modes are listed below. These modes are described using 480 lines as the essential number of display scanning lines. Wide mode setting register data is also listed, but settings may differ slightly due to IC variation. The standard setting data differs for 16:9 CRTs and 4:3 CRTs.

| Register  | 16:9 CRT | 4:3 CRT |
|-----------|----------|---------|
| V-ASPECT  | 0 H      | 2F H    |
| V-SCROLL  | 1F H     | 1F H    |
| ZOOMSW    | 1        | 0       |
| UP-VLIN   | 0 H      | 0 H     |
| LO-VLIN   | 0 H      | 0 H     |
| JMPSW     | 0        | 0       |
| HBLKSW    | 0        | 0       |
| LEFT-BLK  | 7 H      | 7 H     |
| RIGHT-BLK | 7 H      | 7 H     |

### 1) 16:9 CRT full mode

This mode reproduces the full 480 lines on a 16:9 CRT. 4:3 images are reproduced by stretching the picture to the left and right. Normal images are compressed vertically, but 16:9 images can be reproduced in their original 16:9 aspect ratio with a video source which compresses (squeezes) 16:9 images to 4:3 images. The register settings are the 16:9 CRT standard values.

### 2) 16:9 CRT normal mode

In this mode, 4:3 images are reproduced without modification. A black border appears at the left and right of the picture. In this mode, the H deflection size must be compressed by 25% compared to full mode. The CXA2095S also has a register (H-SIZE) which controls the H size, but the control width is not sufficient for 25% compression. Therefore, external measures must be taken such as switching the H deflection coil. Full mode should be used when performing memory processing and attaching a black border to the video signal.

H blanking of the image normally uses the flyback pulse input to AFCPIN (Pin 36). However, the blanking width can be varied according to the control register setting when blanking is insufficient for the right and left black borders.

The following three settings are added to the 16:9 CRT standard values for the register settings.

HBLKSW = 1

LEFT-BLK = Adjustment value

RIGHT-BLK = Adjustment value

The H angle of deflection also decreases, causing it to differ from the PIN compensation amount during H size full status. Therefore, in addition to the wide mode registers, PIN-COMP must also be readjusted only for this mode.

### 3) 16:9 CRT zoom mode

In this mode, 4:3 images are reproduced by enlarging the picture without other modification. The top and bottom of normal 4:3 images are lost, but almost the entire picture can be reproduced for vista size video software, etc. which already has black borders at the top and bottom. The enlargement ratio can be controlled by the V-ASPECT register, and enlarging the picture by 33% compared to full mode allows zooming to be performed for 4:3 images without distortion. In this case, the number of scanning lines is reduced to 360 lines compared to 480 lines for full mode. The zooming position can be shifted vertically by the V-SCROLL register. V blanking of the image normally begins from V sync and continues for 2H after the AKB reference pulse, and the top and bottom parts are also blanked during this mode.

Adjust the following two registers with respect to the 16:9 CRT standard values for the register settings.

V-ASPECT = 2FH V-SCROLL = 1FH or user control

### 4) 16:9 CRT subtitle-in mode

When Cinema Scope size images which have black borders at the top and bottom of the picture are merely enlarged with the zoom mode in 3) above, subtitles present in the black borders may be lost. Therefore, this mode is used to super-compress only the subtitle part and reproduce it on the display.

Add the LO-VLIN adjustment to the zoom mode settings for the register settings.

V-ASPECT = 2FH

V-SCROLL = 1FH or user control

LO-VLIN = Adjustment value

The LO-VLIN register causes only the linearity at the bottom of the picture to deteriorate. Therefore, UP-VLIN should also be adjusted if the top and bottom of the picture are to be made symmetrical. Since the picture is compressed vertically, the number of scanning lines exceeds 360 lines.

### 5) 16:9 CRT V compression mode

This mode is used to reproduce two 4:3 video displays such as for PandP. The V size must be compressed to 67% in order to reproduce two displays on a 16:9 CRT without distortion using 480 scanning lines, and this can be set by JMPSW. Compression is performed after the AKB reference pulse, so the reference pulse remains in the overscan position. The V blanking width after the reference pulse becomes larger than normal and can be varied by the VBLKW register. During this mode, the bottom V blanking width is also expanded to 10H wider than normal so that the bottom of the picture is not overscanned.

16:9 CRT standard values are used with only the JMPSW setting changed for the register settings.

JMPSW = 1

### 6) 16:9 CRT Sony type wide zoom mode

This mode reproduces 4:3 video software naturally on wide displays by enlarging 4:3 images without other modification and compressing the parts of the image which protrude from the picture into the top and bottom parts of the picture. The display enlargement ratio is controlled by V-ASPECT, and the compression ratios at the top and bottom of the picture are controlled by UP-VLIN and LO-VLIN.

Adjust the following three registers with respect to the 16:9 CRT standard values for the register settings.

V-ASPECT = Adjustment value UP-VLIN = Adjustment value LO-VLIN = Adjustment value

7) 4:3 CRT normal mode

This is the standard mode for 4:3 CRTs.

The register settings are the 4:3 CRT standard values.

### 8) 4:3 CRT V compression mode

This mode is used to reproduce M-N converter output consisting of 16:9 images expanded to a 4:3 aspect ratio and other squeezed signals without distortion on a 4:3 CRT. The V size must be compressed to 75% in order to reproduce 4:3 images in a 16:9 aspect ratio. Compressing the V size with the JMPSW register used in mode 5) above, compresses the V size to 67%. Therefore, V-ASPECT is set to enlarge the V size by 8%. AKB reference pulse handling and V blanking are the same as for mode 5) above.

4:3 CRT standard values are used with the V-ASPECT and JMPSW settings changed for the register settings.

V-ASPECT = 3FH JMPSW = 1

### **Mode Settings**

| Setting | CRT SIZE | SOFT SIZE                           | MODE NAME                      | I <sup>2</sup> C BUS REGISTER                                                                                                                                                                                                            |
|---------|----------|-------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1)-1    | 16:9     | 16:9                                | 16:9 CRT full                  | V-ASPECT = 0h: V size 75%                                                                                                                                                                                                                |
| 1)-2    | 16:9     | 4:3                                 | Wide full                      | V-ASPECT = 0h: V size 75%                                                                                                                                                                                                                |
| 2)      | 16:9     | 4:3                                 | 16:9 CRT normal                | V-ASPECT = 0h: V size 75%<br>HBLKSW = 1h: HBLK width adjustment ON<br>LEFT-BLK = Adjustable<br>RIGHT-BLK = Adjustable<br>PIN-COMP = Adjustable<br>(External support: H-DY H amplitude 75%)                                               |
| 3)      | 16:9     | 4:3                                 | 16:9 CRT zoom                  | V-ASPECT = 2Fh: V size 100%<br>ZOOMSW = 1h: Zoom ON<br>V size limited at 75%<br>V-SCROLL = 0h: Zoom bottom of video image<br>1Fh: Zoom center of video image<br>3Fh: Zoom top of video image<br>Adjustable: Open to user                 |
| 4)      | 16:9     | 4:3<br>(16:9<br>+ subtitle<br>area) | 16:9 CRT with subtitle area on | V-ASPECT = 2Fh: V size 100%<br>UP-VLIN = Adjustable: Slightly compresses top of<br>video image<br>LO-VLIN = Adjustable: Significantly compresses<br>bottom of video image<br>ZOOMSW 1h: V size limited at 75%<br>(V-SCROLL = Adjustable) |
| 5)      | 16:9     | 4:3                                 | 16:9 CRT<br>V compression      | V-ASPECT = 0h: V size 75%<br>JMPSW = 1h: Reference pulse skipping ON<br>V size compressed 67% after the reference pulse<br>(compressed to 50% total)<br>VBLKW = Adjustable: VBLK width expanded at<br>top and bottom of video image      |
| 6)      | 16:9     | 4:3                                 | 16:9 CRT wide<br>zoom          | V-ASPECT = Adjustable: V size 90%<br>UP-VLIN = Adjustable:<br>LO-VLIN = Adjustable:<br>(S-CORR = Adjustable): Compression of top and<br>bottom of video image                                                                            |
| 7)      | 4:3      | 4:3                                 | 4:3 CRT normal                 | V-ASPECT = 2Fh: V size 100%                                                                                                                                                                                                              |
| 8)      | 4:3      | 16:9                                | 4:3 CRT<br>V compression       | V-ASPECT= 3Fh: V size 112%JMPSW= 1h: Reference pulse skipping ON<br>(compressed to 75% total)VBLKW= Adjustable: VBLK width expanded at<br>top and bottom of video image                                                                  |

\* The amount of picture distortion compensation in a vertical direction position of the CRT does not change in response to the above modes; as a result, the initial values of each picture distortion register can be used as it is.

### 3. Signal processing

The CXA2095S is comprised of sync signal processing, H deflection signal processing, V deflection signal processing, and Y/C/RGB signal processing blocks, all of which are controlled by the I<sup>2</sup>C bus.

### 1) Sync signal processing

The Y signals input to Pins 43 and 44 are sync separated by the horizontal and vertical sync separation circuits. The resulting horizontal sync signal and the signal obtained by frequency dividing the 32 FH-VCO output using the ceramic oscillator (frequency 503.5kHz) by 32 are phase-compared, the AFC loop is constructed, and an H pulse synchronized with the H sync is generated inside the IC. Adjustment of the H oscillator frequency is unnecessary. When the AFC is locked to the H sync, 1 is output to the status register (HLOCK) and that can be used to detect the presence of the video signal.

The vertical sync signal is sent to the V countdown block where the most appropriate window processing is performed to obtain V sync timing information which resets the counter. AKB and other V cycle timing are then generated from this reset timing.

### 2) H deflection signal processing

The H pulse obtained through sync processing is phase-compared with the H deflection pulse input from Pin 36 to control the phase of the HDRIVE output, and so the horizontal position of the image projected on the CRT is controled. In addition, the compensation signal generated from the V sawtooth wave is superimposed. As a result, the vertical picture distortion is compensated.

The H deflection pulse is used to H blank the video signal. When the pulse input from Pin 36 has a narrow width, the pulse generated by the IC can be added to the H deflection pulse and used as the H blanking pulse. (HBLKSW)

Pin 36 is normally pulse input, but if the pin voltage drops to the GND level, HDRIVE output goes to high level (DC) and 1 is output to the status register (HNG). To release this status, turn the power off and then on again.

### 3) V deflection signal processing

The V sawtooth wave is generated at the cycle of the reset pulse output from the countdown system. After performing wide deflection processing for this sawtooth wave, picture distortion adjustment is performed by the VDRIVE and E/WDRIVE function circuits and the signal is output as the VDRIVE and E/WDRIVE signals.

### 4) Y signal processing

The Y signal input to Pin 4 (specified input level: level at which a 100% white (including sync, 140 IRE) signal with a gain of 6dB with respect to the video signal standard becomes a 2Vp-p signal) passes through the subcontrast control, trap for eliminating the chroma signal, sharpness control, clamp and black expansion circuits, and is then input to the switching circuit (YUV SW) for the external Y/color difference signal. The differential waveform of the Y signal delayed for approximately 200ns from the Y input is output from Pin 45 as the signal for VM.

The VM signal is not output in the following cases.

When EY-SW = 0 and YUV SW (Pin 9) or YS (Pin 15) is high

When EY-SW = 1 and YS (Pin 15) is high

The f0 of the built-in filter is automatically adjusted inside the IC, but the trap f0 may require fine adjustment by the I<sup>2</sup>C bus (CTRAP-ADJ) if it is affected by variation. When inputting a signal which has been Y/C separated by a comb filter, etc., the trap should be turned OFF.

### 5) C signal processing

The chroma signal input to Pin 5 (specified input level: level at which a 40 IRE burst level signal with a gain of 6dB with respect to the video signal standard becomes a 570mVp-p signal) passes through the ACC, TOT (secondary HPF), color control and demodulation circuits. The signal then becomes the R-Y and B-Y color difference signal and is input to the YUV SW circuit. When the burst level goes to -31dB or less with respect to the specified input level, the color killer operates and the color difference signal is not output.

The external Y, color difference signals input to Pins 10, 11 and 12 pass through the clamp and amplifier circuits and are input to the YUV SW circuit. The YUV SW circuit is controlled by the YUV SW (Pin 9). However, its operation differs depending on the data in the I<sup>2</sup>C bus register (EY-SW). In other words, the YUV SW circuit output is as follows.

When EY-SW = 0: Internal Y/color difference signal when YUV SW is low,

external Y/color difference signal (Pins 9, 10 and 11) when YUV SW is high

When EY-SW = 1: Internal Y/color difference signal when YUV SW is low,

internal Y/external color difference signal when YUV SW is high

When external Y/color difference signal is selected, the picture quality can be adjusted in the same manner as with the normal internal Y signal by setting EY-SW to 1 and then inputting the external Y signal to YIN (Pin 4). However, in this case the delay time between the Y signal and color difference signals must be realigned.

The specified input level for the external Y signal is the level at which a normal video signal standard, 100 IRE, 100% white signal becomes a 0.7Vp-p signal. The specified input level for the external color difference signal is the level at which a normal video signal standard, 40 IRE burst level demodulates a 258mVp-p chroma signal at orthogonal coordinates to become a 0.8 times signal (R-Y is demodulated by the 90° axis to become a 1.14 times signal, B-Y is demodulated by the 0° axis to become a 2.03 times signal).

The G-Y signal is generated as the base of Y, color difference signals at the axis adjustment circuit. The Y signal is added to R-Y, G-Y, and B-Y respectively and these signals become R, G, and B signals. And they are input to the RGB block.

### 6) RGB signal processing

The RGB signals obtained from the Y/C block pass through the half-tone switch circuit (YM SW), the switch circuit for the external RGB signal (YS SW), the picture control, dynamic color, gamma compensation, clamp, brightness control, drive adjustment, cut-off adjustment and auto cut-off circuits, and are output to Pins 20, 22 and 24.

The RGB signals input to Pins 16, 17 and 18 are the level at which a normal video signal standard, 100 IRE, 100% white signal becomes a 0.7Vp-p signal.

The voltage applied to Pin 26 (ABLIN) is compared with the internal reference voltage, integrated by the capacitor which is connected to Pin 27, and performs picture control and brightness control. In order to adjust the white balance (black balance), this IC has a drive control function which adjusts the gain between the RGB outputs and a cut-off control function which adjusts the DC level between the RGB outputs. Both drive control and cut-off control are adjusted by the I<sup>2</sup>C bus, with the Rch fixed and the G and Bch variable. An auto cut-off function (AKB) which forms a loop between the IC and CRT and performs adjustment automatically has also been added. This function can compensate for changes in the CRT with time. Auto cut-off operation is as follows.

- R, G and B reference pulses for auto cut-off, shifted 1H each in the order mentioned, appear at the top of the picture (actually, in the overscan portion). The reference pulse uses 1H in the V blanking interval, and is output from each R, G and B output pin.
- The cathode current (IK) of each R, G and B output is converted to a voltage and input to Pin 25.
- The voltage input to Pin 25 is compared with the reference voltage in the IC, and the current generated by the resulting error voltage charges the capacitors connected to Pins 19, 21 and 23 for the reference pulse interval and is held during all other interval.
- The loop functions to change the DC level of the R, G and B outputs in accordance with the capacitor pin voltage so that the Pin 25 voltage matches the reference voltage in the IC.

The Rch for the reference voltage in the IC is fixed and the G and Bch are cut-off controlled by the I<sup>2</sup>C bus. During G/B-CUTOFF center status, the loop functions so that the Rch, Gch and Bch for the reference pulse input to Pin 25 is all 1Vp-p.

The reference pulse timing can be varied by the I<sup>2</sup>C bus.

When AKB is not used, the IC can be set to manual cut-off adjustment mode with I<sup>2</sup>C bus settings. In this case, the DC level of the R, G and B outputs can be varied by applying voltages independently to Pins 19, 21 and 23.

### 4. Notes on operation

When designing the board pattern for TV set, interference from around the power supply and GND should be considered as the RGB and deflection signals output from the CXA2095S are DC direct connected.

Do not separate the GND patterns for each pin; a solid earth is ideal. Locate the power supply side of the bypass capacitor which is inserted between the power supply and GND as near to the pin as possible. Also, locate the XTAL oscillator, ceramic oscillator and IREF resistor as near to the pin as possible, and do not wire signal lines near this pin.

Drive the Y, external Y/color difference and external RGB signals at a sufficiently low impedance, as these signals are clamped when they are input using the capacitor connected to the input pin.

The built-in capacitor receives the chroma signal, so apply a DC bias of about Vcc/2 externally and input the chroma signal at a sufficiently low impedance.

### **Curve Data**

I<sup>2</sup>C bus data conforms to the "I<sup>2</sup>C bus register initial settings" of the Electrical Characteristics Measurement Conditions (P. 14).































Voltage applied to Rch, Gch and Bch sample-and-hold capacitance pins [V]

### Package Outline Unit: mm



48PIN SDIP (PLASTIC)

### PACKAGE STRUCTURE

| SONY CODE  | SDIP-48P-02    |
|------------|----------------|
| EIAJ CODE  | SDIP048-P-0600 |
| JEDEC CODE |                |

| PACKAGE MATERIAL | EPOXY RESIN                 |
|------------------|-----------------------------|
| LEAD TREATMENT   | SOLDER/PALLADIUM<br>PLATING |
| LEAD MATERIAL    | COPPER / 42 ALLOY           |
| PACKAGE WEIGHT   | 5.1g                        |

### NOTE : PALLADIUM PLATING

This product uses S-PdPPF (Sony Spec.-Palladium Pre-Plated Lead Frame).