Low Skew, 1-to-2 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER

## GENERAL DESCRIPTION



The ICS85211I-03 is a low skew, high performance 1-to-2 Differential-to-LVHSTL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The CLK, nCLK pair can accept most

standard differential input levels. The ICS85211I-03 is characterized to operate from a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the ICS85211I-03 ideal for those clock distribution applications demanding well defined performance and repeatability. For optimal performance, terminate all outputs.

## **F**EATURES

- 2 differential LVHSTL compatible outputs
- 1 differential CLK, nCLK input pair
- CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
- Maximum output frequency: 700MHz
- Translates any single-ended input signal to LVHSTL levels with resistor bias on nCLK input
- Output skew: 30ps (maximum)
- Part-to-part skew: 250ps (maximum)
- Propagation delay: 1ns (maximum)
- Output duty cycle: 49% 51% up to 266.6MHz
- V<sub>OH</sub> = 1V (maximum)
- 3.3V operating supply
- -40°C to 85°C ambient operating temperature

## **BLOCK DIAGRAM**



## PIN ASSIGNMENT



## ICS85211I-03

8-Lead SOIC

3.90mm x 4.90mm x 1.37mm package body

M Package

Top View

Table 1. Pin Descriptions

| Number | Name            | Ty     | /pe                | Description                                                                        |
|--------|-----------------|--------|--------------------|------------------------------------------------------------------------------------|
| 1, 2   | Q0, nQ0         | Output |                    | Differential output pair. LVHSTL interface levels.                                 |
| 3, 4   | Q1, nQ1         | Output |                    | Differential output pair. LVHSTL interface levels.                                 |
| 5      | GND             | Power  |                    | Power supply ground.                                                               |
| 6      | nCLK            | Input  | V <sub>DD</sub> /2 | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. |
| 7      | CLK             | Input  | Pulldown           | Non-inverting differential clock input.                                            |
| 8      | V <sub>DD</sub> | Power  |                    | Positive supply pin.                                                               |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         |         | 4       | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | ΚΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | ΚΩ    |

TABLE 3. CLOCK INPUT FUNCTION TABLE

| In             | Inputs         |        | puts     | Input to Output Mode         | Polarity      |  |
|----------------|----------------|--------|----------|------------------------------|---------------|--|
| CLK            | nCLK           | Q0, Q1 | nQ0, nQ1 | Input to Output Mode         | Polarity      |  |
| 0              | 0              | LOW    | HIGH     | Differential to Differential | Non Inverting |  |
| 1              | 1              | HIGH   | LOW      | Differential to Differential | Non Inverting |  |
| 0              | Biased; NOTE 1 | LOW    | HIGH     | Single Ended to Differential | Non Inverting |  |
| 1              | Biased; NOTE 1 | HIGH   | LOW      | Single Ended to Differential | Non Inverting |  |
| Biased; NOTE 1 | 0              | HIGH   | LOW      | Single Ended to Differential | Inverting     |  |
| Biased; NOTE 1 | 1              | LOW    | HIGH     | Single Ended to Differential | Inverting     |  |

NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels".



#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_{DD}$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{DD}$  -0.5V to  $V_{DD}$  + 0.5V

Package Thermal Impedance, θ<sub>JA</sub> 112.7°C/W (0 Ifpm)

Storage Temperature,  $T_{STG}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub> | Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub> | Power Supply Current |                 |         |         | 50      | mA    |

Table 4B. Differential DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter                               |         | Test Conditions                | Minimum | Typical | Maximum                | Units |
|------------------|-----------------------------------------|---------|--------------------------------|---------|---------|------------------------|-------|
|                  | Innest High Compant                     | nCLK    | $V_{DD} = V_{IN} = 3.465V$     |         |         | 150                    | μA    |
| 'IH              | Input High Current                      | CLK     | $V_{DD} = V_{IN} = 3.465V$     |         |         | 150                    | μA    |
|                  | Input Low Current                       | nCLK    | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150    |         |                        | μΑ    |
| ' <sub>IL</sub>  |                                         | CLK     | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5      |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input                      | Voltage |                                | 0.15    |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 |         |                                | 0.5     |         | V <sub>DD</sub> - 0.85 | V     |

NOTE 1: For single ended applications the maximum input voltage for CLK and nCLK is V<sub>DD</sub> + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{\rm H}$ .

Table 4C. LVHSTL DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------|-----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | 0.7     |         | 1.0     | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | 0       |         | 0.4     | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.3     | 0.65    | 1.0     | V     |

NOTE 1: All outputs must be terminated with 50  $\!\Omega$  to ground.



# Low Skew, 1-to-2 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER

Table 5. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol                          | Parameter                    | Test Conditions     | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------|---------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency             |                     |         |         | 700     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1    | <i>f</i> ≤ 600MHz   | 0.7     |         | 1       | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 4       |                     |         |         | 30      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4 |                     |         |         | 250     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time        | 20% to 80%          | 185     |         | 450     | ps    |
| ada                             | Output Duty Ovolo            |                     | 47      |         | 53      | %     |
| odc                             | Output Duty Cycle            | <i>f</i> ≤ 266.6MHz | 49      |         | 51      | %     |

All parameters measured at 600MHz unless noted otherwise.

The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at output differential cross points.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



## PARAMETER MEASUREMENT INFORMATION





## 3.3V OUTPUT LOAD AC TEST CIRCUIT



## DIFFERENTIAL INPUT LEVEL



#### **OUTPUT SKEW**



#### PART-TO-PART SKEW



#### **OUTPUT RISE/FALL TIME**



#### PROPAGATION DELAY



## **APPLICATION INFORMATION**

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{\rm DD}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



#### SCHEMATIC EXAMPLE

Figure 2 shows a schematic example of ICS85211I-03. In this example, the input is driven by an ICS HiPerClockS LVHSTL driver. The decoupling capacitors should be physically located

near the power pin. For ICS85211I-03, the unused outputs need to be terminated.



FIGURE 2. ICS85211I-03 LVHSTL BUFFER SCHEMATIC EXAMPLE

## **CLOCK INPUT INTERFACE**

The CLK /nCLK accepts differential input signals of both  $V_{\text{SWING}}$  and  $V_{\text{OH}}$  to meet the  $V_{\text{PP}}$  and  $V_{\text{CMR}}$  input requirements. *Figures 3 to 6* show interface examples for the ICS85211I-03 clock input driven by most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the

driver components to confirm the driver termination requirement. For example in *Figure 3*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 3. ICS85211I-03 CLK/NCLK INPUT DRIVEN BY HIPERCLOCKS LVHSTL DRIVER



FIGURE 4. ICS85211I-03 CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER (INTERFACE 1)



FIGURE 5. ICS85211I-03 CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER (INTERFACE 2)



FIGURE 6. ICS85211I-03 CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS85211I-03. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS85211I-03 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 50mA = 173.3mW
- Power (outputs)<sub>MAX</sub> = 73.82mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 73.82mW = 147.6mW

Total Power MAX (3.465V, with all outputs switching) = 173.3mW + 147.6mW = 320.9mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$  devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_{A}$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A = Ambient Temperature$ 

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\rm JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 103.3°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.321\text{W} * 103.3^{\circ}\text{C/W} = 118.2^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

Table 6. Thermal Resistance  $\theta_{\text{JA}}$  for 8-pin SOIC, Forced Convection

# 0200500Single-Layer PCB, JEDEC Standard Test Boards153.3°C/W128.5°C/W115.5°C/WMulti-Layer PCB, JEDEC Standard Test Boards112.7°C/W103.3°C/W97.1°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

θ , by Velocity (Linear Feet per Minute)



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVHSTL output driver circuit and termination are shown in Figure 7.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load.

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = (V_{OH\_MAX}/R_L) * (V_{DD\_MAX} - V_{OH\_MAX})$$

$$Pd\_L = (V_{OL\_MAX}/R_L) * (V_{DD\_MAX} - V_{OL\_MAX})$$

$$Pd_H = (1.0V/50\Omega) * (3.465V - 1.0V) = 49.3mW$$
  
 $Pd_L = (0.4V (50\Omega) * (3.465V - 0.4V) = 24.52mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **73.82mW** 

Low Skew, 1-to-2 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER

## RELIABILITY INFORMATION

## Table 7. $\boldsymbol{\theta}_{\text{JA}} \text{vs. A} \text{ir Flow Table}$

## $\theta_{\text{JA}}$ by Velocity (Linear Feet per Minute)

 0
 200
 500

 Single-Layer PCB, JEDEC Standard Test Boards
 153.3°C/W
 128.5°C/W
 115.5°C/W

 Multi-Layer PCB, JEDEC Standard Test Boards
 112.7°C/W
 103.3°C/W
 97.1°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS85211I-03 is: 411



## PACKAGE OUTLINE - M SUFFIX





TABLE 8. PACKAGE DIMENSIONS

| CVMDOL | Millin  | neters  |
|--------|---------|---------|
| SYMBOL | MINIMUN | MAXIMUM |
| N      | 8       | 3       |
| А      | 1.35    | 1.75    |
| A1     | 0.10    | 0.25    |
| В      | 0.33    | 0.51    |
| С      | 0.19    | 0.25    |
| D      | 4.80    | 5.00    |
| E      | 3.80    | 4.00    |
| е      | 1.27 [  | BASIC   |
| Н      | 5.80    | 6.20    |
| h      | 0.25    | 0.50    |
| L      | 0.40    | 1.27    |
| α      | 0°      | 8°      |

Reference Document: JEDEC Publication 95, MS-012



# Low Skew, 1-to-2 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER

#### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                      | Count       | Temperature   |
|-------------------|----------|------------------------------|-------------|---------------|
| ICS85211AMI-03    | 5211Al03 | 8 lead SOIC                  | 96 per tube | -40°C to 85°C |
| ICS85211AMI-03T   | 5211Al03 | 8 lead SOIC on Tape and Reel | 2500        | -40°C to 85°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.



# Low Skew, 1-to-2 Differential-to-LVHSTL Fanout Buffer

| REVISION HISTORY SHEET |       |      |                                                                                                 |        |  |  |
|------------------------|-------|------|-------------------------------------------------------------------------------------------------|--------|--|--|
| Rev                    | Table | Page | Description of Change                                                                           | Date   |  |  |
|                        | T4A   | 3    | Power Supply table, changed maximum I <sub>DD</sub> spec to 50mA from 40mA.                     |        |  |  |
| В                      |       | 8    | Power Considerations, changed I <sub>DD_MAX</sub> to 50mA from 40mA and recalculated equations. | 4/8/03 |  |  |
|                        |       |      |                                                                                                 |        |  |  |
|                        |       |      |                                                                                                 |        |  |  |
|                        |       |      |                                                                                                 |        |  |  |
|                        |       |      |                                                                                                 |        |  |  |