# CMOS Quad True/Complement Buffer #### High Voltage Types (20-Volt Rating) complement buffers consisting of n- and p-channel units having low channel resistance and high current (sourcing and sinking) capability. The CD4041UB is intended for use as a buffer, line driver, or CMOS-to-TTL driver, it can be used as an ultra-low power resistor-network driver for A/D and D/A conversion, as a transmission-line driver, and in other applications where high noise immunity and low power dissipation are primary design requirements. The CD4041UB types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes). # **CD4041UB Types** #### Features: - Balanced sink and source current; approximately 4 times standard "B" drive - Equalized delay to true and complement outputs - 100% tested for quiescent current at 20 V - Maximum input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V and 25°C - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" # B 6 4 G G-B 5 H G-B 5 H G-B 5 H G-B 6 K K-C 9 L T-C 1 M-D 12 N T-D 12 N T-D 12 N T-D 12 N T-D 14 92CS-20034R1 #### Applications: - High current source/sink driver - CMOS-to-DTL/TTL Converter Buffer - Display driver - MOS clock driver - Resistor network driver (Ladder or weighted R) - Buffer - Transmission line driver 92CS-20755R1 # TOP VIEW TERMINAL ASSIGNMENT Fig.1 - Schematic diagram 1 of 4 buffers. # MAXIMUM RATINGS, Absolute-Maximum Values: | DO OUT ET-VOLINGE MANGE, (VDD) | | |------------------------------------------------------------------------|--------------------------------------| | Voltages referenced to VSS Terminal) | | | INPUT VOLTAGE RANGE, ALL INPUTS | -0.5V to Vpp +0.5V | | DC INPUT CURRENT, ANY ONE INPUT | ±10mA | | POWER DISSIPATION PER PACKAGE (PD): | | | For T <sub>A</sub> = -55°C to +100°C | 500mW | | For TA = +100°C to +125°C | Derate Linearity at 12mW/°C to 200mW | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | • | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Packa | age Types) 100mW | | OPERATING-TEMPERATURE RANGE (TA) | 55°C to +125°C | | STORAGE TEMPERATURE RANGE (Tstg) | 65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s | s max +265°C | | | | #### **RECOMMENDED OPERATING CONDITIONS** For maximum reliability, nominal operating conditions should be selected so that operation is always within the following range: | CHARACTERISTIC | LIN | LIMITS | | | | | |------------------------------------------------------------------|------|--------|---|--|--|--| | | Min. | Max. | | | | | | Supply-Voltage Range (For TA=Full Package-<br>Temperature Range) | 3 | 18 | V | | | | Fig.2 - Typical output low (sink) current characteristics. Fig.3 — Minimum low (sink) current characteristics. Fig.4 — Typical output high (source) current characteristics. Copyright @ 2003, Texas Instruments Incorporated # CD4041UB Types # 查询"CD4041UB-MIL"供应商 #### STATIC ELECTRICAL CHARACTERISTICS | | | | | | | | | | | | 1.14 | |-------------------------------------------|----------------|--------|----------|---------------------------------------|------|-------|------|-------|------------|------------------------------------------------|----------------| | | | | | 45. | | | .÷ | | : | | · | | CHARAC- | CONE | OITION | IS | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | | TERISTIC | v <sub>o</sub> | VIN | $v_{DD}$ | | | | | | +25 | | | | | (V) | (V) | (V) | <b>–55</b> | -40 | +85 | +125 | Min. | Тур. | Max. | | | Quiescent | _ | 0,5 | 5 | 1 | 1 | 30 | 30 | - | 0.02 | . 1 | | | Device | | 0,10 | 10 | 2 | .2 | 60 | 60 | _ | 0.02 | 2 | μА | | Current | | 0,15 | 15 | 4 | . 4 | 120 | 120 | 1 | 0.02 | 4 | μ^ | | DD Max. | | 0,20 | 20 | 20 | 20 | 600 | 600 | _ | 0.04 | 20 | | | Output Low | | | | | | | | | | | | | (Sink) | 0.4 | 0,5 | 5 | 2.1 | 1.8 | 1.3 | 1.2 | 1.6 | 3.2 | | | | Current, | 0.5 | 0,10 | 10 | 6.25 | 5.6 | 4 | 3.5 | 5 | 10 | [ <u>, </u> | | | IOL Min. | 1.5 | 0,15 | 15 | 24 | 23 | 15.5 | 13 | 19 | 38 | - | mA | | Output High | 4.6 | 0,5 | 5 | -2.1 | -1.8 | -1.3 | -1.2 | -1.6 | -3.2 | = | '''' | | (Source) | 2.5 | 0,5 | 5 | -8.4 | -6.7 | -5.3 | -4.6 | -6.4 | -12.8 | <u> </u> | | | Current, | 9.5 | 0,10 | 10 | -6.25 | -5.6 | -4 | -3.5 | -5 | <b>–10</b> | _ | | | I <sub>OH</sub> Min. | 13.5 | 0,15 | 15 | -24 | -23 | -15.5 | -13 | -19 | -38 | _ | | | Output Volt- | | | | | | | | | | | | | age: | | 0,5 | 5 | | 0.0 | | | | 0. | 0.05 | | | Low-Level, | | 0,10 | 10 | | 0.0 | )5 | | _ | 0 | 0.05 | | | V <sub>OL</sub> Max. | _ | 0,15 | 15 | | 0.0 | )5 | | _ | 0 | 0.05 | ] <sub>v</sub> | | Output Volt- | | | | | | | | | | | 1 * | | age: | - | 0,5 | 5 | | 4.9 | 95 | | 4.95 | 5 | - | | | High-Level, | | 0,10 | 10 | | 9.9 | 95 | 1. 1 | 9.95 | 10 | | l | | V <sub>OH</sub> Min. | _ | 0,15 | 15 | | 14. | 95 | | 14.95 | 15 | - | ] | | Input Low | 0.5,4.5 | _ | 5 | | -1 | I | | - | _ | 1 | | | Voltage, | 1,9 | - | 10 | | - 2 | 2 | | _ | | 2 | ] | | V <sub>IL</sub> Max, | 1.5,13.5 | — | 15 | | 2 | .5 | | - | _ | 2.5 | . v | | Input High | 0.5,4.5 | - | 5 | | | ļ | | 4 | _ | - | 1 v | | Voltage, | 1,9 | _ | 10 | | 8 | 3 | | 8 | _ | _ | ] | | V <sub>IH</sub> Min. | 1.5,13.5 | _ | 15 | | 12. | 5 | | 12.5 | _ | - | | | Input<br>Current,<br>I <sub>IN</sub> Max. | - | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10-5 | ±0.1 | μΑ | # DYNAMIC ELECTRICAL CHARACTERISTICS at TA = 25°C, Input t, tf = 20 ns, CL = 50 pF, RL = 200 k $\Omega$ | | COND | ITIONS | LII | | | |-------------------------|------|--------------------------|------|------|-------| | CHARACTERISTIC | | V <sub>DD</sub><br>Volts | Тур. | Max. | UNITS | | Propagation Delay Time: | | 5 | 60 | 120 | | | tPHL, | | 10 | 35 | 70 | ns | | tPLH . | | 15 | 25 | 50 | 1 . | | | | 5 | 40 | 80 | | | Transition Time THL. | | 10 | 20 | 40 | ns | | πьн | 1 | 15 | 15 | 30 | | | Input Capacitance CIN | Any | Input | 15 | 22.5 | pF | Fig.5 - Minimum output high (source) current characteristics. Fig.6 — Typical propagation delay time vs. load capacitance. Fig.7 - Typical transition time vs. load capacitance. Fig.8 — Minimum and maximum transfer characteristics — true output. #### CD4041UB Types # 查询"CD4041UB-MIL"供应商 Fig.9 — Minimum and maximum transfer characteristics — complement output, Fig. 11 — Typical power dissipation vs frequency per output pair. Fig.13 - Input voltage test circuit. Fig. 10 — Typical power dissipation vs. input rise & fall time per output pair. Fig. 12 - Quiescent device current test circuit. Fig. 14 - Input-leakage-current test circuit. #### Dimensions and pad layout for the CD4041UBH Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated Grid graduations are in mils ( $10^{-3}$ inch). 11-Nov-2009 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | CD4041UBE | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD4041UBEE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD4041UBF | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | | CD4041UBF3A | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | | CD4041UBM | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBM96 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBM96E4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBM96G4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBME4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBMG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBMT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBMTE4 | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBMTG4 | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBPWE4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBPWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4041UBPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. #### PACKAGE OPTION ADDENDUM 查询"CD4041UB-MIL"供应商 11-Nov-2009 package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 6-Aug-2010 #### TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Г | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4041UBM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4041UBMT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4041UBPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | 6-Aug-2010 #### \*All dimensions are nominal | 7 til diritoriororio are riermitar | | | | | | | | |------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | CD4041UBM96 | SOIC | D | 14 | 2500 | 346.0 | 346.0 | 33.0 | | CD4041UBMT | SOIC | D | 14 | 250 | 346.0 | 346.0 | 33.0 | | CD4041UBPWR | TSSOP | PW | 14 | 2000 | 346.0 | 346.0 | 29.0 | # J (R-GDIP-T\*\*) ### CERAMIC DUAL IN-LINE PACKAGE 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G14) #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### PW (R-PDSO-G\*\*) #### • #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | power.ti.com | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps |