

www.ti.com SBVS149 – SEPTEMBER 2010

# Quad Supply Voltage Supervisors with Programmable Delay and Watchdog Timer

Check for Samples: TPS386000-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- 4 Complete SVS Modules on 1 Silicon Platform
- Programmable Delay Time: 1.4ms to 10s
- Very Low Quiescent Current: 12μA typ
- Threshold Accuracy: 0.25% typ
- SVS-1: Manual Reset (MR) Input
- SVS-1,2,3: Adjustable Threshold Down to 0.4V
- SVS-4: Adjustable Threshold at Any Positive/Negative Voltage with VREF (1.2V)
- SVS-4: Window Comparator
- Watchdog Timer with Dedicated Output
- Well-Controlled RESETn Output During Power-Up
- Open-Drain RESETn and WDO
- Package: 4mm x 4mm, 20-pin QFN

#### DESCRIPTION

The TPS386000-Q1 family of voltage supervisors can monitor four power rails that are greater than 0.4V and one power rail less than 0.4V (including negative voltage) with a 0.25% (typical) threshold accuracy. Each of the four supervisory circuits (SVS-n) assert a RESETn or RESETn output signal when the SENSEm input voltage drops below the programmed threshold. With external resistors, the threshold of each SVS-n can be programmed (where n = 1, 2, 3, 4 and m = 1, 2, 3, 4L, 4H).

Each SVS-n has a programmable delay before releasing RESETn or RESETn, and the delay time can be set from 1.4ms to 10s through the CTn pin connection. Only SVS-1 has an active-low manual reset (MR) input; a logic-low input to MR asserts RESET1 or RESET1.

SVS-4 monitors the threshold window using two comparators. The extra comparator can be configured as a fifth SVS to monitor negative voltage with voltage reference output VREF.

The TPS386000-Q1 has a very low quiescent current of  $12\mu A$  (typical) and is available in a small, 4mm x 4mm, QFN-20 package.



Figure 1. TPS386000-Q1 Typical Application Circuit

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

df.dzsc.com



#### SBXS1台+FERTEMBER 2010 1 1/共成帝

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT          | DESCRIPTION            | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR <sup>(2)</sup> | TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | TRANSPORT<br>MEDIA,<br>QUANTITY |
|------------------|------------------------|------------------|--------------------------------------|----------------------|--------------------|---------------------------------|
| TPS386000QRGPRQ1 | Open-drain, active low | VQFN-20          | RGP                                  | -40°C to +125°C      | TPS386000Q         | Reel, 3000                      |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### **ABSOLUTE MAXIMUM RATINGS(1)**

Over operating junction temperature range, unless otherwise noted.

|                                                                                                                                                                                                                                                                                     | TPS386000-Q1                  | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|
| Input voltage range, V <sub>VCC</sub>                                                                                                                                                                                                                                               | -0.3 to 7.0                   | V    |
| CT pin voltage range, V <sub>CT1</sub> , V <sub>CT2</sub> , V <sub>CT3</sub> , V <sub>CT4</sub>                                                                                                                                                                                     | $-0.3$ to $V_{VCC} + 0.3$     | V    |
| Other voltage ranges: V <sub>RESET1</sub> , V <sub>RESET2</sub> , V <sub>RESET3</sub> , V <sub>RESET4</sub> , V <sub>MR</sub> , V <sub>SENSE1</sub> , V <sub>SENSE2</sub> , V <sub>SENSE3</sub> , V <sub>SENSE4L</sub> , V <sub>SENSE4L</sub> , V <sub>WDI</sub> , V <sub>WDO</sub> | -0.3 to 7.0                   | V    |
| RESETn , RESETn, WDO, WDO, VREF pin current                                                                                                                                                                                                                                         | 5                             | mA   |
| Continuous total power dissipation                                                                                                                                                                                                                                                  | See Thermal Information Table |      |
| Operating virtual junction temperature range, T <sub>J</sub> <sup>(2)</sup>                                                                                                                                                                                                         | -40 to +150                   | °C   |
| Operating ambient temperature range                                                                                                                                                                                                                                                 | -40 to +125                   | °C   |
| Storage temperature range, T <sub>STG</sub>                                                                                                                                                                                                                                         | -65 to +150                   | °C   |
| Latch-up performance meets 100mA per AEC-Q100 Class I                                                                                                                                                                                                                               |                               |      |

<sup>(1)</sup> Stresses beyond those listed under the Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_1 = T_A$ .

#### THERMAL INFORMATION

|               |                                              | TPS386000-Q1 |       |
|---------------|----------------------------------------------|--------------|-------|
|               | THERMAL METRIC <sup>(1)</sup>                | RGP PACKAGE  | UNITS |
|               |                                              | 20 PINS      |       |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance       | 50.8         |       |
| JCtop         | Junction-to-case (top) thermal resistance    | 1.5          |       |
| ЭЈВ           | Junction-to-board thermal resistance         | 21.0         | °C/W  |
| /JT           | Junction-to-top characterization parameter   | 42.8         | *C/VV |
| √JВ           | Junction-to-board characterization parameter | 8.8          |       |
| JCbot         | Junction-to-case (bottom) thermal resistance | 21.2         |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

<u>₩豐梅♥▼PS386000 Q1"供应商</u>

SBVS149-SEPTEMBER 2010

#### **ELECTRICAL CHARACTERISTICS**

Over the operating temperature range of  $T_J = -40^{\circ}\text{C}$  to +125°C, 1.8V <  $V_{VCC}$  < 6.5V,  $R_{RESETn}$  (n = 1, 2, 3, 4) = 100k $\Omega$  to  $V_{VCC}$ ,  $C_{RESETn}$  (n = 1, 2, 3, 4L, 4H) = 50pF to GND,  $R_{WDO}$  = 100k $\Omega$  to  $V_{VCC}$ ,  $C_{WDO}$  = 50pF to GND,  $V_{MR}$  = 100k $\Omega$  to  $V_{VCC}$ , WDI = GND, and CTn (n = 1, 2, 3, 4) = open, unless otherwise noted. Typical values are at  $T_J$  = +25°C.

| PARAMETER            |                                       |                             | TEST CONDITIONS                                                                                                     | MIN                 | TYP   | MAX                 | UNIT |
|----------------------|---------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|-------|---------------------|------|
| V <sub>VCC</sub>     | Input supply range                    |                             |                                                                                                                     | 1.8                 |       | 6.5                 | V    |
| 1                    | Supply current (current into VCC pin) |                             | V <sub>VCC</sub> = 3.3V, RESETn or RESETn not asserted, WDI toggling <sup>(1)</sup> , no output load, and VREF open |                     | 11    | 19                  | μА   |
| l <sub>vcc</sub>     | Supply current (curre                 | ent into voc pin)           | V <sub>VCC</sub> = 6.5V, RESETn or RESETn not asserted, WDI toggling <sup>(1)</sup> , no output load, and VREF open |                     | 13    | 22                  | μΑ   |
|                      | Power-up reset volta                  | ge <sup>(2)(3)</sup>        | $V_{OL}$ (max) = 0.2V, $I_{RESETn}$ = 15 $\mu$ A                                                                    |                     |       | 0.9                 | V    |
| $V_{\text{ITN}}$     | Negative-going input                  | threshold voltage           | SENSE1, SENSE2, SENSE3, SENSE4L                                                                                     | 396                 | 400   | 404                 | mV   |
| $V_{ITP}$            | Positive-going input                  | threshold voltage           | SENSE4H                                                                                                             | 396                 | 400   | 404                 | mV   |
| $V_{HYSN}$           | Hysteresis (positive-                 | going) on V <sub>ITN</sub>  | SENSE1, SENSE2, SENSE3, SENSE4L                                                                                     |                     | 3.5   | 10                  | mV   |
| $V_{HYSP}$           | Hysteresis (negative                  | -going) on V <sub>ITP</sub> | SENSE4H                                                                                                             |                     | 3.5   | 10                  | mV   |
| I <sub>SENSE</sub>   | Input current at SEN                  | SEm pin                     | V <sub>SENSEm</sub> = 0.42V                                                                                         | -25                 | ±1    | +25                 | nA   |
|                      | CTn pin charging                      | CT1                         | $C_{CT1} > 220pF, V_{CT1} = 0.5V^{(4)}$                                                                             | 245                 | 300   | 355                 | nΑ   |
| I <sub>CT</sub>      | current                               | CT2, CT3, CT4               | $C_{CTn} > 220pF, V_{CTn} = 0.5V^{(4)}$                                                                             | 235                 | 300   | 365                 | nA   |
| V <sub>TH(CTn)</sub> | CTn pin threshold                     |                             | C <sub>CTn</sub> > 220pF                                                                                            | 1.180               | 1.238 | 1.299               | V    |
| V <sub>IL</sub>      | MR and WDI logic lo                   | w input                     |                                                                                                                     | 0                   |       | 0.3V <sub>VCC</sub> | V    |
| V <sub>IH</sub>      | MR and WDI logic hi                   | gh input                    |                                                                                                                     | 0.7V <sub>VCC</sub> |       |                     | V    |
|                      | Low-level RESETn or RESETn output     |                             | I <sub>OL</sub> = 1mA                                                                                               |                     |       | 0.4                 | V    |
| $V_{OL}$             | voltage                               | r RESETH OUTPUT             | SENSEn = 0V, 1.3V < V <sub>VCC</sub> < 1.8V,<br>I <sub>OL</sub> = 0.4mA <sup>(2)</sup>                              |                     |       | 0.3                 | V    |
|                      | Low-level WDO outp                    | ut voltage                  | I <sub>OL</sub> = 1mA                                                                                               |                     |       | 0.4                 | V    |
| I <sub>LKG</sub>     | RESETn, RESETn, Neakage current       | WDO, and WDO                | V <sub>RESETn</sub> = 6.5V, RESETn, RESETn, WDO, and WDO are logic high                                             | -300                |       | 300                 | nA   |
| $V_{REF}$            | Reference voltage or                  | utput                       | 1μA < I <sub>VREF</sub> < 0.2mA (source only, no sink)                                                              | 1.18                | 1.20  | 1.22                | V    |
| C <sub>IN</sub>      | Input pin capacitance                 |                             | CTn: 0V to V <sub>VCC</sub> , other pins: 0V to 6.5V                                                                |                     | 5     |                     | pF   |
| t <sub>W</sub>       | Input pulse width to SENSEm and MR    |                             | SENSEm: $1.05V_{ITN} \rightarrow 0.95V_{ITN}$ or $0.95V_{ITP} \rightarrow 1.05V_{ITP}$                              |                     | 4     |                     | μS   |
| ••                   | pins                                  |                             | $\overline{\text{MR}}$ : $0.7V_{\text{CC}} \rightarrow 0.3V_{\text{VCC}}$                                           |                     | 1     |                     | ns   |
|                      | DECET: ** DECET:                      | dalatiaa.a                  | CTn = open                                                                                                          | 14                  | 20    | 24                  | ms   |
| t <sub>D</sub>       | RESETn or RESETn                      | i delay time                | CTn = V <sub>VCC</sub>                                                                                              | 225                 | 300   | 375                 | ms   |
| t <sub>WDT</sub>     | Watchdog timer time                   | out period                  | Start from RESET1 or RESET1 release or last WDI transition                                                          | 450                 | 600   | 750                 | ms   |

<sup>(1)</sup> Toggling WDI for a period less than  $t_{\text{WDT}}$  negatively affects  $I_{\text{VCC}}$ .

<sup>(2)</sup> These specifications are beyond the recommended V<sub>VCC</sub> range, and only define RESETn or RESETn output performance during VCC ramp up.

<sup>(3)</sup> The lowest supply voltage ( $V_{VCC}$ ) at which RESETn or RESETn becomes active;  $t_{RISE}(VCC) \ge 15\mu s/V$ .

<sup>(4)</sup> CTn (where n = 1, 2, 3, or 4) are constant current charging sources working from a range of 0V to  $V_{TH(CTn)}$ , and the device is tested at  $V_{CTn} = 0.5V$ . For  $I_{CT}$  performance between 0V and  $V_{TH(CTn)}$ , see Figure 23.



## **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. TPS386000

<u>₩豐梅們PS386000 Q1"供应商</u>

### **PIN CONFIGURATIONS**



#### **PIN ASSIGNMENTS**

| PII           | N     |                                                                                                                                                                                                                                                                                                                      |                                                                                                                     |  |
|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| NAME          | NO.   | DESCRIPTION                                                                                                                                                                                                                                                                                                          |                                                                                                                     |  |
| VCC           | 14    | Supply voltage. Connecting a 0.1μF ceramic capacitor close to this pin is recommended.                                                                                                                                                                                                                               |                                                                                                                     |  |
| GND           | 12    | Ground                                                                                                                                                                                                                                                                                                               |                                                                                                                     |  |
| SENSE1        | 10    | Monitor voltage input to SVS-1                                                                                                                                                                                                                                                                                       | When the voltage at this terminal drops below the threshold voltage ( $V_{\rm ITN}$ ), RESET1 is asserted.          |  |
| SENSE2        | 9     | Monitor voltage input to SVS-2                                                                                                                                                                                                                                                                                       | When the voltage at this <u>terminal</u> drops below the threshold voltage $(V_{ITN})$ , <u>RESET2</u> is asserted. |  |
| SENSE3        | 8     | Monitor voltage input to SVS-3                                                                                                                                                                                                                                                                                       | When the voltage at this <u>terminal</u> drops below the threshold voltage ( $V_{ITN}$ ), RESET3 is asserted.       |  |
| SENSE4L       | 7     | Falling monitor voltage input to SVS-4. When the voltage at this terminal drops below the threshold voltage (V <sub>ITN</sub> ), RESET4 or RESET4 is asserted.                                                                                                                                                       |                                                                                                                     |  |
| SENSE4H       | 6     | Rising monitor voltage input to SVS-4. When the voltage at this terminal exceeds the threshold voltage $(V_{ITP})$ , RESET4 or RESET4 is asserted. This pin can also be used to monitor the negative voltage rail in combination with VREF pin.                                                                      |                                                                                                                     |  |
| CT1           | 5     | Reset delay programming pin for SVS-1                                                                                                                                                                                                                                                                                | Connecting this pin to VCC through a $40k\Omega$ to                                                                 |  |
| CT2           | 4     | Reset delay programming pin for SVS-2                                                                                                                                                                                                                                                                                | 200kΩ resistor, or leaving it open, selects a fixed delay time (see the Electrical Characteristics).                |  |
| CT3           | 3     | Reset delay programming pin for SVS-3                                                                                                                                                                                                                                                                                | Connecting a capacitor > 220pF between this pin                                                                     |  |
| CT4           | 2     | Reset delay programming pin for SVS-4                                                                                                                                                                                                                                                                                | and GND selects the programmable delay time (see the Reset Delay Time section).                                     |  |
| VREF          | 13    | Reference voltage output. By connecting a resistor network between this pin and the negative power rail, SENSE4H can monitor the negative power rail. This pin is intended to only source current into resistor(s). Do not connect only capacitors and do not connect resistor(s) to a higher voltage than this pin. |                                                                                                                     |  |
| MR            | 1     | Manual reset input for SVS-1. Logic low level of this pin asserts RESET1 or RESET1.                                                                                                                                                                                                                                  |                                                                                                                     |  |
| WDI           | 20    | Watchdog timer (WDT) trigger input. Inputting either a positive or negative logic edge every 610ms (typ) prevents WDT time out at the WDO or WDO pin. Timer starts from releasing event of RESET1 or RESET1.                                                                                                         |                                                                                                                     |  |
| NC            | 11    | Not connected. It is recommended to connect this pin to the GND pin (pin 12), which is next to this pin.                                                                                                                                                                                                             |                                                                                                                     |  |
| (Thermal Pad) | (PAD) | This is the IC substrate. This pad must be conthe printed circuit board (PCB).                                                                                                                                                                                                                                       | nnected only to GND or to the floating thermal pattern on                                                           |  |



www.ti.com

### **PIN ASSIGNMENTS (continued)**

| PIN    |     |                                                                                                                                                                                                   |                                                                                         |
|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| NAME   | NO. |                                                                                                                                                                                                   | DESCRIPTION                                                                             |
| RESET1 | 15  | Active low reset output of SVS-1                                                                                                                                                                  | RESETn is an open-drain output pin. When                                                |
| RESET2 | 16  | Active low reset output of SVS-2                                                                                                                                                                  | RESETn is asserted, this pin remains in a low-impedance state. When RESETn is released. |
| RESET3 | 17  | Active low reset output of SVS-3                                                                                                                                                                  | this pin goes to a high-impedance state after the                                       |
| RESET4 | 18  | Active low reset output of SVS-4                                                                                                                                                                  | delay time programmed by CTn.                                                           |
| WDO    | 19  | Watchdog timer output. This is an open-drain output pin. When WDT times out, this pin goes to a low-impedance state to GND. If there is no WDT timeout, this pin stays in a high-impedance state. |                                                                                         |

**"≝街°TPS386000 Q1"供应商** 

#### **TYPICAL CHARACTERISTICS**

At  $T_A = +25$ °C, and  $V_{CC} = 3.3$ V, unless otherwise noted.



TPS386000-Q1
RESETn TIMEOUT PERIOD vs TEMPERATURE (CTn = Open)



Figure 5.

# TPS386000-Q1 RESETn TIMEOUT PERIOD vs TEMPERATURE (CTn = 0.1µF)



# TPS386000-Q1 RESETn TIMEOUT Period vs CTn



Figure 4.

# TPS386000-Q1 RESETn TIMEOUT PERIOD vs TEMPERATURE (CTn = V<sub>CC</sub>)



Figure 6.

# TPS386000-Q1 WDO TIMEOUT PERIOD vs TEMPERATURE



Figure 8.



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C, and  $V_{CC} = 3.3$ V, unless otherwise noted.

#### TPS386000-Q1 SENSEn MINIMUM PULSE WIDTH vs SENSEn THRESHOLD OVERDRIVE VOLTAGE



Figure 9.

TPS386000-Q1 SENSE2 THRESHOLD VOLTAGE vs TEMPERATURE



Figure 11.

TPS386000-Q1
SENSE4L THRESHOLD VOLTAGE vs TEMPERATURE



Figure 13.

# TPS386000-Q1 SENSE1 THRESHOLD VOLTAGE vs TEMPERATURE



Figure 10.

TPS386000-Q1
SENSE3 THRESHOLD VOLTAGE vs TEMPERATURE



Figure 12.

#### TPS386000-Q1 SENSE4H THRESHOLD VOLTAGE vs TEMPERATURE



Figure 14.



<u>₩豐梅們PS386000 Q1"供应商</u>

#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C, and  $V_{CC} = 3.3$ V, unless otherwise noted.

#### **OUTPUT VOLTAGE LOW vs OUTPUT CURRENT**



Figure 15.

#### Ciarra 4E

#### **OUTPUT VOLTAGE HIGH vs OUTPUT CURRENT**



Figure 17.

# TPS386000-Q1 $V_{REF}$ OUTPUT LOAD REGULATION ( $V_{CC} = 1.8V$ )



Figure 19.

#### **OUTPUT VOLTAGE LOW AT 1mA vs TEMPERATURE**



Figure 16.

#### **OUTPUT VOLTAGE HIGH AT 1mA vs TEMPERATURE**



Figure 18.

# TPS386000-Q1 $V_{REF}$ OUTPUT LOAD REGULATION ( $V_{CC}$ = 3.3V)



Figure 20.



### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C, and  $V_{CC} = 3.3$ V, unless otherwise noted.



Figure 21.



Figure 22.

# TPS386000-Q1 CT1 TO CT4 PIN CHARGING CURRENT vs TEMPERATURE OVER CT PIN VOLTAGE



**資物。TPS386000 Q1"供应商** 

SBVS149-SEPTEMBER 2010

#### PARAMETRIC MEASUREMENT INFORMATION

#### **TEST CIRCUIT**



Figure 24.

#### GENERAL DESCRIPTION

The TPS386000-Q1 multi-channel supervisory device family combines four complete SVS function sets into one IC. The design of each SVS channel is based on the single-channel supervisory device series, TPS3808. The TPS386000-Q1 is designed to assert RESETn or RESETn signals, as shown in Table 1, Table 2, Table 3, and Table 4. The RESETn or RESETn outputs remain asserted during

user-configurable delay time after the event of reset release (see the Reset Delay Time section). Each SENSEm (m = 1, 2, 3, 4L) pin can be set to any voltage threshold above 0.4V using an external resistor divider. The SENSE4H pin can be used for any overvoltage detection greater than 0.4V, or for negative voltage detection using an external resistor divider (see the Sensing Voltage Less Than 0.4V section). A broad range of voltage threshold and reset delay time adjustments can be supported, allowing these devices to be used in a wide array of applications.

Table 1. SVS-1 Truth Table

|                       |                           | OUTPUT        |                            |
|-----------------------|---------------------------|---------------|----------------------------|
| CONI                  | DITION                    | TPS386000-Q1  | STATUS                     |
| MR = Low              | SENSE1 < V <sub>ITN</sub> | RESET1 = Low  | Reset asserted             |
| $\overline{MR} = Low$ | SENSE1 > V <sub>ITN</sub> | RESET1 = Low  | Reset asserted             |
| MR = High             | SENSE1 < V <sub>ITN</sub> | RESET1 = Low  | Reset asserted             |
| MR = High             | SENSE1 > V <sub>ITN</sub> | RESET1 = High | Reset released after delay |

Table 2. SVS-2 Truth Table

|                           | OUTPUT        |                            |
|---------------------------|---------------|----------------------------|
| CONDITION                 | TPS386000-Q1  | STATUS                     |
| SENSE2 < V <sub>ITN</sub> | RESET2 = Low  | Reset asserted             |
| SENSE2 > V <sub>ITN</sub> | RESET2 = High | Reset released after delay |

Copyright © 2010, Texas Instruments Incorporated



www.ti.com

#### Table 3. SVS-3 Truth Table

|                           | OUTPUT        |                            |
|---------------------------|---------------|----------------------------|
| CONDITION                 | TPS386000-Q1  | STATUS                     |
| SENSE3 < V <sub>ITN</sub> | RESET3 = Low  | Reset asserted             |
| SENSE3 > V <sub>ITN</sub> | RESET3 = High | Reset released after delay |

#### Table 4. SVS-4 Truth Table

|                            |                            | OUTPUT        |                            |
|----------------------------|----------------------------|---------------|----------------------------|
| CONI                       | DITION                     | TPS386000-Q1  | STATUS                     |
| SENSE4L < V <sub>ITN</sub> | SENSE4H > V <sub>ITP</sub> | RESET4 = Low  | Reset asserted             |
| SENSE4L < V <sub>ITN</sub> | SENSE4H < V <sub>ITP</sub> | RESET4 = Low  | Reset asserted             |
| SENSE4L > V <sub>ITN</sub> | SENSE4H > V <sub>ITP</sub> | RESET4 = Low  | Reset asserted             |
| SENSE4L > V <sub>ITN</sub> | SENSE4H < V <sub>ITP</sub> | RESET4 = High | Reset released after delay |

## Table 5. Watchdog Timer (WDT) Truth Table

|      | CONDITION |                     |                               |                                       |                        |  |
|------|-----------|---------------------|-------------------------------|---------------------------------------|------------------------|--|
| WDO  | WDO       | RESET1 OR<br>RESET1 | WDI PULSE INPUT               | TPS386000-Q1                          | STATUS                 |  |
| Low  | High      | Asserted            | Toggling                      | $\overline{\text{WDO}} = \text{low}$  | Remains in WDT timeout |  |
| Low  | High      | Asserted            | 610ms after last WDI↑ or WDI↓ | $\overline{\text{WDO}} = \text{low}$  | Remains in WDT timeout |  |
| Low  | High      | Released            | Toggling                      | $\overline{\text{WDO}} = \text{low}$  | Remains in WDT timeout |  |
| Low  | High      | Released            | 610ms after last WDI↑ or WDI↓ | $\overline{\text{WDO}} = \text{low}$  | Remains in WDT timeout |  |
| High | Low       | Asserted            | Toggling                      | $\overline{\text{WDO}} = \text{high}$ | Normal operation       |  |
| High | Low       | Asserted            | 610ms after last WDI↑ or WDI↓ | $\overline{\text{WDO}} = \text{high}$ | Normal operation       |  |
| High | Low       | Released            | Toggling                      | WDO = high                            | Normal operation       |  |
| High | Low       | Released            | 610ms after last WDI↑ or WDI↓ | WDO = low                             | Enters WDT timeout     |  |

Submit Documentation Feedback



<u>₩雪梅門PS386000 Q1"供应商</u>

#### SBVS149-SEPTEMBER 2010

#### RESET OUTPUT

In a typical TPS386000-Q1 application, RESETn or RESETn outputs are connected to the reset input of a processor (DSP, CPU, FPGA, ASIC, etc.), or connected to the enable input of a voltage regulator (DC-DC, LDO, etc.)

The TPS386000-Q1 provides open-drain reset outputs. Pull-up resistors must be used to hold these lines high when RESETn is not asserted, or when RESETn is asserted. By connecting pull-up resistors to the proper voltage rails (up to 6.5V), RESETn or RESETn output nodes can be connected to the other devices at the correct interface voltage levels. The pull-up resistor should be no smaller than  $10k\Omega$ because of the safe operation of the output transistors. By using wired-OR logic, any combination of RESETn can be merged into one logic signal.

The TPS386000-Q1 provides push-pull reset outputs. The logic high level of the outputs is determined by the VCC voltage. With this configuration, pull-up resistors are not required and some board area can be saved. However, all the interface logic levels should be examined. All RESETn or RESETn connections must be compatible with the VCC logic level.

The RESETn or RESETn outputs are defined for VCC voltage higher than 0.9V. To ensure that the target processor(s) are properly reset, the VCC supply input should be fed by the available power rail as early as possible in application circuits. Table 1, Table 2, Table 3, and Table 4 are truth tables that describe how the outputs are asserted or released. Figure 25, Figure 26, Figure 27, and Figure 28 show the SVS-n timing diagrams. When the condition(s) are met, the device changes the state of SVS-n from asserted to released after a user-configurable delay time. However, the transitions from released-state to asserted-state are performed almost immediately with

minimal propagation delay. Figure 27 describes relationship between threshold voltages (VITN and V<sub>HYSN</sub>) and SENSEm voltage; and all SVS-1, SVS-2, SVS-3, and SVS-4 have the same behavior of Figure 27.



NOTE: The TPS386000-Q1 is shown here using RESETn.

Figure 25. SVS-1 Timing Diagram



www.ti.com





NOTE: The TPS386000-Q1 is shown here using RESETn.

Figure 26. SVS-2 Timing Diagram

NOTE: The TPS386000-Q1 is shown here using RESETn.

Figure 27. SVS-3 Timing Diagram

Submit Documentation Feedback



<u>₩豐街•▼PS386000 Q1"供应商</u>



NOTE: The TPS386000-Q1 is shown here using RESETn.

Figure 28. SVS-4 Timing Diagram



NOTE: The TPS386000-Q1 is shown here using  $\overline{\text{RESETn}}$  and  $\overline{\text{WDO}}.$ 

Figure 29. WDT Timing Diagram



#### **SENSE INPUT**

The SENSEm inputs are pins that allow any system voltages to be monitored. If the voltage at the SENSE1, SENSE2, SENSE3, or SENSE4L pins drops below V<sub>ITN</sub>, then the corresponding reset outputs are asserted. If the voltage at the SENSE4H pin exceeds V<sub>ITP</sub>, then RESET4 or RESET4 is asserted. The comparators have a built-in hysteresis to ensure smooth reset output assertions and deassertions. Although not required in most cases, for extremely noise applications, it is good analog design practice to place a 1nF to 10nF bypass capacitor at the SENSEm input in order to reduce sensitivity to transients, layout parasitics, and interference between power rails monitored by this device. A typical connection of resistor dividers are shown in Figure 30. All the SENSEm pins can be used to monitor voltage rails down to 0.4V. Threshold voltages can be calculated by following equations:

$$VCC1_{target} = (1 + R_{S1H}/R_{S1L}) \times 0.4 (V)$$
 (1)

$$VCC2_{target} = (1 + R_{S2H}/R_{S2L}) \times 0.4 (V)$$
 (2)

$$VCC3_{target} = (1 + R_{S3H}/R_{S3L}) \times 0.4 (V)$$
 (3)

$$VCC4\_target1 = \{1 + R_{S4H}/\Re_{S4M} + R_{S4L}\} \times 0.4 \text{ (V)}$$
 (4)

$$VCC4\_target2 = \{1 + \Re_{S4H} + R_{S4M} / R_{S4L}\} \times 0.4 \text{ (V)}$$
 (5)

Where VCC4\_target1 is the undervoltage threshold, and VCC4\_target2 is the overvoltage threshold.

#### WINDOW COMPARATOR

The comparator at the SENSE4H pin has the opposite comparison polarity to the other SENSEm pins. In the configuration shown in Figure 30, this comparator monitors overvoltage of the VCC4 node; combined with the comparator at SENSE4L, SVS-4 forms a window comparator.

#### SENSING VOLTAGE LESS THAN 0.4V

By using voltage reference output VREF, the SVS-4 comparator can monitor negative voltage or positive voltage lower than 0.4V. Figure 1 shows this usage in an application circuit. SVS-4 monitors the positive and negative voltage power rail (for example, +15V and -15V supply to an op amp) and the RESET4 or RESET4 output status continues to be as described in Table 4. Note that  $R_{\rm S42H}$  is located at higher voltage position than  $R_{\rm S42L}$ . The threshold voltage calculations are shown in the following equations:

$$VCC41_{target} = (1 + R_{S41H}/R_{S41L}) \times 0.4 (V)$$
 (6)

$$VCC42\_target = (1 + R_{S42L}/R_{S42H}) \times 0.4 - R_{S42L}/R_{S42H} \times V_{RFF}$$
(7)

$$= 0.4 - R_{S42L}/R_{S42H} \times 0.8 \text{ (V)}$$
(8)



Figure 30. Typical Application Circuit (SVS-4: Window Comparator)

Submit Documentation Feedback

<u>₩營</u>梅門PS386000 Q1"供应商

SBVS149-SEPTEMBER 2010

#### **RESET DELAY TIME**

Each of the SVS-n channels can be configured independently in one of three modes. Table 6 describes the delay time settings.

**Table 6. Delay Timing Selection** 

| CTn CONNECTION   | DELAY TIME   |
|------------------|--------------|
| Pull-up to VCC   | 300ms (typ)  |
| Open             | 20 ms (typ)  |
| Capacitor to GND | Programmable |

To select the 300ms fixed delay time, the CTn pin should be pulled up to VCC using a resistor from  $40k\Omega$  to  $200k\Omega$ . Note that there is a pulldown transistor from CTn to GND that turns on every time the device powers on to determine and confirm CTn pin status; therefore, a direct connection of CTn to VCC causes a large current flow. To select the 20ms fixed delay time, the CTn pin should be left open. To program a user-defined adjustable delay time, an external capacitor must be connected between CTn and GND. The adjustable delay time can be calculated by the following equation:

$$C_{CT} (nF) = [t_{DELAY} (ms) - 0.5(ms)] \times 0.242$$
 (9)

Using this equation, a delay time can be set to between 1.4ms to 10s. The external capacitor should be greater than 220pF (nominal) so that the TPS386000-Q1 can distinguish it from an open CT pin. The reset delay time is determined by the time it takes an on-chip, precision 300nA current source to charge the external capacitor to 1.24V. When the RESETn or RESETn outputs are asserted, the corresponding capacitors are discharged. When the condition to release RESETn or RESETn occurs, the internal current sources are enabled and begin to charge the external capacitors. When the CTn voltage on a capacitor reaches 1.24V, the corresponding RESETn or RESETn pins released. Note that a low leakage type capacitor (such as ceramic) should be used, and that stray capacitance around this pin may cause errors in the reset delay time.

#### **MANUAL RESET**

The manual reset (MR) input allows external logic signal from other processors, logic circuits, and/or discrete sensors to initiate a device reset. Because MR is connected to SVS-1, the RESET1 or RESET1 pin is intended to be connected to processor(s) as a primary reset source. A logic low at MR causes RESET1 or RESET1 to assert. After MR returns to a logic high and SENSE1 is above its reset threshold,

RESET1 or RESET1 is released after the user-configured reset delay time. Note that unlike the TPS3808 series, the TPS386000-Q1 does not integrate an internal pull-up resistor between MR and VCC.

To control the  $\overline{\text{MR}}$  function from more than one logic signal, the logic signals can be combined by wired-OR into the  $\overline{\text{MR}}$  pin using multiple NMOS transistors and one pull-up resistor.

#### **WATCHDOG TIMER**

The TPS386000-Q1 provides a watchdog timer with a dedicated watchdog error output, WDO or WDO. The WDO or WDO output enables application board designers to easily detect and resolve the hang-up status of a processor. As with MR, the watchdog timer function of the device is also tied to SVS-1. Figure 29 shows the timing diagram of the WDT function. Once RESET1 or RESET1 is released, the internal watchdog timer starts its countdown. Inputting a logic level transition at WDI resets the internal timer count and the timer restarts the countdown. If the TPS386000-Q1 fails to receive any WDI rising or falling edge within the WDT period, the WDT times out and asserts WDO or WDO. After WDO or WDO is asserted, the device holds the status with the internal latch circuit. To clear this timeout status, a reset assertion of RESET1 or RESET is required. That is, a negative pulse to  $\overline{MR}$ , a SENSE1 voltage less than V<sub>ITN</sub>, or a VCC power-down is required.

To reset the processor by WDT timeout,  $\overline{\text{WDO}}$  can be combined with  $\overline{\text{RESET1}}$  by using the wired-OR with the TPS386000-Q1 option.

For legacy applications where the watchdog timer timeout causes RESET1 to assert, connect WDO to MR; see Figure 30 for the connections and see Figure 31 and Figure 32 for the timing diagram. This legacy support configuration is available with the TPS386000-Q1.

# IMMUNITY TO SENSEN VOLTAGE TRANSIENTS

The TPS386000-Q1 is relatively immune to short negative transients on the SENSEn pin. Sensitivity to transients depends on threshold overdrive, as shown in the typical performance graph TPS386000-Q1 SENSEn Minimum Pulse Width vs SENSEn Threshold Overdrive Voltage (Figure 9).

17

SBYS1倒世界区级的创设1"供应商



Figure 31. Legacy WDT Configuration Timing Diagram



Figure 32. Enlarged View of Event 1 from Figure 31

Submit Documentation Feedback



#### PACKA

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Pea      |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|--------------|
| TPS386000QRGPRQ1 | ACTIVE     | QFN          | RGP                | 20   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-2600 |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retard in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate in continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical at TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Cu

#### OTHER QUALIFIED VERSIONS OF TPS386000-Q1:

Catalog: TPS386000

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



查询"TPS386000-Q1"供应商

11-Oct-2010

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS386000QRGPRQ1 | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

11-Oct-2010



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS386000QRGPRQ1 | QFN          | RGP             | 20   | 3000 | 346.0       | 346.0      | 29.0        |

# RGP (S-PQFP-N20)

### PLASTIC QUAD FLATPACK



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance.

    See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



### RGP (S—PVQFN—N20)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206346-4/U 08/10

NOTES: A. All linear dimensions are in millimeters



## RGP (S-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



### 查询"TP\$386000-Q1"供应商

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |
|                             |                        |                              |                                   |