#### ·询"74AC11244DBR"供应商 SCAS171B - MARCH 1987 - REVISED SEPTEMBER 1998 - EPIC™ (Enhanced-Performance Implanted CMOS) 1-µm Process - 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers - Flow-Through Architecture Optimizes PCB Layout - Center-Pin V<sub>CC</sub> and GND Pin Configurations Minimize High-Speed Switching Noise - 500-mA Typical Latch-Up Immunity at 125°C - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, and Standard Plastic DIPs (NT) ## DB, DW, NT, OR PW PACKAGE (TOP VIEW) ### description The 74AC11244 is an octal buffer or line driver designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. The device can be used as two 4-bit buffers or one 8-bit buffer, with active-low output-enable (OE) inputs. When $\overline{OE}$ is low, the device passes noninverted data from the A inputs to the Y outputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The 74AC11244 is characterized for operation from -40°C to 85°C. ## FUNCTION TABLE (each driver) | INP | JTS | OUTPUT | |-----|-----|--------| | OE | Α | Y | | L | Н | Н | | L | L | L | | Н | Χ | Z | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Cumply voltage range \/ | | 0.5.1/40.7.1/ | |---------------------------------------------------------------|------------|--------------------------------------------| | Supply voltage range, V <sub>CC</sub> | | | | Input voltage range, V <sub>I</sub> (see Note 1) | | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, VO (see Note 1) | | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VCO | ;) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | | ±200 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | DB package | 104°C/W | | • | DW package | 81°C/W | | | PW package | 120°C/W | | | NT package | 67°C/W | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. ### recommended operating conditions (see Note 3) | | | | MIN | NOM | MAX | UNIT | | |-------|------------------------------------|--------------------------|------|-----|------|------|--| | Vcc | Supply voltage | | 3 | 5 | 5.5 | V | | | | High-level input voltage | V <sub>CC</sub> = 3 V | 2.1 | | | | | | ViH | | V <sub>CC</sub> = 4.5 V | 3.15 | | | V | | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | | | V <sub>CC</sub> = 3 V | | | 0.9 | | | | VIL | | $V_{CC} = 4.5 \text{ V}$ | | | 1.35 | V | | | | | V <sub>CC</sub> = 5.5 V | | | 1.65 | | | | VI | Input voltage | | 0 | | Vcc | V | | | ٧o | Output voltage | | 0 | | Vcc | V | | | | | V <sub>CC</sub> = 3 V | | | -4 | mA | | | ІОН | High-level output current | V <sub>CC</sub> = 4.5 V | | | -24 | | | | | | V <sub>CC</sub> = 5.5 V | | | -24 | | | | | | V <sub>CC</sub> = 3 V | | | 12 | | | | lOL | Low-level output current | V <sub>CC</sub> = 4.5 V | | | 24 | mA | | | | | V <sub>CC</sub> = 5.5 V | | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | 0 | | 10 | ns/V | | | TA | Operating free-air temperature | | -40 | | 85 | °C | | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T <sub>A</sub> = 25°C | | ; | MIN | MAV | UNIT | |----------------|-------------------------------------|-------|-----------------------|-----|------|--------|------|------| | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | IVIIIV | MAX | UNIT | | | I <sub>OH</sub> = -50 μA | 3 V | 2.9 | | | 2.9 | | | | | | 4.5 V | 4.4 | | | 4.4 | | | | | | 5.5 V | 5.4 | | | 5.4 | | | | Voн | $I_{OH} = -4 \text{ mA}$ | 3 V | 2.58 | | | 2.48 | | V | | | | 4.5 V | 3.94 | | | 3.8 | | | | | $I_{OL} = -24 \text{ mA}$ | | 4.94 | | | 4.8 | | | | | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V | | | | 3.85 | | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | 0.1 | | | | | 4.5 V | | | 0.1 | | 0.1 | | | | | | | | 0.1 | | 0.1 | | | VOL | I <sub>OL</sub> = 12 mA | 3 V | | | 0.36 | | 0.44 | V | | | la. 24 mA | | | | 0.36 | | 0.44 | | | | I <sub>OL</sub> = 24 mA | 5.5 V | | | 0.36 | | 0.44 | | | | $I_{OL} = 75 \text{ mA}^{\dagger}$ | 5.5 V | | | | | 1.65 | | | lį | $V_I = V_{CC}$ or GND | 5.5 V | | | ±0.1 | | ±1 | μΑ | | loz | $V_O = V_{CC}$ or GND | 5.5 V | | | ±0.5 | | ±5 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 8 | | 80 | μΑ | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 5 V | | 4 | | | | pF | | Co | $V_O = V_{CC}$ or GND | 5 V | | 10 | | | | pF | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. SCASET IN ARCH 1987 AREY SEDISEPTENTEER 1998 # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |------------------|---------|----------|-----------------------|-----|------|--------|-------|------| | FARAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | IVIIIV | IVIAA | ONIT | | t <sub>PLH</sub> | Δ. | V | 1.5 | 7.1 | 9.3 | 1.5 | 10.2 | nc | | t <sub>PHL</sub> | A | ' | 1.5 | 6.3 | 8.6 | 1.5 | 9.5 | ns | | <sup>t</sup> PZH | ŌĒ | V | 1.5 | 8 | 10.7 | 1.5 | 11.8 | 20 | | tPZL | | ī | 1.5 | 7.9 | 10.6 | 1.5 | 11.9 | ns | | <sup>t</sup> PHZ | ŌĒ | V | 1.5 | 5.9 | 7.9 | 1.5 | 8.3 | nc | | t <sub>PLZ</sub> | OE . | ſ | 1.5 | 7.2 | 9.4 | 1.5 | 9.9 | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |------------------|---------|-------------|-----------------------|-----|-----|--------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | IVIIIV | IVIAA | ONII | | t <sub>PLH</sub> | A | V | 1.5 | 4.9 | 6.7 | 1.5 | 7.3 | ns | | t <sub>PHL</sub> | | ' | 1.5 | 4.5 | 6.4 | 1.5 | 6.9 | 1115 | | <sup>t</sup> PZH | ŌĒ | <b>&gt;</b> | 1.5 | 5.4 | 7.7 | 1.5 | 8.5 | nc | | tPZL | | 1 | 1.5 | 5.4 | 7.6 | 1.5 | 8.5 | ns | | <sup>t</sup> PHZ | ŌĒ | <b>V</b> | 1.5 | 5.2 | 7 | 1.5 | 7.3 | nc | | <sup>t</sup> PLZ | | ſ | 1.5 | 5.8 | 7.8 | 1.5 | 8.2 | ns | ### operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C | PARAMETER | | TEST CO | TYP | UNIT | | | |--------------|-------------------------------------------------|------------------|------------------------|-------------|----|------------| | C . | Dower discination conscitance per buffer/driver | Outputs enabled | C 50 pF | f _ 1 MILI¬ | 27 | ۲ <u>.</u> | | $c_{\sf pd}$ | Power dissipation capacitance per buffer/driver | Outputs disabled | $C_L = 50 \text{ pF},$ | f = 1 MHz | 9 | p⊦ | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_f = 3 \ ns$ , $t_f = 3 \ ns$ . - D. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms ### 查询"74AC11244DBR"供应商 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated