### **General Description** The MAX13202E/MAX13204E/MAX13206E/MAX13208E low-capacitance ±30kV ESD-protection diode arrays are designed to protect sensitive electronics attached to communication lines. Each channel consists of a pair of diodes that steer ESD current pulses to V<sub>CC</sub> or GND. The MAX13202E/MAX13204E/MAX13206E/MAX13208E protect against ESD pulses up to ±15kV Human Body Model (HBM) and ±30kV Air-Gap Discharge, as specified in IEC 61000-4-2. These devices have a 6pF oncapacitance per channel, making them ideal for use on high-speed data I/O interfaces. The MAX13204E is a quad-ESD structure designed for Ethernet and FireWire® applications. The MAX13202E/ MAX13206E/MAX13208E are 2-channel, 6-channel, and 8-channel devices. They are designed for cellphone connectors and SVGA video connections. These devices are available in 6-, 8-, and 10-pin µDFN packages and are specified over the -40°C to +125°C automotive operating temperature range. ### **Applications** | USB | Ethernet | |----------|-------------| | USB 2.0 | Video | | PDAs | Cell Phones | | FireWire | | ## **Pin Configurations** FireWire is a registered trademark of Apple Computer, Inc. ### **Features** ♦ High-Speed Data-Line ESD Protection - ±15kV—Human Body Model ±30kV—IEC 61000-4-2, Air-Gap Discharge - ♦ Tiny µDFN Package MAX13202E (1mm x 1.5mm) MAX13204E (2mm x 2mm) MAX13206E (2mm x 2mm) MAX13208E (2mm x 2mm) - ♦ Low 6pF Input Capacitance - ♦ Low 1nA (max) Leakage Current - ♦ +0.9V to +16V Supply Voltage Range ### **Ordering Information** | PART | PIN-<br>PKG | PROTECTED<br>I/O PORTS | TOP<br>MARK | PKG<br>CODE | |---------------|-------------|------------------------|-------------|-------------| | MAX13202EALT+ | 6<br>µDFN | 2 | BV | L611-1 | | MAX13204EALT+ | 6<br>µDFN | 4 | AAO | L622-1 | | MAX13206EALA+ | 8<br>µDFN | 6 | AAL | L822-1 | | MAX13208EALB+ | 10<br>µDFN | 8 | AAD | L1022-1 | Note: All devices are specified over the -40°C to +125°C automotive operating temperature range. +Denotes lead-free package ## **Typical Operating Circuit** Maxim Integrated Products 1 df.dzsc.com #### **ABSOLUTE MAXIMUM RATINGS** | 0.3V to +18V | V <sub>CC</sub> to GND | |-------------------------------------------|------------------------| | 0.3V to (V <sub>CC</sub> + 0.3V) | I/O_ to GND | | ower Dissipation (T <sub>A</sub> = +70°C) | Continuous I | | x 1.5mm µDFN (derate 2.1mW/°C | 6-Pin, 1mn | | C)168mW | above +70 | | x 2mm µDFN (derate 4.5mW/°C | 6-Pin, 2mn | | C)358mW | above +70 | | x 2mm µDFN (derate 4.8mW/°C | 8-Pin, 2mn | | C)381mW | above +70 | | n x 2mm μDFN (derate 5.0mW/°C | 10-Pin, 2m | | C)403mW | above +70 | | • | | | Operating Temperature Range | 40°C to +125°C | |------------------------------|----------------| | Storage Temperature Range | 65°C to +150°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, | 10s)+300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = +5V \pm 5\%, T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $V_{CC} = +5V$ and $T_A = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITI | ONS | MIN | TYP | MAX | UNITS | |------------------------------------|----------------|------------------------------------------------------------|---------------------|------|-----|-----------------------|-------| | Supply Voltage | Vcc | | | 0.9 | | 16.0 | V | | Supply Current | Icc | | | | 1 | 100 | nA | | Diode Forward Voltage | VF | I <sub>F</sub> = 10mA | | 0.65 | | 0.95 | V | | | | T <sub>A</sub> = +25°C, ±15kV,<br>Human Body Model, | Positive transients | | | V <sub>CC</sub> + 25 | | | | | I <sub>F</sub> = 10A | Negative transients | | | -25 | | | Channel Clamp Voltage | V <sub>C</sub> | T <sub>A</sub> = +25°C, ±14kV,<br>Contact Discharge | Positive transients | | | V <sub>CC</sub> + 80 | V | | (Note 2) | V.C. | (IEC 61000-4-2), I <sub>F</sub> = 42A | Negative transients | | | -80 | V | | | | $T_A = +25^{\circ}C$ , $\pm 30$ kV, | Positive transients | | \ | V <sub>CC</sub> + 120 | | | | | Air-Gap Discharge<br>(IEC 61000-4-2), I <sub>F</sub> = 90A | Negative transients | | | -120 | | | Channel Leakage Current | | $T_A = -40^{\circ}C \text{ to } +50^{\circ}C$ | | -1 | | +1 | nA | | (Note 3) | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | -1 | | +1 | μΑ | | Channel Input Capacitance | | $V_{CC} = 5V$ , bias of $V_{CC}/2$ , f = | = 1MHz (Note 3) | | 6 | 7 | рF | | ESD PROTECTION | | | | | | | | | Human Body Model | | | | | ±15 | | kV | | IEC 61000-4-2 | | MAX13204E/MAX13206E/M | IAX13208E | | ±14 | | kV | | Contact Discharge | | MAX13202E | | | ±12 | | KV | | IEC 61000-4-2<br>Air-Gap Discharge | | | | | ±30 | | kV | Note 1: Limits over temperature are guaranteed by design, not production tested. Note 2: Idealized clamp voltages (L1 = L2 = L3 = 0) (Figure 1); see the Applications Information section for more information. Note 3: Guaranteed by design. Not production tested. ## Typical Operating Characteristics ( $V_{CC} = +5V$ , $T_A = +25$ °C, unless otherwise noted.) #### **INPUT CAPACITANCE** vs. INPUT VOLTAGE 14 13 12 INPUT CAPCITANCE (pF) 11 10 $V_{CC} = 3.3V$ 9 8 $V_{CC} = 5.0V$ 7 6 5 4 0 3 4 INPUT VOLTAGE (V) ### **Pin Description** | | P | IN | | | | |-----------|-----------|-----------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------| | MAX13202E | MAX13204E | MAX13206E | MAX13208E | NAME | FUNCTION | | 1 | 1 | 1 | 1 | Vcc | Power-Supply Input. Bypass V <sub>CC</sub> to GND with a 0.1µF ceramic capacitor. Place the capacitor as close as possible to the device. | | 2, 5 | _ | _ | _ | N.C. | No Connection. Not internally connected. | | 3, 4 | 2–5 | 2–7 | 2–9 | I/O_ | ESD-Protected Channel | | 6 | 6 | 8 | 10 | GND | Ground | ### **Detailed Description** The MAX13202E/MAX13204E/MAX13206E/MAX13208E are diode arrays designed to protect sensitive electronics against damage resulting from ESD conditions or transient voltages. The low input capacitance makes these devices ideal for high-speed data lines. The MAX13202E/MAX13204E/MAX13206E/MAX13208E protect two, four, six, and eight channels, respectively. The MAX13202E/MAX13204E/MAX13206E/MAX13208E are designed to work in conjunction with a device's intrinsic ESD protection. The MAX13202E/MAX13204E/MAX13206E/MAX13208E limit the excursion of the ESD event to below ±25V peak voltage when subjected to the Human Body Model waveform. When subjected to the IEC 61000-4-2 waveform, the peak voltage is limited to ±80V (Contact Discharge) and ±120V (Air-Gap Discharge). The device that is being protected by the MAX13202E/MAX13204E/ MAX13206E/MAX13208E must be able to withstand these peak voltages plus any additional voltage generated by the parasitic board. ### Applications Information #### **Design Considerations** Maximum protection against ESD damage results from proper board layout (see the *Layout Recommendations* section and Figure 2). A good layout reduces the parasitic series inductance on the ground line, supply line, and protected signal lines. The MAX13202E/MAX13204E/MAX13206E/MAX13208E ESD diodes clamp the voltage on the protected lines during an ESD event and shunt the current to GND or VCC. In an ideal circuit, the clamping voltage, VC, is defined as the forward voltage drop, VF, of the protection diode plus any supply voltage present on the cathode. For positive ESD pulses: $$VC = VCC + VF$$ For negative ESD pulses: $$AC = -AE$$ In reality, the effect of the parasitic series inductance on the lines must also be considered (Figure 1). For positive ESD pulses: $$V_C = V_{CC} + V_{F(D1)} + \left(L1 \times \frac{d(I_{ESD})}{dt}\right) + \left(L2 \times \frac{d(I_{ESD})}{dt}\right)$$ For negative ESD pulses: $$V_{C} = -\left(V_{F(D2)} + \left(L1 \times \frac{d(I_{ESD})}{dt}\right) + \left(L3 \times \frac{d(I_{ESD})}{dt}\right)\right)$$ where I<sub>ESD</sub> is the ESD current pulse. Figure 1. Parasitic Series Inductance Figure 2. Layout Considerations During an ESD event, the current pulse rises from zero to peak value in nanoseconds (Figure 3). For example, in a $\pm 15$ kV IEC-61000-4-2 Air-Gap Discharge ESD event, the pulse current rises to approximately 45A in 1ns (di/dt = 45 x 109). An inductance of only 10nH adds an additional 450V to the clamp voltage. An inductance of 10nH represents approximately 0.5in of board trace. Regardless of the device's specified diode clamp voltage, a poor layout with parasitic inductance significantly increases the effective clamp voltage at the protected signal line. A low-ESR 0.1 $\mu$ F capacitor must be used between V<sub>CC</sub> and GND. This bypass capacitor absorbs the charge transferred by a +14kV (MAX13204E/MAX13206E/MAX13208E) and ±12kV (MAX13202E) IEC61000-4-2 Contact Discharge ESD event. Ideally, the supply rail (VCC) would absorb the charge caused by a positive ESD strike without changing its regulated value. In reality, all power supplies have an effective output impedance on their positive rails. If a power supply's effective output impedance is $1\Omega$ , then by using $V = I \times R$ , the clamping voltage of $V_C$ increases by the equation VC = IESD x ROUT. An ±8kV IEC 61000-4-2 ESD event generates a current spike of 24A, so the clamping voltage increases by $V_C = 24A \times$ $1\Omega$ , or V<sub>C</sub> = 24V. Again, a poor layout without proper bypassing increases the clamping voltage. A ceramic chip capacitor mounted as close to the MAX13202E/ MAX13204E/MAX13206E/MAX13208E VCC pin is the best choice for this application. A bypass capacitor should also be placed as close to the protected device as possible. #### ±30kV ESD Protection ESD protection can be tested in various ways. The MAX13202E/MAX13204E/MAX13206E/MAX13208E are characterized for protection to the following limits: - ±15kV using the Human Body Model - ±14kV (MAX13204E/MAX13206E/MAX13208E) and ±12kV (MAX13202E) using the Contact Discharge method specified in IEC 61000-4-2 - ±30kV using the IEC 61000-4-2 Air-Gap Discharge method #### **ESD Test Conditions** ESD performance depends on a number of conditions. Contact Maxim for a reliability report that documents test setup, methodology, and results. Figure 4. Human Body ESD Test Model Figure 3. IEC 61000-4-2 ESD Generator Current Waveform Figure 5. Human Body Model Current Waveform Figure 6. IEC 61000-4-2 ESD Test Model #### **Human Body Model** Figure 4 shows the Human Body Model, and Figure 5 shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a $1.5 \mathrm{k}\Omega$ resistor. #### IEC 61000-4-2 The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. The MAX13202E/MAX13204E/MAX13206E/MAX13208E help users design equipment that meets Level 4 of IEC 61000-4-2. The main difference between tests done using the Human Body Model and IEC 61000-4-2 is higher peak current in IEC 61000-4-2. Because series resistance is lower in the IEC 61000-4-2 ESD test model (Figure 6), the ESD-withstand voltage measured to this standard is generally lower than that measured using the Human Body Model. Figure 3 shows the current waveform for the ±8kV IEC 61000-4-2 Level 4 ESD Contact Discharge test. The Air-Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method connects the probe to the device before the probe is energized. #### **Layout Recommendations** Proper circuit-board layout is critical to suppress ESD-induced line transients. The MAX13202E/MAX13204E/MAX13206E/MAX13208E clamp to ±120V; however, with improper layout, the voltage spike at the device is much higher. A lead inductance of 10nH with a 45A current spike at a dv/dt of 1ns results in an **ADDITIONAL** 450V spike on the protected line. It is **essential** that the layout of the PC board follows these guidelines: - 1) Minimize trace length between the connector or input terminal, I/O\_, and the protected signal line. - 2) Use separate planes for power and ground to reduce parasitic inductance and to reduce the impedance to the power rails for shunted ESD current. - 3) Ensure short ESD transient return paths to GND and VCC. - 4) Minimize conductive power and ground loops. - 5) Do not place critical signals near the edge of the PC board. - 6) Bypass V<sub>CC</sub> to GND with a low-ESR ceramic capacitor as close to V<sub>CC</sub> and ground terminals as possible. - 7) Bypass the supply of the protected device to GND with a low-ESR ceramic capacitor as close to the supply pin as possible. PROCESS: BICMOS ## Functional Diagrams ## Pin Configurations (continued) ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | COMMON | N DIMENS | IONS | | | | |------------------------------------------|----------------------------|------------------------|------------|-------------------------------------|-------------------------------------| | SYMBOL | MIN. | NOM. | MA | ۸X. | | | Α | 0.70 | 0.75 | 0.8 | 80 | | | A1 | 0.15 | 0.20 | 0.3 | | | | A2 | 0.020 | 0.025 | 0.0 | 35 | | | D | 1.95 | 2.00 | 2.0 | 05 | | | E | 1.95 | 2.00 | 2.0 | 05 | | | L | 0.30 | 0.40 | 0. | 50 | | | L1 | | 0.10 REF. | | | | | PACKAGE V | | е | | b | (N/2 -1) x e | | | | | | h | [/N/2 1) v o | | | | | ISC | b<br>0.30±0.05 | (N/2 -1) x e | | PKG. CODE | N | е | | _ | · / | | PKG. CODE<br>L622-1 | . N | e<br>0.65 B | SC | 0.30±0.05 | 1.30 REF. | | PKG. CODE<br>L622-1<br>L822-1 | 6 8 | 0.65 B | SC | 0.30±0.05<br>0.25±0.05 | 1.30 REF.<br>1.50 REF. | | PKG. CODE<br>L622-1<br>L822-1 | 6 8 | 0.65 B | SC | 0.30±0.05<br>0.25±0.05 | 1.30 REF.<br>1.50 REF. | | PKG. CODE<br>L622-1<br>L822-1 | 6 8 | 0.65 B | SC | 0.30±0.05<br>0.25±0.05 | 1.30 REF.<br>1.50 REF. | | PKG. CODE<br>L622-1<br>L822-1<br>L1022-1 | 6 8 | 0.65 B | SC | 0.30±0.05<br>0.25±0.05 | 1.30 REF.<br>1.50 REF. | | PKG. CODE<br>L622-1<br>L822-1<br>L1022-1 | 8 10 N ARE | e 0.65 B 0.50 B 0.40 B | ISC<br>ISC | 0.30±0.05<br>0.25±0.05<br>0.20±0.03 | 1.30 REF.<br>1.50 REF.<br>1.60 REF. | | PKG. CODE<br>L622-1<br>L822-1<br>L1022-1 | N 6 8 10 10 NS ARE SHALL N | e 0.65 B 0.50 B 0.40 B | ANGL | 0.30±0.05<br>0.25±0.05<br>0.20±0.03 | 1.30 REF.<br>1.50 REF.<br>1.60 REF. | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_ 9 -DRAWING NOT TO SCALE- 21-0164