bq24314 bq24316

SLUS763C-JULY 2007-REVISED OCTOBER 2007

# OVERVOLTAGE AND OVERCURRENT PROTECTION IC AND Li+ CHARGER FRONT-END PROTECTION IC

#### **FEATURES**

- Provides Protection for Three Variables:
  - Input Overvoltage, with Rapid Response in  $< 1 \ \mu s$
  - User-Programmable Overcurrent with Current Limiting
  - Battery Overvoltage
- 30V Maximum Input Voltage
- Supports up to 1.5A Input Current
- Robust Against False Triggering Due to Current Transients
- Thermal Shutdown
- Enable Input
- Status Indication Fault Condition

 Available in Space-Saving Small 8 Lead 2×2 SON and 12 Lead 4x3 SON Packages

#### **APPLICATIONS**

- Mobile Phones and Smart Phones
- PDAs
- MP3 Players
- Low-Power Handheld Devices
- Bluetooth Headsets



#### **DESCRIPTION**

The bq24314 and bq24316 are highly integrated circuits designed to provide protection to Li-ion batteries from failures of the charging circuit. The IC continuously monitors the input voltage, the input current, and the battery voltage. In case of an input overvoltage condition, the IC immediately removes power from the charging circuit by turning off an internal switch. In the case of an overcurrent condition, it limits the system current at the threshold value, and if the overcurrent persists, switches the pass element OFF after a blanking period. Additionally, the IC also monitors its own die temperature and switches off if it becomes too hot. The input overcurrent threshold is user-programmable.

The IC can be controlled by a processor and also provides status information about fault conditions to the host.

#### **APPLICATION SCHEMATIC**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

SLUS763C-JULY 2007-REVISED OCTOBER 2007





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# ORDERING INFORMATION(1)

| DEVICE <sup>(2)</sup> | OVP THRESHOLD | PACKAGE       | MARKING |
|-----------------------|---------------|---------------|---------|
| bq24314DSG            | 5.85 V        | 2mm x 2mm SON | CBV     |
| bq24314DSJ            | 5.85 V        | 4mm x 3mm SON | CBX     |
| bq24316DSG            | 6.80 V        | 2mm x 2mm SON | CBW     |
| bq24316DSJ            | 6.80 V        | 4mm x 3mm SON | BZC     |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) To order a 3000 pcs reel add R to the part number, or to order a 250 pcs reel add T to the part number.

#### PACKAGE DISSIPATION RATINGS

| PART NO.                 | PACKAGE | R <sub>eJC</sub> | $R_{\theta JA}$ |
|--------------------------|---------|------------------|-----------------|
| BQ24314DSG<br>BQ24316DSG | 2×2 SON | 5°C/W            | 75°C/W          |
| BQ24314DSJ<br>BQ24316DSJ | 4×3 SON | 5°C/W            | 40°C/W          |
| ABSOLUTE MAXIMUM RATIN   |         | COM              |                 |

# **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                             |        |                  | PIN                           | VALUE      | UNIT |  |
|---------------------------------------|--------|------------------|-------------------------------|------------|------|--|
|                                       |        | IN (with respect | to VSS)                       | -0.3 to 30 |      |  |
| Input voltage                         | 1      | OUT (with respe  | ect to VSS)                   | -0.3 to 12 | V    |  |
|                                       |        | ILIM, FAULT, C   | E, VBAT (with respect to VSS) | -0.3 to 7  |      |  |
| Input current                         |        | IN               |                               | 2.0        | Α    |  |
| Output current                        |        | OUT              |                               | 2.0        | Α    |  |
| Output sink current                   |        | FAULT            |                               | 15         | mA   |  |
| Junction temperature, T <sub>J</sub>  |        |                  |                               | -40 to 150 | °C   |  |
| Storage temperature, T <sub>STG</sub> |        |                  |                               | -65 to 150 | °C   |  |
| Lead temperature (soldering, 10 se    | conds) |                  |                               | 300        | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

# RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                   |                          | MIN  | MAX  | UNIT |
|-------------------|--------------------------|------|------|------|
| $V_{IN}$          | Input voltage range      | 3.3  | 26   | V    |
| I <sub>IN</sub>   | Input current, IN pin    |      | 1.5  | Α    |
| I <sub>OUT</sub>  | Output current, OUT pin  |      | 1.5  | Α    |
| R <sub>ILIM</sub> | OCP Programming resistor | 15.0 | 90.0 | kΩ   |
| $T_J$             | Junction temperature     | 0    | 125  | °C   |

Submit Documentation Feedback

Copyright © 2007, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS**

over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

| PARAMETER               |                                                |                    | TEST CONDITIONS                                                                                                                                             | MIN          | TYP          | MAX          | UNIT |
|-------------------------|------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|
| IN                      |                                                |                    |                                                                                                                                                             |              |              |              |      |
| V <sub>UVLO</sub>       | Under-voltage lock-opower detected thre        |                    | CE = Low, V <sub>IN</sub> increasing from 0V to 3V                                                                                                          | 2.6          | 2.7          | 2.8          | V    |
| V <sub>HYS-UVLO</sub>   | Hysteresis on UVLC                             | )                  | CE = Low, V <sub>IN</sub> decreasing from 3V to 0V                                                                                                          | 200          | 260          | 300          | mV   |
| T <sub>DGL(PGOOD)</sub> | Deglitch time, input detected status           | power              | $\overline{\text{CE}}$ = Low. Time measured from $V_{\text{IN}}$ 0V $\rightarrow$ 5V 1µs rise-time, to output turning ON                                    |              | 8            |              | ms   |
| I <sub>DD</sub>         | Operating current                              |                    | $\overline{\text{CE}}$ = Low, No load on OUT pin,<br>V <sub>IN</sub> = 5V, R <sub>ILIM</sub> = 25k $\Omega$                                                 |              | 400          | 600          | μA   |
| I <sub>STDBY</sub>      | Standby current                                |                    | $\overline{\text{CE}}$ = High, V <sub>IN</sub> = 5.0V                                                                                                       |              | 65           | 95           | μΑ   |
| INPUT TO O              | UTPUT CHARACTE                                 | RISTICS            |                                                                                                                                                             |              |              |              |      |
| VDO                     | Drop-out voltage IN                            | to OUT             | $\overline{\text{CE}}$ = Low, V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 1A                                                                                   |              | 170          | 280          | mV   |
| INPUT OVER              | RVOLTAGE PROTEC                                | CTION              |                                                                                                                                                             |              |              |              |      |
| V <sub>OVP</sub>        | Input overvoltage protection                   | bq24314<br>bq24316 | CE = Low, V <sub>IN</sub> increasing from 5V to 7.5V                                                                                                        | 5.71<br>6.60 | 5.85<br>6.80 | 6.00<br>7.00 | V    |
| 1                       | threshold                                      |                    | OF Law                                                                                                                                                      | 0.00         | 0.00         | 7.00         |      |
| t <sub>PD(OVP)</sub>    | Input OV propagatio                            | on delay ··/       | CE = Low                                                                                                                                                    | 0.5          | 00           | 140          | μs   |
| V <sub>HYS-OVP</sub>    | Hysteresis on OVP                              | :···               | CE = Low, V <sub>IN</sub> decreasing from 7.5V to 5V                                                                                                        | 25           | 60           | 110          | mV   |
| t <sub>ON(OVP)</sub>    | Recovery time from overvoltage conditio        | n '                | CE = Low, Time measured from V <sub>IN</sub> 7.5V → 5V, 1µs fall-time                                                                                       |              | 8            |              | ms   |
| INPUT OVER              | RCURRENT PROTEC                                | CTION              | 132 2011                                                                                                                                                    |              |              |              |      |
| I <sub>OCP</sub>        | Input overcurrent pro<br>threshold range       | otection           | .60                                                                                                                                                         | 300          |              | 1500         | mA   |
| I <sub>OCP</sub>        | Input overcurrent pro<br>threshold             | otection           | $\overline{\text{CE}} = \text{Low}, \ \text{R}_{\text{ILIM}} = 25 \text{k}\Omega$                                                                           | 930          | 1000         | 1070         | mA   |
| t <sub>BLANK(OCP)</sub> | Blanking time, input overcurrent detected      |                    |                                                                                                                                                             |              | 176          |              | μs   |
| t <sub>REC(OCP)</sub>   | Recovery time from input overcurrent condition |                    |                                                                                                                                                             |              | 64           |              | ms   |
| BATTERY O               | VERVOLTAGE PRO                                 | TECTION            |                                                                                                                                                             |              |              |              |      |
| BV <sub>OVP</sub>       | Battery overvoltage threshold                  | protection         | $\overline{CE}$ = Low, $V_{IN} > 4.4V$                                                                                                                      | 4.30         | 4.35         | 4.4          | V    |
| V <sub>HYS-BOVP</sub>   | Hysteresis on BV <sub>OV</sub>                 | P                  | $\overline{CE} = Low, V_{IN} > 4.4V$                                                                                                                        | 200          | 275          | 320          | mV   |
|                         | Input bias current                             | DSG<br>Package     | $V_{BAT} = 4.4V, T_{J} = 25^{\circ}C$                                                                                                                       |              |              | 10           |      |
| I <sub>VBAT</sub>       | on VBAT pin                                    | DSJ<br>Package     | $V_{BAT} = 4.4V, T_{J} = 85^{\circ}C$                                                                                                                       |              |              | 10           | nA   |
| T <sub>DGL(BOVP)</sub>  | Deglitch time, batter detected                 | _                  | $\overline{\text{CE}}$ = Low, V <sub>IN</sub> > 4.4V. Time measured from V <sub>VBAT</sub> rising from 4.1V to 4.4V to $\overline{\text{FAULT}}$ going low. |              | 176          |              | μs   |
| THERMAL P               | PROTECTION                                     |                    |                                                                                                                                                             |              |              |              |      |
| T <sub>J(OFF)</sub>     | Thermal shutdown to                            | emperature         |                                                                                                                                                             |              | 140          | 150          | °C   |
| T <sub>J(OFF-HYS)</sub> | Thermal shutdown h                             | nysteresis         |                                                                                                                                                             |              | 20           |              | °C   |
| LOGIC LEVE              | ELS ON CE                                      |                    |                                                                                                                                                             |              |              |              |      |
| V <sub>IL</sub>         | Low-level input volta                          | age                |                                                                                                                                                             | 0            |              | 0.4          | V    |
| V <sub>IH</sub>         | High-level input volta                         | age                |                                                                                                                                                             | 1.4          |              |              | V    |
| I <sub>IL</sub>         | Low-level input curre                          | ent                | V <sub>CE</sub> = 0V                                                                                                                                        |              |              | 1            | μΑ   |
| I <sub>IH</sub>         | High-level input curr                          | ent                | V <sub>CE</sub> = 1.8V                                                                                                                                      |              |              | 15           | μΑ   |
| LOGIC LEVE              | ELS ON FAULT                                   |                    |                                                                                                                                                             |              |              |              |      |
| V <sub>OL</sub>         | Output low voltage                             |                    | I <sub>SINK</sub> = 5mA                                                                                                                                     |              |              | 0.2          | V    |
| V OL                    | Output low voltage                             |                    | ISINK — SITE C                                                                                                                                              |              |              | -            |      |

<sup>(1)</sup> Not tested in production. Specified by design.





Figure 1. Simplified Block Diagram



# **TERMINAL FUNCTIONS**

| TERMINAL       |          | TERMINAL |     | TERMINAL                                                                                                                                                                                                                                                                                                                                    |  | DESCRIPTION |  |  |  |  |  |
|----------------|----------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|--|--|
| NAME           | DSJ      | DSG      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |  |             |  |  |  |  |  |
| IN             | 1, 2     | 1        | I   | Input power, connect to external DC supply. Connect external 1µF ceramic capacitor (minimum) to VSS. For the 12 pin (DSJ-suffix) device, ensure that pins 1 and 2 are connected together on the PCB at the device.                                                                                                                          |  |             |  |  |  |  |  |
| OUT            | 10, 11   | 8        | 0   | Output terminal to the charging system. Connect external 1µF ceramic capacitor (minimum) to VSS.                                                                                                                                                                                                                                            |  |             |  |  |  |  |  |
| VBAT           | 8        | 6        | I   | Battery voltage sense input. Connect to pack positive terminal through a resistor.                                                                                                                                                                                                                                                          |  |             |  |  |  |  |  |
| ILIM           | 9        | 7        | I/O | Input overcurrent threshold programming. Connect a resistor to VSS to set the overcurrent threshold.                                                                                                                                                                                                                                        |  |             |  |  |  |  |  |
| CE             | 7        | 5        | I   | Chip enable input. Active low. When $\overline{CE}$ = High, the input FET is off. Internally pulled down.                                                                                                                                                                                                                                   |  |             |  |  |  |  |  |
| FAULT          | 4        | 4        | 0   | Open-drain output, device status. FAULT = Low indicates that the input FET Q1 has been turned off due to input overvoltage, input overcurrent, battery overvoltage, or thermal shutdown.                                                                                                                                                    |  |             |  |  |  |  |  |
| VSS            | 3        | 2        | _   | Ground terminal                                                                                                                                                                                                                                                                                                                             |  |             |  |  |  |  |  |
| NC             | 5, 6, 12 | 3        |     | These pins may have internal circuits used for test purposes. Do not make any external connections at these pins for normal operation.                                                                                                                                                                                                      |  |             |  |  |  |  |  |
| Thermal<br>PAD |          |          | -   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. The VSS pin must be connected to ground at all times. |  |             |  |  |  |  |  |





# TYPICAL OPERATING PERFORMANCE



 $\mathbf{v}_{\text{IN}}$  $Max V_{OUT} = 6.84 V$ Vout **FAULT** 2.00 V 2.00 V Ch1 M 5.00 µs Ch1 J 6.64 V

Figure 6. bq24314 OVP Response for Input Step,  $V_{IN} = 5V$  to 12V,  $t_r = 1\mu s$ 



Figure 7. bq24314 OVP Response for Input Step,  $V_{IN}$  = 5V to 12V,  $t_r$  = 20 $\mu$ s



# **TYPICAL OPERATING PERFORMANCE (continued)**





Figure 8. Recovery from OVP,  $V_{IN}$  = 7.5V to 5V,  $t_f$  = 400 $\mu$ s

Figure 9. OCP, Powering Up into a Short Circuit on OUT Pin, OCP Counter Counts to 15 Before Switching OFF the Device





Figure 10. OCP, Zoom-in on the First Cycle of Figure 9

Figure 11. OCP,  $R_{OUT}$  Switches from 6.6  $\!\Omega$  to 3.3  $\!\Omega,$  Shows Current Limiting and Soft-Stop





Figure 12. BAT-OVP,  $V_{VBAT}$  Steps from 4.2V to 4.4V, Shows  $t_{DGL(BAT-OVP)}$  and Soft-Stop

Figure 13. BAT-OVP,  $\mbox{V}_{\mbox{\scriptsize VBAT}}$  Cycles Between 4.1V and 4.4V, Shows BAT-OVP Counter



# **TYPICAL OPERATING PERFORMANCE (continued)**















# **TYPICAL OPERATING PERFORMANCE (continued)**

#### **BATTERY OVERVOLTAGE PROTECTION** vs FREE-AIR TEMPERATURE 4.35 BV<sub>OVP</sub> (V<sub>VBAT</sub> Increasing) 4.3 4.25 4.15 Bat-OVP Recovery (V<sub>VBAT</sub> Decreasing 4.1 4.05 -50 -30 -10 10 30 50 90 110 130 Temperature - °C Figure 20.







#### TYPICAL APPLICATION CIRCUIT

 $V_{OVP} = 6.8V$ ,  $I_{OCP} = 1000$ mA,  $BV_{OVP} = 4.35V$  (Terminal numbers shown are for the 2×2 DSG package)



Figure 23

# **DETAILED FUNCTIONAL DESCRIPTION**

The bq24314 and bq24316 are highly integrated circuits designed to provide protection to Li-ion batteries from failures of the charging circuit. The IC continuously monitors the input voltage, the input current and the battery voltage. In case of an input overvoltage condition, the IC immediately removes power from the charging circuit by turning off an internal switch. In the case of an overcurrent condition, it limits the system current at the threshold value, and if the overcurrent persists, switches the pass element OFF after a blanking period. If the battery voltage rises to an unsafe level, the IC disconnects power from the charging circuit until the battery voltage returns to an acceptable value. Additionally, the IC also monitors its own die temperature and switches off if it becomes too hot. The input overcurrent threshold is user-programmable. The IC can be controlled by a processor, and also provides status information about fault conditions to the host.

### **POWER DOWN**

The device remains in power down mode when the input voltage at the IN pin is below the undervoltage threshold  $V_{UVLO}$ . The FET Q1 connected between IN and OUT pins is off, and the status output,  $\overline{FAULT}$ , is set to Hi-Z.

#### **POWER-ON RESET**

The device resets when the input voltage at the IN pin exceeds the UVLO threshold. All internal counters and other circuit blocks are reset. The IC then waits for duration  $t_{DGL(PGOOD)}$  for the input voltage to stabilize. If, after  $t_{DGL(PGOOD)}$ , the input voltage and battery voltage are safe, FET Q1 is turned ON. The IC has a soft-start feature to control the inrush current. The soft-start minimizes the ringing at the input (the ringing occurs because the parasitic inductance of the adapter cable and the input bypass capacitor form a resonant circuit). Figure 2 shows the power-up behavior of the device. Because of the deglitch time at power-on, if the input voltage rises rapidly to beyond the OVP threshold, the device will not switch on at all, instead it will go into protection mode and indicate a fault on the FAULT pin, as shown in Figure 3.



#### **OPERATION**

The device continuously monitors the input voltage, the input current, and the battery voltage as described in detail in the following sections.

#### **Input Overvoltage Protection**

If the input voltage rises above  $V_{\text{OVP}}$ , the internal FET Q1 is turned off, removing power from the circuit. As shown in Figure 4 to Figure 7, the response is very rapid, with the FET turning off in less than a microsecond. The FAULT pin is driven low. When the input voltage returns below  $V_{\text{OVP}} - V_{\text{HYS-OVP}}$  (but is still above  $V_{\text{UVLO}}$ ), the FET Q1 is turned on again after a deglitch time of  $t_{\text{ON}(\text{OVP})}$  to ensure that the input supply has stabilized. Figure 8 shows the recovery from input OVP.

#### **Input Overcurrent Protection**

The overcurrent threshold is programmed by a resistor  $R_{ILIM}$  connected from the ILIM pin to VSS. Figure 18 shows the OCP threshold as a function of  $R_{ILIM}$ , and may be approximated by the following equation:  $I_{OCP} = 25 \div R_{ILIM}$  (current in A, resistance in  $k\Omega$ )

If the load current tries to exceed the  $I_{OCP}$  threshold, the device limits the current for a blanking duration of  $t_{BLANK(OCP)}$ . If the load current returns to less than  $I_{OCP}$  before  $t_{BLANK(OCP)}$  times out, the device continues to operate. However, if the overcurrent situation persists for  $t_{BLANK(OCP)}$ , the FET Q1 is turned off for a duration of  $t_{REC(OCP)}$ , and the  $\overline{FAULT}$  pin is driven low. The FET is then turned on again after  $t_{REC(OCP)}$  and the current is monitored all over again. Each time an OCP fault occurs, an internal counter is incremented. If 15 OCP faults occur in one charge cycle, the FET is turned off permanently. The counter is cleared either by removing and re-applying input power, or by disabling and re-enabling the device with the  $\overline{CE}$  pin. Figure 9 to Figure 11 show what happens in an overcurrent fault.

To prevent the input voltage from spiking up due to the inductance of the input cable, Q1 is turned off slowly, resulting in a "soft-stop", as shown in Figure 11.

#### **Battery Overvoltage Protection**

The battery overvoltage threshold  $BV_{OVP}$  is internally set to 4.35V. If the battery voltage exceeds the  $BV_{OVP}$  threshold, the FET Q1 is turned off, and the FAULT pin is driven low. The FET is turned back on once the battery voltage drops to  $BV_{OVP} - V_{HYS-BOVP}$  (see Figure 12 and Figure 13). Each time a battery overvoltage fault occurs, an internal counter is incremented. If 15 such faults occur in one charge cycle, the FET is turned off permanently. The counter is cleared either by removing and re-applying input power, or by disabling and re-enabling the device with the  $\overline{CE}$  pin. In the case of a battery overvoltage fault, Q1 is switched OFF gradually (see Figure 12).

#### **Thermal Protection**

If the junction temperature of the device exceeds  $T_{J(OFF)}$ , the FET Q1 is turned off, and the  $\overline{FAULT}$  pin is driven low. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

#### **Enable Function**

The IC has an enable pin which can be used to enable or disable the device. When the  $\overline{\text{CE}}$  pin is driven high, the internal FET is turned off. When the  $\overline{\text{CE}}$  pin is low, the FET is turned on if other conditions are safe. The OCP counter and the Bat-OVP counter are both reset when the device is disabled and re-enabled. The  $\overline{\text{CE}}$  pin has an internal pulldown resistor and can be left floating. Note that the  $\overline{\text{FAULT}}$  pin functionality is also disabled when the  $\overline{\text{CE}}$  pin is high.

#### **Fault Indication**

The FAULT pin is an active-low open-drain output. It is in a high-impedance state when operating conditions are safe, or when the device is disabled by setting  $\overline{CE}$  high. With  $\overline{CE}$  low, the FAULT pin goes low whenever any of these events occurs:

- Input overvoltage
- Input overcurrent
- Battery overvoltage
- IC Overtemperature

Copyright © 2007, Texas Instruments Incorporated





Figure 24. Flow Diagram



# **APPLICATION INFORMATION (WITH REFERENCE TO FIGURE 23)**

# Selection of R<sub>BAT</sub>

It is strongly recommended that the battery not be tied directly to the VBAT pin of the device, as under some failure modes of the IC, the voltage at the IN pin may appear on the VBAT pin. This voltage can be as high as 30V, and applying 30V to the battery in case of the failure of the bq2431x can be hazardous. Connecting the VBAT pin through  $R_{BAT}$  prevents a large current from flowing into the battery in case of a failure of the IC. In the interests of safety,  $R_{BAT}$  should have a very high value. The problem with a large  $R_{BAT}$  is that the voltage drop across this resistor because of the VBAT bias current  $I_{VBAT}$  causes an error in the  $BV_{OVP}$  threshold. This error is over and above the tolerance on the nominal 4.35V  $BV_{OVP}$  threshold.

Choosing  $R_{BAT}$  in the range  $100k\Omega$  to  $470k\Omega$  is a good compromise. In the case of an IC failure, with  $R_{BAT}$  equal to  $100k\Omega$ , the maximum current flowing into the battery would be  $(30V-3V)\div 100k\Omega=246\mu A$ , which is low enough to be absorbed by the bias currents of the system components.  $R_{BAT}$  equal to  $100k\Omega$  would result in a worst-case voltage drop of  $R_{BAT}\times I_{VBAT}=1mV$ . This is negligible to compared to the internal tolerance of 50mV on  $BV_{OVP}$  threshold.

If the Bat-OVP function is not required, the VBAT pin should be connected to VSS.

# Selection of R<sub>CE</sub>, R<sub>FAULT</sub>, and R<sub>PU</sub>

The  $\overline{\text{CE}}$  pin can be used to enable and disable the IC. If host control is not required, the  $\overline{\text{CE}}$  pin can be tied to ground or left un-connected, permanently enabling the device.

In applications where external control is required, the  $\overline{\text{CE}}$  pin can be controlled by a host processor. As in the case of the VBAT pin (see above), the  $\overline{\text{CE}}$  pin should be connected to the host GPIO pin through as large a resistor as possible. The limitation on the resistor value is that the minimum  $V_{OH}$  of the host GPIO pin less the drop across the resistor should be greater than  $V_{IH}$  of the bq2431×  $\overline{\text{CE}}$  pin. The drop across the resistor is given by  $R_{CE} \times I_{IH}$ .

The  $\overline{FAULT}$  pin is an open-drain output that goes low during OV, OC, battery-OV, and OT events. If the application does not require monitoring of the  $\overline{FAULT}$  pin, it can be left unconnected. But if the  $\overline{FAULT}$  pin has to be monitored, it should be pulled high externally through  $R_{PU}$ , and connected to the host through  $R_{FAULT}$ .  $R_{FAULT}$  prevents damage to the host controller if the bq2431x fails (see above). The resistors should be of high value, in practice values between  $22k\Omega$  and  $100k\Omega$  should be sufficient.

#### Selection of Input and Output Bypass Capacitors

The input capacitor  $C_{IN}$  in Figure 23 is for decoupling, and serves an important purpose. Whenever there is a step change downwards in the system load current, the inductance of the input cable causes the input voltage to spike up.  $C_{IN}$  prevents the input voltage from overshooting to dangerous levels. It is strongly recommended that a ceramic capacitor of at least  $1\mu F$  be used at the input of the device. It should be located in close proximity to the IN pin.

 $C_{\text{OUT}}$  in Figure 23 is also important: If a very fast (< 1µs rise time) overvoltage transient occurs at the input, the current that charges  $C_{\text{OUT}}$  causes the device's current-limiting loop to kick in, reducing the gate-drive to FET Q1. This results in improved performance for input overvoltage protection.  $C_{\text{OUT}}$  should also be a ceramic capacitor of at least 1µF, located close to the OUT pin.  $C_{\text{OUT}}$  also serves as the input decoupling capacitor for the charging circuit downstream of the protection IC.

#### **Powering Accessories**

In some applications, the equipment that the protection IC resides in may be required to provide power to an accessory (e.g. a cellphone may power a headset or an external memory card) through the same connector pins that are used by the adapter for charging. Figure 25 and Figure 26 illustrate typical charging and accessory-powering scenarios:

Copyright © 2007, Texas Instruments Incorporated





Figure 25. Charging - The Red Arrows Show the Direction of Current Flow



Figure 26. Powering an Accessory - The Red Arrows Show the Direction of Current Flow

In the second case, when power is being delivered to an accessory, the bq24314/bq24316 device is required to support current flow from the OUT pin to the IN pin.

If  $V_{OUT} > V_{UVLO} + 0.7V$ , FET Q1 is turned on, and the reverse current does not flow through the diode but through Q1. Q1 will then remain ON as long as  $V_{OUT} > V_{UVLO} - V_{HYS-UVLO} + R_{DS}ON*I_{ACCESSORY}$ . Within this voltage range, the reverse current capability is the same as the forward capability, 1.5A. It should be noted that there is no overcurrent protection in this direction.



Figure 27.



#### **PCB Layout Guidelines:**

- This device is a protection device, and is meant to protect down-stream circuitry from hazardous voltages.
   Potentially, high voltages may be applied to this IC. It has to be ensured that the edge-to-edge clearances of PCB traces satisfy the design rules for high voltages.
- The device uses SON packages with a PowerPAD™. For good thermal performance, the PowerPAD should be thermally coupled with the PCB ground plane. In most applications, this will require a copper pad directly under the IC. This copper pad should be connected to the ground plane with an array of thermal vias.
- C<sub>IN</sub> and C<sub>OUT</sub> should be located close to the IC. Other components like R<sub>ILIM</sub> and R<sub>BAT</sub> should also be located close to the IC.



Copyright © 2007, Texas Instruments Incorporated

SLUS763C-JULY 2007-REVISED OCTOBER 2007



# **Revision History**

| C | hanges from Revision B (September 2007) to Revision C | Page |
|---|-------------------------------------------------------|------|
| • | Changed bq24314DSJ marking from preview to CBX        | 2    |
| • | Changed bq24316DSJ marking from preview to BZC        | 2    |





# PACKAGE OPTION ADDENDUM

7-Nov-2007

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| BQ24314DSGR      | ACTIVE                | SON             | DSG                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24314DSGT      | ACTIVE                | SON             | DSG                | 8    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24314DSJR      | ACTIVE                | SON             | DSJ                | 12   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24314DSJT      | ACTIVE                | SON             | DSJ                | 12   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24316DSGR      | ACTIVE                | SON             | DSG                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24316DSGRG4    | ACTIVE                | SON             | DSG                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24316DSGT      | ACTIVE                | SON             | DSG                | 8    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ24316DSGTG4    | ACTIVE                | SON             | DSG                | 8    |                | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE MATERIALS INFORMATION**

3-Nov-2007

# TAPE AND REEL BOX INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPES



| Device      | Package | Pins |         | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>(mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|---------|------|---------|--------------------------|-----------------------|---------|---------|---------|------------|-----------|------------------|
| BQ24314DSGR | DSG     | 8    | SITE 48 | 179                      | 8                     | 2.2     | 2.2     | 1.2     | 4          | 8         | Q2               |
| BQ24314DSJR | DSJ     | 12   | SITE 41 | 330                      | 12                    | 3.3     | 4.3     | 1.1     | 8          | 12        | Q1               |
| BQ24314DSJT | DSJ     | 12   | SITE 41 | 180                      | 12                    | 3.3     | 4.3     | 1.1     | 8          | 12        | Q1               |
| BQ24316DSGR | DSG     | 8    | SITE 48 | 179                      | 8                     | 2.2     | 2.2     | 1.2     | 4          | 8         | Q2               |
| BQ24316DSGT | DSG     | 8    | SITE 48 | 179                      | 8                     | 2.2     | 2.2     | 1.2     | 4          | 8         | Q2               |



# **PACKAGE MATERIALS INFORMATION**

3-Nov-2007



| Device      | Package | Pins | Site    | Length (mm) | Width (mm) | Height (mm) |
|-------------|---------|------|---------|-------------|------------|-------------|
| BQ24314DSGR | DSG     | 8    | SITE 48 | 195.0       | 200.0      | 45.0        |
| BQ24314DSJR | DSJ     | 12   | SITE 41 | 346.0       | 346.0      | 29.0        |
| BQ24314DSJT | DSJ     | 12   | SITE 41 | 190.0       | 212.7      | 31.75       |
| BQ24316DSGR | DSG     | 8    | SITE 48 | 195.0       | 200.0      | 45.0        |
| BQ24316DSGT | DSG     | 8    | SITE 48 | 195.0       | 200.0      | 45.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-Leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-229.





# THERMAL PAD MECHANICAL DATA DSG (S-PDSO-N8)

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# DSG (S-PDSO-N8) - Minimized Design



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-Leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-229.





# THERMAL PAD MECHANICAL DATA DSJ (R-PDSO-N12)

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated