www.ti.com ## Integrated IQ Modulator PLL/VCO #### **FEATURES** - Fully Integrated PLL/VCO and IQ Modulator - LO Frequency from 300MHz to 4.8GHz - 76-dBc Single-Carrier WCDMA ACPR at –8dBm Channel Power - OIP3 of 26 dBm - P1dB of 11.5 dBm - Integer/Fractional PLL - Phase Noise –132 dBc/Hz (at 1MHz, f<sub>VCO</sub> of 2.3 GHz) - Low Noise Floor: -160 dBm/Hz - Input Reference Frequency Range: Up to 160MHz - VCO Frequency Divided by 1-2-4-8 Output #### **APPLICATIONS** - Wireless Infrastructure - CDMA: IS95, UMTS, CDMA2000, TD-SCDMA - TDMA: GSM, IS-136, EDGE/UWC-136 - LTE - Wireless Local Loop - Point-to-Point Wireless Access - Wireless MAN Wideband Transceivers #### $\mathbb{H}$ PS 36 EXT\_VCO 35 VCC\_VCO1 RDBK 2 VCC\_DIG 3 34 LO\_OUT\_P GND DIG 4 33 LO\_OUT\_N 32 VCC\_VCO2 LD 5 31 GND GND 6 VCC\_LO1 30 VCC\_LO2 29 GND GND 8 28 BBI\_N BBQ N 9 27 BBI\_P BBQ\_P 10 GND 11 26 GND GND 12 25 GND D2S RFOUT #### **DESCRIPTION** TRF372017 is a high performance direct up-conversion device, integrating a high linearity, low noise IQ modulator and an integer-fractional PLL/VCO. The VCO uses integrated frequency dividers to achieve a wide, continuous tuning range of 300MHz–4800MHz. The LO is available as an output with independent frequency dividers. The device also accepts input from an external LO or VCO. The modulator baseband inputs can be biased either internally or externally. Internal DC offset adjustment enables carrier cancellation. The device is controlled through a 3 wire serial programming interface (SPI). A control pin invokes power-save mode to reduce power consumption while keeping the VCO locked for fast startup. #### FREQUENCY RANGE OPERATION | VCO Fre | equency | Div by 2 | | Div by 4 | | Div I | oy 8 | |---------|---------|----------|------|----------|------|-------|------| | Fmin | Fmax | Fmin | Fmax | Fmin | Fmax | Fmin | Fmax | | 2400 | 4800 | 1200 | 2400 | 600 | 1200 | 300 | 600 | df.dzsc.com Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### **AVAILABLE DEVICE OPTIONS** | PRODUCT | PACKAGE<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>OPERATING<br>TEMPERATURE | PACKAGE<br>MARKING | MEDIA, QUANTITY | |----------------|-----------------|-----------------------|---------------------------------------|--------------------|---------------------| | TRF372017IRGZT | QFN-48 | RGZ | –40°C to 85°C | TRF372017 | Tape and Reel, 250 | | TRF372017IRGZR | QFN-48 | RGZ | -40°C to 85°C | TRF372017 | Tape and Reel, 2500 | #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. TRF372017 Block Diagram w**宣的**PRF372017"供应商 #### **PIN FUNCTIONS** | PIN | | | PIN FUNCTIONS | |----------|----|------|------------------------------------------------------------------------| | NAME | NO | TYPE | DESCRIPTION | | PS | 1 | 1 | Power saving mode enable (Low = normal mode; High = power saving mode) | | RDBK | 2 | 0 | SPI internal registers readback output | | VCC_DIG | 3 | | 3.3V digital power supply | | GND_DIG | 4 | | Digital ground | | LD | 5 | 0 | PLL lock detect output | | GND | 6 | | Ground | | VCC_LO1 | 7 | | 3.3V Tx path local oscillator chain power supply | | GND | 8 | | Ground | | BBQ_N | 9 | I | Base-band in-quadrature input: negative terminal | | BBQ_P | 10 | ı | Base-band in-quadrature input: positive terminal | | GND | 11 | | Ground | | GND | 12 | | Ground | | GND | 13 | | Ground | | RSVD | 14 | | Reserved. Normally open. | | GND | 15 | | Ground | | GND | 16 | | Ground | | GND | 17 | | Ground | | RFOUT | 18 | 0 | RF output | | GND | 19 | | Ground | | VCC_D2S | 20 | | 5V modulator output buffer power supply | | VCC_MIX | 21 | | 5V modulator power supply | | GND | 22 | | Ground | | GND | 23 | | Ground | | GND | 24 | | Ground | | GND | 25 | | Ground | | GND | 26 | | Ground | | BBI_P | 27 | I | Base-band in-phase input: positive terminal | | BBI_N | 28 | I | Base-band in-phase input: negative terminal | | GND | 29 | | Ground | | VCC_LO2 | 30 | | 3.3V output local oscillator chain power supply | | GND | 31 | | Ground | | VCC_VCO2 | 32 | | 3.3 – 5.0V VCO power supply | | LO_OUT_N | 33 | 0 | Local oscillator output: negative terminal | | LO_OUT_P | 34 | 0 | Local oscillator output: positive terminal | | VCC_VCO1 | 35 | | 3.3V VCO power supply | | EXT_VCO | 36 | 1 | External local oscillator input | | GND | 37 | | Ground | | VTUNE | 38 | I | VCO control voltage input | | GND | 39 | | Ground | | CP_OUT | 40 | 0 | Charge pump output | | VCC_PLL | 41 | | 3.3V PLL power supply | | GND | 42 | | Ground | | REFIN | 43 | ı | Reference clock input | | GND | 44 | | Ground | | LE | 45 | I | SPI latch enable. Digital input | | DATA | 46 | I | SPI data input. Digital input | #### **PIN FUNCTIONS (continued)** | PIN | TYPE DESCRI | | DESCRIPTION | | |---------|-------------|------|--------------------------------------------------------------|--| | NAME | NO | ITPE | DESCRIPTION | | | CLK | 47 | I | SPI clock input. Digital input | | | SCAN_EN | 48 | ı | Internal testing mode. Connect to ground in normal operation | | #### THERMAL INFORMATION | | | TRF372017 | | |-------------------|----------------------------------------------|-----------|-------| | | THERMAL METRIC <sup>(1)</sup> | RGZ | UNITS | | | | 48 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 30 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 10 | | | $\theta_{\sf JB}$ | Junction-to-board thermal resistance | 8 | 90.00 | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 7 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.5 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) (2) | | VALUE | UNIT | |--------------------------------------------------------------|--------------------------|------| | Supply voltage range <sup>(3)</sup> | -0.3 to 5.5 | V | | Digital I/O voltage range | $-0.3$ to $V_{CC} + 0.5$ | V | | Operating virtual junction temperature range, T <sub>J</sub> | -40 to 150 | °C | | Operating ambient temperature range, T <sub>A</sub> | -40 to 85 | °C | | Storage temperature range, T <sub>stg</sub> | -40 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS | | | MIN | NOM | MAX | UNIT | |-------------------|----------------------------------------------|-----|-----|-----|------| | V <sub>CC5V</sub> | 5V Power supply voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>CC3V</sub> | 3.3V Power supply voltage | 3.0 | 3.3 | 3.6 | V | | VCC_VCO2 | 3.3–5V Power supply voltage | 3.0 | 3.3 | 5.5 | V | | T <sub>A</sub> | Operating ambient temperature range | -40 | | 85 | °C | | TJ | Operating virtual junction temperature range | -40 | | 125 | °C | <sup>(2)</sup> ESD rating not valid for RF sensitive pins. <sup>(3)</sup> All voltage values are with respect to network ground terminal. w**宣的**PRF372017"供应商 #### **ELECTRICAL CHARACTERISTICS** $V_{CC5V} = 5.0V$ , $V_{CC3V} = 3.3V$ , $VCC_{VCO2} = 3.3V$ , $T_A = 25^{\circ}C$ , internal LO, internal VCM (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------|------|---------|------| | DC PA | RAMETERS | | | | | | | | T-1-1 | 3.3V power supply, LO on | | 200 | 250 | mA | | I <sub>CC</sub> | Total supply current, LO on <sup>(1)</sup> | 5V power supply, LO on | | 117 | 148 | mA | | | | VCC_DIG, LO on | | 3 | 5 | mA | | | | VCC_LO1 and VCC_LO2 | | 121 | 130 | mA | | | | VCC_D2S | | 43 | 60 | mA | | | 0.000 0.0000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 | VCC_MIX | | 74 | 90 | mA | | | Supply current, LO on <sup>(1)</sup> | VCC_VCO1 | | 20 | 28 | ^ | | | | VCC_VCO2 | | 17 | 20 | mA | | | | LO_OUT_N and LO_OUT_P | | 17 | 28 | mA | | | | VCC_PLL | | 24 | 40 | mA | | | T | 3.3V power supply, LO off | | 165 | 204 | mA | | | Total supply current, LO off <sup>(1)</sup> | 5V power supply, LO off | | 117 | 149 | mA | | | <b>-</b> | 3.3V power supply, PS on | | 65 | 94 | mA | | | Total supply current, PS on <sup>(1)</sup> | 5V power supply, PS on | | 51 | 73 | mA | | BASEE | BAND INPUTS | | , | | ' | | | ., | | Externally generated | | 1.7 | | V | | $V_{cm}$ | I and Q Input DC common voltage (2) | Set internally | 1.6 | 1.7 | 1.85 | V | | BW | 1dB Input frequency bandwidth | | | 1000 | | MHz | | _ | | Resistance | | 5 | | kΩ | | Z <sub>i</sub> | Input Impedance | Parallel Capacitance | | 3 | | pF | | BASEE | BAND INPUT DC OFFSET CONTROL D/A | <b>\( \lambda \)</b> | , | | ' | | | | Number of bits | Programmed via SPI | | 8 | | | | | Programmable DC offset setting | BBI_P - BBI_N or BBQ_P - BBQ_N , 100-Ω differential load | | | 0.02 | V | | DIGITA | L INTERFACE | | | | | | | V <sub>IH</sub> | High-level input voltage | | 2 | 3.3 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0 | | 0.8 | V | | V <sub>OH</sub> | High-level output voltage | Referenced to VCC_DIG | 0.8xVcc | | | V | | V <sub>OL</sub> | Low-level output voltage | Referenced to VCC_DIG | | | 0.2xVcc | V | | REFER | RENCE OSCILLATOR PARAMETERS | | | | · | | | F <sub>ref</sub> | Reference Frequency | | | | 160 | MHz | | | Reference input sensitivity | | 0.2 | | 3.3 | Vp-p | | | | Parallel capacitance | | 5 | | pF | | | Reference input impedance | Parallel resistance | 3900 | | | Ω | | PFD C | HARGE PUMP | | | | | | | | PFD frequency <sup>(4)</sup> | | | | 100 | MHz | | I <sub>CP</sub> | Charge pump current | SPI programmable | | 1.94 | | mA | <sup>(1)</sup> Maximum current is worst-case over voltage, temperature, and expected process variations. <sup>(2)</sup> The TRF372017 can generate the input common voltage internally or can accept an external common mode voltage. The two modes are selectable via SPI <sup>(3)</sup> When the internal input common mode voltage is selected, it is possible to apply some dc offset with the integrated D/A <sup>(4)</sup> See Application Information for discussion on selection of PFD frequency. ## TRF372017 ELECTRICAL CHARACTERISTICS $V_{CC5V} = 5.0V$ , $V_{CC3V} = 3.3V$ , $VCC_VCO2 = 3.3V$ , $T_A = 25^{\circ}C$ , internal LO, internal VCM (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------|------------------------------------------|-------------------------------------------------------------|------|-------|------|--------| | IQ MODU | JLATOR OUTPUT, F <sub>LO</sub> = 750 MHz | : | | | | | | G | Voltage gain | Output rms voltage over se input I (or Q) rms voltage | -4 | -3.2 | -2.4 | dB | | P1dB | Output compression point | | | 11 | | dBm | | IP3 | Output IP3 | 2 input tones at 4.5 and 5.5MHz | | 26 | | dBm | | IP2 | Output IP2 | 2 input tones at 4.5 and 5.5MHz | | 56.5 | | dBm | | | Carrier feedthrough | Unadjusted | | -43.5 | | dBm | | | Sideband suppression | Unadjusted | | -46 | | dBc | | | Output return loss | | | 10 | | dB | | | Output noise | DC only to BB inputs; 13 MHz offset from LO; Pout = -10 dBm | | -162 | | dBm/Hz | | IQ MODU | JLATOR OUTPUT, F <sub>LO</sub> = 900 MHz | | | | | | | G | Voltage Gain | Output rms voltage over se input I (or Q) rms voltage | -4 | -3.4 | -2.4 | dB | | P1dB | Output Compression Point | | | 11 | | dBm | | IP3 | Output IP3 | 2 input tones at 4.5 and 5.5 MHz | | 26.5 | | dBm | | IP2 | Output IP2 | 2 input tones at 4.5 and 5.5 MHz | | 56.5 | | dBm | | | Carrier Feedthrough | Unadjusted | | -43 | | dBm | | | Sideband suppression | Unadjusted | | -45 | | dBc | | | Output Return Loss | | | 10 | | dB | | | Output Noise | DC only to BB inputs; 13 MHz offset from LO; Pout = -10 dBm | | -160 | | dBm/Hz | | IQ MODU | JLATOR OUTPUT, F <sub>LO</sub> = 2150 MF | İz | | | | | | G | Voltage Gain | Output rms voltage over se input I (or Q) rms voltage | -4.2 | -3.1 | -2 | dB | | P1dB | Output Compression Point | | | 11.5 | | dBm | | IP3 | Output IP3 | 2 input tones at 4.5 and 5.5 MHz | | 25 | | dBm | | IP2 | Output IP2 | 2 input tones at 4.5 and 5.5 MHz | | 56 | | dBm | | | Carrier Feedthrough | Unadjusted | | -40 | | dBm | | | Sideband suppression | Unadjusted | | -32 | | dBc | | | Output Return Loss | | | 10 | | dB | | | Output Noise | DC only to BB inputs; 13 MHz offset from LO; Pout = -10 dBm | | -158 | | dBm/Hz | | ACDD | A dia contrab annual manual matic | 1 WCDMA signal; Pout = -8 dBm | | -75 | | dBc | | ACPR | Adjacent-channel power ratio | 2 WCDMA signals; Pout = -11 dBm per carrier | | -71 | | dBc | | IQ MODU | JLATOR OUTPUT, F <sub>LO</sub> = 2700 MF | lz | | | | | | G | Voltage gain | Output rms voltage over se input I (or Q) rms voltage | -4.1 | -2.7 | -1.3 | dB | | P1dB | Output compression point | | | 12 | | dBm | | IP3 | Output IP3 | 2 input tones at 4.5 and 5.5 MHz | | 26.5 | | dBm | | IP2 | Output IP2 | 2 input tones at 4.5 and 5.5 MHz | | 50 | | dBm | | | Carrier feedthrough | Unadjusted | | -43 | | dBm | | | Sideband suppression | Unadjusted | | -41 | | dBc | | | Output return loss | | | 10 | | dB | | | Output noise | DC only to BB inputs; 13 MHz offset from LO; Pout = -10 dBm | | -153 | | dBm/Hz | <u>₩豐梅•••</u>RF372017"供应商 ## TRF372017 ELECTRICAL CHARACTERISTICS (continued) $V_{CC5V} = 5.0V$ , $V_{CC3V} = 3.3V$ , $VCC_VCO2 = 3.3V$ , $T_A = 25^{\circ}C$ , internal LO, internal VCM (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|-------------------------------------------------|------|------|------|--------| | LOCAL | OSCILLATOR | | | | | | | | | VCO range | 2400 | | 4800 | | | _ | Fraguency Dange | Divide by 2 | 1200 | | 2400 | MHz | | F <sub>VCO</sub> | Frequency Range | Divide by 4 | 600 | | 1200 | IVI□Z | | | | Divide by 8 | 300 | | 600 | | | | Free running VCO | 10kHz | | -85 | | dBc/Hz | | | Phase Noise, Fout=2.3GHz | 1MHz | | -132 | | dBc/Hz | | | | 10MHz | | -150 | | dBc/Hz | | | | 50MHz | | -153 | | dBc/Hz | | P <sub>LO</sub> | LO Output power <sup>(1)</sup> | 100 Ω differential, external load; single-ended | -2.5 | 3 | | dBm | (1) With VCO frequency at 4.6 GHz and LO in divide-by-2 mode at 2.3 GHz Figure 2. SPI Write Timing Diagram **Table 1. SPI Timing: Writing Phase** | | PARAMETER | MIN | TYP | MAX | UNITS | COMMENTS | |--------------------|-----------------------------|-----|-----|-----|-------|----------| | t <sub>h</sub> | Hold time, data to clock | 20 | | | ns | | | t <sub>SU1</sub> | Setup time, data to clock | 20 | | | ns | | | T <sub>(CH)</sub> | Clock low duration | 20 | | | ns | | | T <sub>(CL)</sub> | Clock high duration | 20 | | | ns | | | t <sub>SU2</sub> | Setup time, clock to enable | 20 | | | ns | | | t <sub>(CLK)</sub> | Clock period | 50 | | | ns | | | t <sub>W</sub> | Enable time | 50 | | | ns | | | t <sub>SU3</sub> | Setup time, latch to Data | 70 | | | ns | | Figure 3. SPI Read-Back Timing Diagram **Table 2. SPI Timing Read-Back Phase** | | PARAMETER | MIN | TYP | MAX | UNITS | COMMENTS | |--------------------|-------------------------------------------|-----|-----|-----|-------|---------------------| | t <sub>h</sub> | Hold time, data to clock | 20 | | | ns | | | t <sub>SU1</sub> | Setup time, data to clock | 20 | | | ns | | | T <sub>(CH)</sub> | Clock low duration | 20 | | | ns | | | T <sub>(CL)</sub> | Clock High duration | 20 | | | ns | | | t <sub>SU2</sub> | Setup time, clock to enable | 20 | | | ns | | | t <sub>d</sub> | Delay time, clock to readback data output | 10 | | | ns | | | $t_{W}$ | Enable Time | 50 | | | ns | Equals Clock period | | t <sub>(CLK)</sub> | Clock period | 50 | | | ns | | #### TYPICAL CHARACTERISTICS $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). FREQUENCY AND TEMPERATURE -40 F LO\_OUT = 3.35 GHz $V_{CC} = 3.3, 5 \text{ V}$ -60 -80 Phase Noise (dBc/Hz) T<sub>A</sub> = 85°C -100 -120 T<sub>A</sub> = -40°C -140 T<sub>A</sub> = 25°C -160 10k 10M 1k 100k 40M Frequency (Hz) G002 **OPEN LOOP PHASE NOISE** Figure 6. **OPEN LOOP PHASE NOISE** FREQUENCY AND TEMPERATURE Figure 5. Figure 7. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Figure 9. #### OPEN LOOP PHASE NOISE vs FREQUENCY AND SUPPLY VOLTAGE Figure 10. # OPEN LOOP PHASE NOISE vs FREQUENCY AND SUPPLY VOLTAGE Figure 11. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 13. # CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE # CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 15. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 17. # CLOSED LOOP PHASE NOISE VS FREQUENCY AND TEMPERATURE Figure 18. # CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 19. 1k 10k $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). **CLOSED LOOP PHASE NOISE** Frequency (Hz) Figure 21. 10M 40M G018 100k # CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 22. # CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 23. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 25. # CLOSED LOOP PHASE NOISE vs Figure 26. CLOSED LOOP PHASE NOISE vs FREQUENCY AND TEMPERATURE Figure 27. <u>₩豐梅•#RF372017"供应商</u> #### **TYPICAL CHARACTERISTICS (continued)** $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Figure 28. # NOISE AT 13-MHz OFFSET vs FREQUENCY AND SUPPLY VOLTAGE WITH INTERNAL VCO Figure 29. # NOISE AT 13-MHz OFFSET vs FREQUENCY AND TEMPERATURE WITH EXTERNAL VCO Figure 30. # NOISE AT 13-MHz OFFSET vs FREQUENCY AND SUPPLY VOLTAGE WITH EXTERNAL VCO Figure 31. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Figure 33. **VOLTAGE GAIN** FREQUENCY AND TEMPERATURE at 900 MHz -3.2 -3.25 $T_A = -40^{\circ}C$ -3.3 -3.35 Voltage Gain (dB) -3.4 -3.45 T<sub>A</sub> = 25°C -3.5 T<sub>A</sub> = 85°C -3.55 -3.6 885 880 890 895 900 905 910 915 920 Frequency (MHz) G032 Figure 35. Submit Documentation Feedback $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Figure 37. **VOLTAGE GAIN** **COMMON-MODE VOLTAGE AND FREQUENCY** -2.4 f = 2700 MHz -2.6 -2.8 f = 750 MHz -3 Voltage Gain (dB) -3.2 f = 900 MHz --3.4 -3.6 f = 2150 MHz -3.8 -4.2 f = 1500 MHz 1.55 1.6 1.65 1.7 1.75 1.8 1.85 1.9 Common-Mode Voltage (V) G036 Figure 39. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Figure 40. Figure 41. Figure 42. Figure 43. **TRUMENTS** #### TYPICAL CHARACTERISTICS (continued) $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Figure 44. Figure 45. P1dB FREQUENCY AND TEMPERATURE at 2700 MHz 12.6 $T_A = 25^{\circ}C$ 12.4 12.2 12 P1dB (dBm) 11.8 Γ<sub>A</sub> = -40°C 11.6 11.4 T<sub>A</sub> = 85°C 11.2 2650 2660 2670 2680 2690 2700 2710 2720 2730 2740 2750 Frequency (MHz) G044 Figure 47. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). OIP3 vs Figure 52. G083 = 2150 MHz #### TYPICAL CHARACTERISTICS (continued) 30 29 20 0 $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). OIP3 vs **BASEBAND VOLTAGE AMPLITUDE AND FREQUENCY** f = 900 MHz Figure 57. Baseband Voltage Amplitude (mV) 100 200 300 400 500 600 700 800 900 1000 BB Voltage is Single-Ended RMS **營持<sup>∞™</sup>RF372017"供应商** #### **TYPICAL CHARACTERISTICS (continued)** $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). OIP2 Figure 61. 915 920 G061 #### TYPICAL CHARACTERISTICS (continued) 46.5 46 880 885 $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Unadjusted Sideband Suppression (dBc) T<sub>A</sub> = 85°C 45.5 T<sub>A</sub> = -40°C Frequency (MHz) Figure 65. 900 **UNADJUSTED SIDEBAND SUPPRESSION** FRQUENCY AND TEMPERATURE at 900 MHz T<sub>A</sub> = 25°C ## **UNADJUSTED SIDEBAND SUPPRESSION** FREQUENCY AND TEMPERATURE at 1030 MHz #### Figure 66. ## **UNADJUSTED SIDEBAND SUPPRESSION** FREQUENCY AND TEMPERATURE at 1650 MHz Figure 67. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). #### **UNADJUSTED SIDEBAND SUPPRESSION** FREQUENCY AND TEMPERATURE at 2300 MHz 37 36 Unadjusted Sideband Suppression (dBc) $T_A = -40^{\circ}C$ 35 34 T<sub>A</sub> = 25°C 33 32 T<sub>A</sub> = 85°C 31 30 2250 2260 2270 2280 2290 2300 2310 2320 2330 Frequency (MHz) #### Figure 68. # **UNADJUSTED SIDEBAND SUPPRESSION** FREQUENCY AND TEMPERATURE at 2850 MHz 44 Unadjusted Sideband Suppression (dBc) T<sub>A</sub> = -40°C 43 T<sub>A</sub> = 85°C 42 T<sub>A</sub> = 25°C 40 2760 2770 2780 2790 2800 2810 2820 2830 2840 2850 Frequency (MHz) Figure 69. ## **UNADJUSTED SIDEBAND SUPPRESSION COMMON-MODE VOLTAGE AND FREQUENCY** Figure 70. ## **UNADJUSTED CARRIER SUPPRESSION** FRQUENCY AND TEMPERATURE Figure 71. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). # UNADJUSTED CARRIER SUPPRESSION VS ROUENCY AND TEMPERATURE at 1030 MH Figure 73. # UNADJUSTED CARRIER SUPPRESSION vs FREQUENCY AND TEMPERATURE at 1650 MHz Figure 74. # UNADJUSTED CARRIER SUPPRESSION vs Figure 75. #### **TYPICAL CHARACTERISTICS (continued)** $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). ## **UNADJUSTED CARRIER SUPPRESSION** FREQUENCY AND TEMPERATURE at 2850 MHz -34 T<sub>A</sub> = -40°C -36 Unadjusted Carrier Suppression (dBm) -38 -40 T<sub>A</sub> = 25°C -42 -44 T<sub>A</sub> = 85°C -46 -48 -50 -52 2760 2770 2780 2790 2800 2810 2820 2830 2840 2850 Frequency (MHz) #### Figure 76. Figure 77. $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). Submit Documentation Feedback **₩塑锅<sup>®</sup>門**RF372017"供应商 #### **TYPICAL CHARACTERISTICS (continued)** $V_{CM}$ = 1.7 V (internal), $V_{inBB}$ = 300 mVrms single-ended sine wave in quadrature, $V_{CC3V}$ = 3.3 V, $V_{CC5V}$ = 5 V, $f_{BB}$ = 4.5 MHz and 5.5 MHz, internal LO, TA = 25°C; $F_{PFD}$ = 1.6 MHz (unless otherwise noted). #### **UNADJUSTED SIDEBAND SUPPRESSION** at 2300 MHz DISTRIBUTION #### SERIAL INTERFACE PROGRAMMING REGISTERS DEFINITION The TRF372017 features a 3-wire serial programming interface (SPI) that controls an internal 32-bit shift register. There are a total of 3 signals that need to be applied: the clock (CLK, pin 47), the serial data (DATA, pin 46) and the latch enable (LE, pin 45). The TRF372017 has an additional pin (RDBK, pin 2) for read-back functionality. This pin is a digital pin and can be used to read-back values of different internal registers. The DATA (DB0-DB31) is loaded LSB first and is read on the rising edge of the CLOCK. The LE is asynchronous to the CLOCK and at its rising edge the data in the shift register gets loaded onto the selected internal register. The 5 LSB of the Data field are the address bits to select the available internal registers. #### **PLL SPI REGISTERS** | | Register address | | | | | Reference Clock Divider | | | | | | | | | | |-------|------------------|-------|------------|------------|-------|-------------------------|-------|-------|-------|-------|----------------------|-------|-------|-------|-------| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 | Bit6 | Bit7 | Bit8 | Bits | Bit10 | Bit11 | Bit12 | Bit13 | Bit14 | Bit15 | | | •• | RSV | REF<br>INV | VCO<br>NEG | | Charge Pump Current | | | | | VCO Cal CLK div/Mult | | | | RSV | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | Register 1 | Name | Default Value | Description | |------------|----------------|---------------|---------------------------------------------------------------------------------------------------------------| | Bit0 | ADDR_0 | 1 | Register address bits | | Bit1 | ADDR_1 | 0 | | | Bit2 | ADDR_2 | 0 | | | Bit3 | ADDR_3 | 1 | | | Bit4 | ADDR_4 | 0 | | | Bit5 | RDIV_0 | 1 | 13-bit Reference Divider value | | Bit6 | RDIV_1 | 0 | (minimum value Rmin= 1, B[175] = [00 0000 0000 001];<br>maximum value Rmax=8191, B[175] = [11 1111 1111 111]; | | Bit7 | RDIV_2 | 0 | | | Bit8 | RDIV_3 | 0 | | | Bit9 | RDIV_4 | 0 | | | Bit10 | RDIV_5 | 0 | | | Bit11 | RDIV_6 | 0 | | | Bit12 | RDIV_7 | 0 | | | Bit13 | RDIV_8 | 0 | | | Bit14 | RDIV_9 | 0 | | | Bit15 | RDIV_10 | 0 | | | Bit16 | RDIV_11 | 0 | | | Bit17 | RDIV_12 | 0 | | | Bit18 | RSV | 0 | | | Bit19 | REF_INV | 0 | Invert Reference Clock polarity; 1 = use falling edge | | Bit20 | NEG_VCO | 1 | VCO polarity control; 1= negative slope (negative K <sub>v</sub> ) | | Bit21 | ICP_0 | 0 | Program Charge Pump dc current, ICP | | Bit22 | ICP_1 | 1 | 1.94mA, B[2521] = [00 000]<br>0.47mA, B[2521] = [11 111] | | Bit23 | ICP_2 | 0 | 0.97mA, default value, , B[2521] = [01 010] | | Bit24 | ICP_3 | 1 | | | Bit25 | ICP_4 | 0 | | | Bit26 | ICPDOUBLE | 0 | 1 = set ICP to double the current | | Bit27 | CAL_CLK_SEL_0 | 0 | Multiplication or division factor to create VCO calibration clock from PFD frequency | | Bit28 | CAL_CLK _SEL_1 | 0 | | | Bit29 | CAL_CLK _SEL_2 | 0 | | | Bit30 | CAL_CLK _SEL_3 | 1 | | | Bit31 | RSV | 0 | | w**宣的**PRF372017"供应商 CAL\_CLK\_SEL[3..0]: Set the frequency divider value used to derive the VCO calibration clock from the phase detector frequency | CAL_CLK_SEL | Scaling Factor | |-------------|----------------| | 1111 | 1/128 | | 1110 | 1/64 | | 1101 | 1/32 | | 1100 | 1/16 | | 1011 | 1/8 | | 1010 | 1/4 | | 1001 | 1/2 | | 1000 | 1 | | 0110 | 2 | | 0101 | 4 | | 0100 | 8 | | 0011 | 16 | | 0010 | 32 | | 0001 | 64 | | 0000 | 128 | ICP[4..0]: Set the charge pump current | ICP[40] | Current (mA) | | | | | | |---------|--------------|--|--|--|--|--| | 00 000 | 1.94 | | | | | | | 00 001 | 1.76 | | | | | | | 00 010 | 1.62 | | | | | | | 00 011 | 1.49 | | | | | | | 00 100 | 1.38 | | | | | | | 00 101 | 1.29 | | | | | | | 00 110 | 1.21 | | | | | | | 00 111 | 1.14 | | | | | | | 01 000 | 1.08 | | | | | | | 01 001 | 1.02 | | | | | | | 01 010 | 0.97 | | | | | | | 01 011 | 0.92 | | | | | | | 01 100 | 0.88 | | | | | | | 01 101 | 0.84 | | | | | | | 01 110 | 0.81 | | | | | | | 01 111 | 0.78 | | | | | | | 10 000 | 0.75 | | | | | | | 10 001 | 0.72 | | | | | | | 10 010 | 0.69 | | | | | | | 10 011 | 0.67 | | | | | | | 10 100 | 0.65 | | | | | | | 10 101 | 0.63 | | | | | | | 10 110 | 0.61 | | | | | | | 10 111 | 0.59 | | | | | | | 11 000 | 0.57 | | | | | | | 11 001 | 0.55 | | | | | | | 11 010 | 0.54 | | | | | | | 11 011 | 0.52 | | | | | | | SLASSEAT ALGUST 2019 - REVISED AUGUST 2010 | | | | | | | | | | | |--------------------------------------------|---------|--------------|--|--|--|--|--|--|--|--| | | ICP[40] | Current (mA) | | | | | | | | | | | 11 100 | 0.51 | | | | | | | | | | | 11 101 | 0.5 | | | | | | | | | | | 11 110 | 0.48 | | | | | | | | | | | 11 111 | 0.47 | | | | | | | | | | | Register address | | | | | N-divider value | | | | | | | | | | |-------|------------------|-------|-------|-------|---------------------|-----------------|---------------------|-------|-------|------------|-------|--------------------|--------------|-------|-------| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 | Bit6 | Bit7 | Bit8 | Bit9 | Bit10 | Bit11 | Bit12 | Bit13 | Bit14 | Bit15 | | | | | | | PLL divider setting | | Prescaler<br>Select | RSV | RSV | VCO select | | FCO<br>sel<br>mode | Cal accuracy | | CAL | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | Register 2 | Name | Default Value | Description | |------------|--------------|---------------|-----------------------------------------------------------------------------------------------------| | Bit0 | ADDR_0 | 0 | Register address bits | | Bit1 | ADDR_1 | 1 | | | Bit2 | ADDR_2 | 0 | | | Bit3 | ADDR_3 | 1 | | | Bit4 | ADDR_4 | 0 | | | Bit5 | NINT_0 | 0 | PLL N-divider division setting | | Bit6 | NINT_1 | 0 | | | Bit7 | NINT_2 | 0 | | | Bit8 | NINT_3 | 0 | | | Bit9 | NINT_4 | 0 | | | Bit10 | NINT_5 | 0 | | | Bit11 | NINT_6 | 0 | | | Bit12 | NINT_7 | 1 | | | Bit13 | NINT_8 | 0 | | | Bit14 | NINT_9 | 0 | | | Bit15 | NINT_10 | 0 | | | Bit16 | NINT_11 | 0 | | | Bit17 | NINT_12 | 0 | | | Bit18 | NINT_13 | 0 | | | Bit19 | NINT_14 | 0 | | | Bit20 | NINT_15 | 0 | | | Bit21 | PLL_DIV_SEL0 | 1 | Select division ratio of divider in front of prescaler | | Bit22 | PLL_DIV_SEL1 | 0 | | | Bit23 | PRSC_SEL | 1 | Set prescaler modulus (0 $\rightarrow$ 4/5; 1 $\rightarrow$ 8/9) | | Bit24 | RSV | 0 | | | Bit25 | RSV | 0 | | | Bit26 | VCO_SEL_0 | 0 | Selects between the four integrated VCO's 00 = lowest frequency VCO; 11 = highest frequency VCO | | Bit27 | VCO_SEL_1 | 1 | | | Bit28 | VCOSEL_MODE | 0 | Single VCO auto-calibration mode (1 = active) | | Bit29 | CAL_ACC_0 | 0 | Error count during the cap array calibration | | Bit30 | CAL_ACC_1 | 0 | | | Bit31 | EN_CAL | 0 | Execute a VCO frequency auto-calibration. Set to 1 to initiate a calibration. Resets automatically. | ## w**宣鹄\*\***RF372017"供应商 PLL\_DIV<1,0>: Select division ratio of divider in front of prescaler | PLL DIV | Frequency Divider | |---------|-------------------| | 00 | 1 | | 01 | 2 | | 10 | 4 | $VCOSEL\_MODE<0>:$ when it is 1, the cap array calibration is run on the VCO selected through bits VCO\_SEL<2,1> | | Register address | | | | | | | ı | ractiona | l N-divide | er value | | | | | | | | | | |-------|------------------|-------|-------|-------|-------|-------|-------|-------|----------|------------|----------|-------|-------|-------|-------|--|--|--|--|--| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 | Bit6 | Bit7 | Bit8 | Bit9 | Bit10 | Bit11 | Bit12 | Bit13 | Bit14 | Bit15 | | | | | | | | | | | | | | | | | RSV | RSV | | | | | | | | | | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | | | | | | Register 3 | Name | Default Value | Description | |------------|-----------|---------------|----------------------------------------------| | Bit0 | ADDR_0 | 1 | Register address bits | | Bit1 | ADDR_1 | 1 | | | Bit2 | ADDR_2 | 0 | | | Bit3 | ADDR_3 | 1 | | | Bit4 | ADDR_4 | 0 | | | Bit5 | NFRAC<0> | 0 | Fractional PLL N divider value 0 to 0.99999. | | Bit6 | NFRAC<1> | 0 | | | Bit7 | NFRAC<2> | 0 | | | Bit8 | NFRAC<3> | 0 | | | Bit9 | NFRAC<4> | 0 | | | Bit10 | NFRAC<5> | 0 | | | Bit11 | NFRAC<6> | 0 | | | Bit12 | NFRAC<7> | 0 | | | Bit13 | NFRAC<8> | 0 | | | Bit14 | NFRAC<9> | 0 | | | Bit15 | NFRAC<10> | 0 | | | Bit16 | NFRAC<11> | 0 | | | Bit17 | NFRAC<12> | 0 | | | Bit18 | NFRAC<13> | 0 | | | Bit19 | NFRAC<14> | 0 | | | Bit20 | NFRAC<15> | 0 | | | Bit21 | NFRAC<16> | 0 | | | Bit22 | NFRAC<17> | 0 | | | Bit23 | NFRAC<18> | 0 | | | Bit24 | NFRAC<19> | 0 | | | Bit25 | NFRAC<20> | 0 | | | Bit26 | NFRAC<21> | 0 | | | Bit27 | NFRAC<22> | 0 | | | Bit28 | NFRAC<23> | 0 | | | Bit29 | NFRAC<24> | 0 | | | Bit30 | RSV | 0 | | | Bit31 | RSV | 0 | | | | Reg | gister address | | | PD<br>PLL | | | | | | | | | | PD<br>VCM | |--------------|------------|----------------|------------------|-------|--------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 Bit6 Bit7 Bit8 Bit9 Bit10 Bit11 Bit12 Bit13 Bit14 | | | | | | | | | Bit15 | | | PD DC<br>off | EXT<br>VCO | | PLL Test Control | | | | | | | | | | | | EN<br>Fract<br>mode | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | Register 4 | Name | Default Value | Description | | | | | |------------|---------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit0 | ADDR_0 | 0 | Register address bits | | | | | | Bit1 | ADDR_1 | 0 | | | | | | | Bit2 | ADDR_2 | 1 | | | | | | | Bit3 | ADDR_3 | 1 | | | | | | | Bit4 | ADDR_4 | 0 | | | | | | | Bit5 | PWD_PLL | 0 | Power down all PLL blocks (1 = off) | | | | | | Bit6 | PWD_CP | 0 | When 1, charge pump is off | | | | | | Bit7 | PWD_VCO | 0 | When 1, VCO is off | | | | | | Bit8 | PWD_VCOMUX | 0 | Power down the 4 VCO mux block (1 = Off) | | | | | | Bit9 | PWD_DIV124 | 0 | Power down programmable RF divider in PLL feedback path (1 = off) | | | | | | Bit10 | PWD_PRESC | 0 | Power down programmable prescaler (1 = off) | | | | | | Bit11 | RSV | 0 | | | | | | | Bit12 | PWD_OUT_BUFF | 1 | Power down LO output buffer (1 = off). | | | | | | Bit13 | PWD_LO_DIV | 1 | Power down frequency divider in LO output chain 1 (1 = off) | | | | | | Bit14 | PWD_TX_DIV | 1 | Power down frequency divider in modulator chain (1 = off) | | | | | | Bit15 | PWD_BB_VCM | 1 | Power down baseband input DC common block (1 = off) | | | | | | Bit16 | PWD_DC_OFF | 1 | Power down baseband input DC offset control block (1 = off) | | | | | | Bit17 | EN_EXTVCO | 0 | Enable external LO/VCO input buffer (1 = enabled) | | | | | | Bit18 | EN_ISOURCE | 0 | Enable offset current at Charge Pump output (to be used in fractional mode only, 1 = on). | | | | | | Bit19 | LD_ANA_PREC_0 | 0 | Control precision of analog lock detector (1 1 = low; 0 0 = high). See LOCK DETECT | | | | | | Bit20 | LD_ANA_PREC_1 | 0 | section of Application Information for usage details. | | | | | | Bit21 | CP_TRISTATE_0 | 0 | Set the charge pump output in Tristate mode. | | | | | | Bit22 | CP_TRISTATE_1 | 0 | Off, B[2221] = [00]<br>Down, B[2221] = [01]<br>Up, B[2221] = [10]<br>Tristate, B[2221] = [11] | | | | | | Bit23 | SPEEDUP | 0 | Speed up PLL and Tx blocks by bypassing bias stabilizer capacitors. | | | | | | Bit24 | LD_DIG_PREC | 0 | Lock detector precision (increases sampling time if set to 1) | | | | | | Bit25 | EN_DITH | 1 | Enable $\Delta\Sigma$ modulator dither (1=on) | | | | | | Bit26 | MOD_ORD_0 | 0 | ΔΣ modulator order (1 through 4). Not used in integer mode. | | | | | | Bit27 | MOD_ORD_1 | 1 | 1 <sup>st</sup> order, B[2726] = [00]<br>2 <sup>nd</sup> order, B[2726] = [01]<br>3 <sup>rd</sup> order, B[2726] = [10]<br>4 <sup>th</sup> order, B[2726] = [11] | | | | | | Bit28 | DITH_SEL | 0 | Select dither mode for $\Delta\Sigma$ modulator (0 = const; 1 = pseudo-random) | | | | | | Bit29 | DEL_SD_CLK_0 | 0 | ΔΣ modulator clock delay. Not used in integer mode. | | | | | | Bit30 | DEL_SD_CLK_1 | 1 | Min delay = 00<br>Max delay = 11 | | | | | | Bit31 | EN_FRAC | 0 | Enable fractional mode (1 = fractional enabled) | | | | | ## <u>₩豐梅•₱</u>RF372017"供应商 | Register address | | | | | VCO_R Trim | | | PLL_R_Trim | | VCO Current | | | | VCOBUF BIAS | | |-------------------------|-------|-----------------|-------|-------|-------------|-------|----------------|------------|---------------------|-------------|-------|---------------|-------|-------------|-------| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 | Bit6 | Bit7 | Bit8 | Bit9 | Bit10 | Bit11 | Bit12 | Bit13 | Bit14 | Bit15 | | VCOMUX BIAS OUTBUF BIAS | | RSV BIAS<br>SEL | | VC | VCO CAL REF | | VCOMUX<br>AMPL | | VCO Bias<br>Voltage | | RSV | EN_LD<br>ISRC | | | | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | Register 5 | Name | Default Value | Description | | | | | | |------------|-------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit0 | ADDR_0 | 1 | Register address bits | | | | | | | Bit1 | ADDR_1 | 0 | | | | | | | | Bit2 | ADDR_2 | 1 | | | | | | | | Bit3 | ADDR_3 | 1 | | | | | | | | Bit4 | ADDR_4 | 0 | | | | | | | | Bit5 | VCOBIAS_RTRIM_0 | 0 | VCO bias resistor trimming. Recommended programming [100]. | | | | | | | Bit6 | VCOBIAS_RTRIM_1 | 0 | | | | | | | | Bit7 | VCOBIAS_RTRIM_2 | 1 | | | | | | | | Bit8 | PLLBIAS_RTRIM_0 0 | | PLL bias resistor trimming. Recommended programming [10]. | | | | | | | Bit9 | PLLBIAS_RTRIM_1 | 1 | | | | | | | | Bit10 | VCO_BIAS_0 | 0 | VCO bias reference current. 300 $\mu$ A, B[1310] = [00 00] 600 $\mu$ A, B[1310] = [11 11] Bias current varies directly with reference current | | | | | | | Bit11 | VCO_BIAS_1 | 0 | | | | | | | | Bit12 | VCO_BIAS_2 | 0 | | | | | | | | Bit13 | VCO_BIAS_3 | 1 | | | | | | | | Bit14 | VCOBUF_BIAS_0 | 0 | VCO buffer bias reference current. 300 $\mu$ A, B[1514] = [00] 600 $\mu$ A, B[1514] = [11] Bias current varies directly with reference current | | | | | | | Bit15 | VCOBUF _BIAS_1 | 1 | VCO's muxing buffer bias reference current. | | | | | | | Bit16 | VCOMUX_BIAS_0 | 0 | 300 μA, B[1716] = [00] | | | | | | | Bit17 | VCOMUX _BIAS_1 | 1 | - 600 μA, B[1716] = [11] Bias current varies directly with reference current | | | | | | | Bit18 | BUFOUT_BIAS_0 | 0 | PLL output buffer bias reference current. | | | | | | | Bit19 | BUFOUT_BIAS_1 1 | | 300 μA, B[1918] = [00]<br>600 μA, B[1918] = [11]<br>Bias current varies directly with reference current | | | | | | | Bit20 | RSV | 0 | | | | | | | | Bit21 | RSV | 1 | | | | | | | | Bit22 | VCO_CAL_IB | 0 | Select bias current type for VCO calibration circuitry 0 = PTAT; 1 = constant over temperature | | | | | | | Bit23 | VCO_CAL_REF_0 | 0 | VCO calibration reference voltage trimming. | | | | | | | Bit24 | VCO_CAL_REF_1 | 0 | 0.9 V, B[2523] = [000]<br>- 1.4 V, B[2523] = [111] | | | | | | | Bit25 | VCO_CAL_REF_2 | 1 | - 1.4 V, D[2025] - [111] | | | | | | | Bit26 | VCO_AMPL_CTRL_0 | 0 | Adjust the signal amplitude at the VCO mux input | | | | | | | Bit27 | VCO_AMPL_CTRL_1 | 1 | | | | | | | | Bit28 | VCO_VB_CTRL_0 | 0 | VCO core bias voltage control | | | | | | | Bit29 | VCO_VB_CTRL _1 | 1 | 1.2 V, B[2928] = [00]<br>1.35 V, B[2928] = [01]<br>1.5 V, B[2928] = [10]<br>1.65 V, B[2928] = [11] | | | | | | | Bit30 | RSV | 0 | | | | | | | | Bit31 | EN_LD_ISOURCE | 1 | Enable monitoring of LD to turn on Isource when in frac-n mode (EN_FRAC=1). 0 = ISource set by EN_ISOURCE. 1 = ISource set by LD. | | | | | | | Register address | | | | | BB DC OFFSET | | | | | | | | | | | |------------------|-------|-------|-------|-----------------------------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 | Bit6 | Bit7 | Bit8 | Bit9 | Bit10 | Bit11 | Bit12 | Bit13 | Bit14 | Bit15 | | BB DC OFFSET | | | ١ | VREF SEL TXDIV SEL LODIV SEL TXDIV BIAS | | | | | LODIV | BIAS | | | | | | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | Register 6 | Name | Default Value | Description | | | | | | | |------------|---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit0 | ADDR_0 0 | | Register address bits | | | | | | | | Bit1 | ADDR_1 | 1 | | | | | | | | | Bit2 | ADDR_2 | 1 | | | | | | | | | Bit3 | ADDR_3 | 1 | | | | | | | | | Bit4 | ADDR_4 | 0 | | | | | | | | | Bit5 | IOFF_0 | 0 | Adjust Iref current used for defining I DC offset. | | | | | | | | Bit6 | IOFF_1 | 0 | Full range, 2 × Iref, B[125] = [1 1111 111]<br>Mid scale, Iref B[125] = [1 0000 000] | | | | | | | | Bit7 | IOFF_2 | 0 | | | | | | | | | Bit8 | IOFF_3 | 0 | | | | | | | | | Bit9 | IOFF_4 | 0 | | | | | | | | | Bit10 | IOFF_5 0 | | | | | | | | | | Bit11 | IOFF_6 | 0 | | | | | | | | | Bit12 | IOFF_7 | 1 | | | | | | | | | Bit13 | QOFF_0 | 0 | Adjust Iref current used for defining Q DC offset. | | | | | | | | Bit14 | QOFF_1 | 0 | Full range, 2 × Iref, B[2013] = [1 1111 111]<br>Mid scale, Iref B[2013] = [1 0000 000] | | | | | | | | Bit15 | QOFF_2 | 0 | Wild Scale, Itel D[2010] - [1 0000 000] | | | | | | | | Bit16 | QOFF_3 | 0 | | | | | | | | | Bit17 | QOFF_4 | 0 | | | | | | | | | Bit18 | QOFF_5 | 0 | | | | | | | | | Bit19 | QOFF_6 | 0 | | | | | | | | | Bit20 | QOFF_7 | 1 | | | | | | | | | Bit21 | VREF_SEL_0 | 0 | Adjust Vref in baseband common mode generation circuit. | | | | | | | | Bit22 | VREF_SEL_1 | 0 | 0.65 V, B[2321] = [000]<br>1 V, B[2321] = [111] | | | | | | | | Bit23 | VREF_SEL_2 | 1 | Modulator common mode is Vref + Vbe. | | | | | | | | Bit24 | TX_DIV_SEL_0 | 0 | Adjust Tx path divider. | | | | | | | | Bit25 | TX_DIV_SEL_1 | 0 | Div1, [B2524] = [00]<br>Div2, [B2524] = [01]<br>Div4, [B2524] = [10]<br>Div8, [B2524] = [11] | | | | | | | | Bit26 | LO_DIV_SEL_0 | 0 | Adjust LO path divider | | | | | | | | Bit27 | LO_DIV_SEL_1 | 0 | Div1, [B2827] = [00]<br>Div2, [B2827] = [01]<br>Div4, [B2827] = [10]<br>Div8, [B2827] = [11] | | | | | | | | Bit28 | TX_DIV_BIAS_0 | 0 | TX divider bias reference current | | | | | | | | Bit29 | TX_DIV_BIAS_1 | 1 | 25 $\mu$ A, [B2928] = [00]<br>37.5 $\mu$ A, [B2928] = [01]<br>50 $\mu$ A, [B2928] = [10]<br>62.5 $\mu$ A, [B2928] = [11]<br>Bias current varies directly with reference current | | | | | | | | Bit30 | LO_DIV_BIAS_0 | 0 | LO divider bias reference current | | | | | | | | Bit31 | LO_DIV_BIAS_1 | 1 | 25 $\mu$ A, [B2928] = [00]<br>37.5 $\mu$ A, [B2928] = [01]<br>50 $\mu$ A, [B2928] = [10]<br>62.5 $\mu$ A, [B2928] = [11]<br>Bias current varies directly with reference current | | | | | | | # # Register 7 | | Reg | ister add | ress | | | | VCO CAP ARRAY CONTROL | | | | | | RSV | VCO<br>test<br>mode | CAL<br>bypass | |-------|---------|-----------|--------------|-------|------------------|-------|-----------------------|-------------|-------------|-------|----------|-------|-------|---------------------|--------------------| | Bit0 | Bit1 | Bit2 | Bit3 | Bit4 | Bit5 | Bit6 | Bit7 | Bit8 | Bit9 | Bit10 | Bit11 | Bit12 | Bit13 | Bit14 | Bit15 | | MU | X CONTI | ROL | ISRC<br>SINK | | ET CUR<br>ADJUST | | | PD<br>Const | VCM<br>Bias | М | IX LO VO | CM | DC OF | FREF | VCO<br>BIAS<br>SEL | | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | Bit31 | | Register 7 | Name | Default Value | Description | |------------|----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------| | Bit0 | ADDR_0 | 1 | Register address bits | | Bit1 | ADDR_1 | 1 | | | Bit2 | ADDR_2 | 1 | | | Bit3 | ADDR_3 | 1 | | | Bit4 | ADDR_4 | 0 | | | Bit5 | RSV | 0 | | | Bit6 | RSV | 0 | | | Bit7 | VCO_TRIM_0 | 0 | VCO capacitor array control bits, used in manual cal mode | | Bit8 | VCO_TRIM_1 | 0 | | | Bit9 | VCO_TRIM_2 | 0 | | | Bit10 | VCO_TRIM_3 | 0 | | | Bit11 | VCO_TRIM_4 | 0 | | | Bit12 | VCO_TRIM_5 | 1 | | | Bit13 | RSV | 0 | | | Bit14 | VCO_TEST_MODE | 0 | Counter mode: measure max/min frequency of each VCO | | Bit15 | CAL_BYPASS | 0 | Bypass of VCO auto-calibration. When '1' VCO_TRIM and VCO_SEL bits are used to select the VCO and the cap array setting | | Bit16 | MUX_CTRL_0 | 1 | Select signal for test output (pin 5, LD). | | Bit17 | MUX_CTRL_1 | 0 | [000] = Ground<br>[001] = Lock detector | | Bit18 | MUX_CTRL_2 | 0 | [010] = NDIV counter output [011] = Ground [100] = RDIV counter output [101] = Ground [110] = A_counter output [111] = Logic high; | | Bit19 | ISOURCE_SINK | 0 | Charge pump offset current polarity. | | Bit20 | ISOURCE_TRIM_0 | 0 | Adjust isource bias current in frac-n mode. | | Bit21 | ISOURCE_TRIM_1 | 0 | | | Bit22 | ISOURCE_TRIM_2 | 1 | | | Bit23 | PD_TC_0 | 0 | Time constant control for PWD_OUT_BUFF | | Bit24 | PD_TC_1 | 0 | [00] = Minimum time constant<br>[11] = Maximum time constant | | Bit25 | IB_VCM_SEL | 0 | Select constant/ptat current for Common mode bias generation block 0 = PTAT 1 = const | | Bit26 | RSV | 0 | | | Bit27 | RSV | 0 | | | Bit28 | RSV | 1 | | | Bit29 | DCOFFSET_I_0 | 0 | Adjust BB input DC offset Iref | | Bit30 | DCOFFSET_I_1 | 1 | 50 μA, B[2726] = [00]<br>100 μA, B[2726] = [01]<br>150 μA, B[2726] = [10]<br>200 μA, B[2726] = [11] | SLMS224A-AUGUST, 2019-AEYISED AUGUST 2010 www.ti.com | Register | 7 Name | Default Value | Description | |----------|--------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Bit31 | VCO_BIAS_SEL | 0 | Select VCO_BIAS trim settings stored in EEPROM 0 = Use EEPROM settings if parity check is 1; otherwise, use SPI settings 1 = Use SPI settings | #### READBACK MODE Register 0 functions as a Readback register. TRF372017 implements the capability to read-back the content of any serial programming interface register by initializing register 0. Each read-back is composed by two phases: writing followed by the actual reading of the internal data. This is shown in the timing diagram in Figure 3. During the writing phase a command is sent to TRF372017 register 0 to set it in read-back mode and to specify which register is to be read. In the proper reading phase, at each rising clock edge, the internal data is transferred into the RDBK pin and can be read at the following falling edge (LSB first). The first clock after the LE goes high (end of writing cycle) is idle and the following 32 clocks pulses will transfer the internal register content to the RDBK pin. #### Readback From the Internal Registers Banks TRF372017 integrates 8 registers: Register 0 (000) to Register 7 (111). Registers 1 through 7 are used to set-up and control the TRF372017 functionalities, while register 0 is used for the readback function. The latter register needs to be programmed with a specific command that sets TRF372017 in read-back mode and specifies the register to be read: - set B[31] to 1 to put TRF372017 in read-back mode. - set B[30,28] equal to the address of the register to be read (000 to 111). - Set B27 to control the VCO frequency counter in VCO test mode. #### Register 0 Write | | | Name | Default Value | Description | |------------|-----|---------|---------------|----------------------------------------------------------------| | Address | В0 | ADDR<0> | 0 | Register 0 to be programmed to set TRF372017 in readback mode. | | Bits | B1 | ADDR<1> | 0 | | | | B2 | ADDR<2> | 0 | | | | В3 | ADDR<3> | 1 | | | | B4 | ADDR<4> | 0 | | | Data Field | B5 | N/C | 0 | | | | B6 | N/C | 0 | | | | B7 | N/C | 0 | | | | B8 | N/C | 0 | | | | В9 | N/C | 0 | | | | B10 | N/C | 0 | | | | B11 | N/C | 0 | | | | B12 | N/C | 0 | | | | B13 | N/C | 0 | | | | B14 | N/C | 0 | | | | B15 | N/C | 0 | | | | B16 | N/C | 0 | | | | B17 | N/C | 0 | | | | B18 | N/C | 0 | | | | B19 | N/C | 0 | | | | B20 | N/C | 0 | | | | B21 | N/C | 0 | | | | B22 | N/C | 0 | | | | B23 | N/C | 0 | | | | B24 | N/C | 0 | | | | Name | Default Value | Description | |-----|--------------------|---------------|----------------------------------------------------------------------------------| | B25 | N/C | 0 | | | B26 | N/C | 0 | | | B27 | COUNT_MODE_MUX_SEL | 0 | Select Readback for VCO maximum frequency or minimum frequency. 0 = Max 1 = Min | | B28 | RB_REG<0> | Х | 3 LSB's of the address for the register that is being read | | B29 | RB_REG<1> | Х | Reg 1, B[3028] = [000]<br>Reg 7, B[3028] = [111] | | B30 | RB_REG<2> | Х | 1 (10g 7, D[3020] = [111] | | B31 | RB_ENABLE | 1 | 1 ≥ Put the device in Readback Mode | The contents of any register specified in RB\_REG can be read back during the read cycle, including register 0. | | | Regis | ter addr | ress | | | CHIP_ID | | | ١ | ١U | | | | R_ | SAT_E | RR | |-------|------------------|-------|----------|-------|-------|----------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit0 | В | it1 | Bit2 | Bit | 3 E | 3it4 | Bit5 | Bit6 | Bit7 | Bit8 | Bit9 | Bi | t10 | Bit11 | | Bit12 | | | | COUNT0-7/VCO_TRM | | | | COUNT | 8-10/VCO | _SEL | | | СО | UNT11 | -17 | | | | | | | Bit13 | Bit14 | Bit15 | Bit16 | Bit17 | Bit18 | Bit19 | Bit20 | Bit21 | Bit22 | Bit23 | Bit24 | Bit25 | Bit26 | Bit27 | Bit28 | Bit29 | Bit30 | COUNT\_MODE-MUX-SEL Bit31 | Register 0 | Name | Default<br>Value | Description | |------------|--------------------|------------------|------------------------------------------------------------------| | Bit0 | ADDR_0 | 0 | Register address bits | | Bit1 | ADDR_1 | 0 | | | Bit2 | ADDR_2 | 0 | | | Bit3 | ADDR_3 | 1 | | | Bit4 | ADDR_4 | 0 | | | Bit5 | CHIP_ID | 1 | | | Bit6 | NU | х | | | Bit7 | NU | Х | | | Bit8 | NU | Х | | | Bit9 | NU | х | | | Bit10 | NU | х | | | Bit11 | NU | Х | | | Bit12 | R_SAT_ERR | Х | Error flag for calibration speed | | Bit13 | count_0/NU | Х | B[3013] = VCO frequency counter high when COUNT_MODE_MUX_SEL = 0 | | Bit14 | count_1/NU | Х | and VCO_TEST_MODE = 1 | | Bit15 | count_2/VCO_TRIM_0 | Х | | | Bit16 | count_3/VCO_TRIM_1 | Х | | | Bit17 | count_4/VCO_TRIM_2 | Х | | | Bit18 | count_5/VCO_TRIM_3 | Х | | | Bit19 | count_6/VCO_TRIM_4 | Х | | | Bit20 | count_7/VCO_TRIM_5 | Х | | | Bit21 | count_8/NU | х | B[3013] = VCO frequency counter low when COUNT_MODE_MUX_SEL = 1 | | Bit22 | count_9/VCO_sel_0 | Х | and VCO_TEST_MODE = 1 | | Bit23 | count_10/VCO_sel_1 | х | | # SLASSAAT ALGUST 2019 REVISED AUGUST 2010 www.ti.com | Register 0 | Name | Default<br>Value | Description | |------------|--------------------|------------------|--------------------------------------------------------------| | Bit24 | count<11> | Х | B[2015] = Autocal results for VCO_TRIM, | | Bit25 | count<12> | Х | B[2322] = Autocal results for VCO_SEL when VCO TEST MODE = 0 | | Bit26 | count<13> | Х | - VOO_1E01_WODE = 0 | | Bit27 | count<14> | Х | | | Bit28 | count<15> | Х | | | Bit29 | count<16> | Х | | | Bit30 | count<17> | Х | | | Bit31 | COUNT_MODE_MUX_SEL | Х | 0 = Minimum frequency<br>1 = Maximum frequency | **STRUMENTS** #### APPLICATION INFORMATION #### INTEGER AND FRACTIONAL MODE SELECTION The PLL is designed to operate in integer mode or fractional mode. If the desired LO frequency is an integer multiple of the PFD frequency, f PFD, then Integer mode should be selected. Phase noise performance in Integer mode is superior to Fractional mode at most $f_{PFD}$ , but the minimum RF stepsize is limited. In Integer mode, the feedback divider is an exact integer, and the fraction is zero. While operating in Integer mode, the register bits corresponding to the fractional control are don't care. When small RF stepsizes force $f_{PFD}$ below 500KHz, Fractional mode operation may provide superior performance by allowing higher $f_{PFD}$ and wider loop bandwidth. In Fractional mode, the feedback divider fractional portion is non-zero. With up to 25 bits of fractional resolution, RF stepsize less than 1Hz is possible while using an f<sub>PFD</sub> of 20MHz. The appropriate fraction control bits in the serial register must be programmed. #### **DESCRIPTION OF PLL STRUCTURE** Figure 85. Block Diagram of the PLL Loop A block diagram of the PLL is included in Figure 85. The output frequency is $$f_{\text{VCO}} = \frac{f_{\text{REF}}}{\text{RDIV}} \left( \text{PLL\_DIV\_SEL} \right) \left[ \text{NINT} + \frac{\text{NFRAC}}{2^{25}} \right]$$ (1) Both NINT and NFRAC are contained within the feedback divider block so that the equation may be restated as $$f_{\text{VCO}} = \frac{f_{\text{REF}} (\text{PLL\_DIV\_SEL})(\text{NINT} + f)}{\text{RDIV}}$$ (2) where $$f = \frac{\mathsf{NFRAC}}{2^{25}} \tag{3}$$ The NINT and NFRAC divider implicitly accounts for the prescaler divider so that $$F_{comp} = \frac{F_{PM}}{NINT + f} \tag{4}$$ In Integer mode, f is ignored and $$\frac{f_{\text{VCO}}}{f_{\text{PFD}}} = \text{NINT} \times \text{PLL\_DIV\_SEL}$$ (5) The feedback divider block consists of a programmable RF divider, a prescaler divider, and an N.f divider. The prescaler can be programmed as a 4/5 or an 8/9 prescaler. The N.f divider includes an A counter and an M counter. #### **SELECTING PLL DIVIDER VALUES** Operation of the PLL requires calculating the TX\_DIV\_SEL, RDIV, PLL\_DIV\_SEL, NINT, and NFRAC bits. LO or mixer frequency is related to $f_{\text{VCO}}$ according to divide by 1/2/4/8 blocks and the operating range of $f_{\text{VCO}}$ . $$TX\_DIV\_SEL = \begin{cases} 1 & 2400 \text{ MHz} \le f_{RF} \le 4800 \text{ MHz} \\ 2 & 1200 \text{ MHz} \le f_{RF} \le 2400 \text{ MHz} \\ 4 & 600 \text{ MHz} \le f_{RF} \le 1200 \text{ MHz} \\ 8 & 300 \text{ MHz} \le f_{RF} \le 600 \text{ MHz} \end{cases}$$ (6) Therefore, $$f_{VCO} = TX_DIV_SEL \times f_{RF}$$ (7) Given $f_{\text{VCO}}$ , select the minimum value for PLL\_DIV\_SEL so that the programmable RF divider will limit input frequency, fPM, into the prescaler block to a maximum of 3000MHz. PLL\_DIV\_SEL = min(1,2,4) such that fPM ≤ 3000 MHz, which can also be stated as: $$PLL_DIV_SEL = ceiling \left( \frac{TX_DIV_SEL \times f_{RF}}{3000 \text{ MHz}} \right)$$ (8) If $f_{PFD} > 25$ MHz, and fractional mode will be used, then set PLL\_DIV\_SEL = 4. Higher values of $f_{PFD}$ correspond to better phase noise performance in Integer mode or Fractional mode. $f_{PFD}$ , along with PLL\_DIV\_SEL, determine fVCO stepsize in Integer mode. Therefore, in Integer mode, select the maximum $f_{PFD}$ that enables the required RF stepsize. $$f_{\text{PFD}} = \frac{F_{\text{VCO,stepsize}}}{\text{PLL\_DIV\_SEL}} = \frac{F_{\text{RF,stepsize}} \times \text{TX\_DIV\_SEL}}{\text{PLL\_DIV\_SEL}}$$ (9) In Fractional mode, small RF stepsize is accomplished through the fractional mode divider and a large $f_{PFD}$ may be used. In this case, $f_{PFD}$ may vary according to reference clock and fractional spur requirements, but $f_{PFD}$ = 20MHz functions well. Then calculate $$RDIV = \frac{f_{REF}}{f_{PFD}}$$ (10) The remaining N dividers are then calculated as NINT = floor $$\left(\frac{f_{\text{VCO}} \text{RDIV}}{f_{\text{REF}} \text{PLL\_DIV\_SEL}}\right)$$ (11) and NFRAC = floor $$\left[ \left[ \left( \frac{f_{\text{VCO}} \text{RDIV}}{f_{\text{REF}} \text{PLL\_DIV\_SEL}} \right) - \text{NINT} \right] 2^{25} \right]$$ (12) The P/(P+1) programmable prescaler is set to 8/9 or 4/5 through the PRSC\_SEL bit. PRSC\_SEL = $$\frac{8/9}{4/5}$$ NINT < 56 (13) SLWS224A -AUGUST 2010-REVISED AUGUST 2010 # The divider block accounts for either value of PRSC SEL without requiring adjustment of NINT or NFRAC. Then calculate the maximum frequency that will be input to the digital divider at $f_N$ . Using the numerator of the prescaler, P, $$f_{N,MAX} = \frac{f_{VCO}}{PLL_DIV_SEL \times P}$$ (14) Verify that the frequency into the digital divider, $f_N \le 375$ MHz. If $f_N$ exceeds 375MHz, choose a larger value for PLL\_DIV\_SEL and recalculate fPFD, RDIV, NINT, NFRAC, and PRSC\_SEL. #### **Setup Example for Integer Mode** Suppose the following operating characteristics are desired for Integer mode operation. $f_{REF} = 40 \text{ MHz}$ Step at RF = 2 MHz = RF Channel spacing RF Frequency = $f_{RF}$ = 1600 MHz Since the VCO range is 2400-4800MHz, $TX_DIV_SEL = 2$ , $f_{VCO} = 2 \times 1600MHz = 3200MHz$ In order to keep the frequency of the prescaler below 2800MHz, PLL DIV SEL = 2 Since the desired stepsize at RF is 2MHz, $f_{VCO}$ , stepsize = 2 x 2MHz = 4MHz and $f_{FPD}$ = 2MHz Using the reference frequency along with the required f<sub>PFD</sub> gives, RDIV = 20, NINT = 800 Since NINT $\geq$ 56, select the 8/9 prescaler. $f_{N,MAX} = 3200MHz / (2 \times 8) = 200MHz < 350MHz$ In this example, Integer mode operation gives sufficient resolution for the required stepsize. #### **Setup Example for Fractional Mode** Suppose the following operating characteristics are desired for Fractional mode operation. $f_{RFF} = 40 \text{ MHz}$ Step at RF = 5 Hz RF Frequency = $f_{RF} = 1,600,000,045 \text{ Hz}$ Since the VCO range is 2400–4800 MHz, $TX_DIV_SEL = 2$ , $f_{VCO} = 2 \times 1,600,000,045 Hz = 3,200,000,090 Hz$ In order to keep the frequency of the prescaler below 2800MHz, PLL\_DIV\_SEL = 2 Using a typical $f_{PED}$ of 20MHz, RDIV = 20, NINT = 80, NFRAC = 75 Since NINT $\geq$ 56, select the 8/9 prescaler. $f_{N,MAX} = 3200MHz / (2 \times 8) = 200MHz < 350MHz$ The actual frequency at RF is $f_{RF} = 1600000044.9419$ Hz for a frequency error of -0.058Hz. #### **Practical Limit on Maximum PFD Frequency** The N.f divider includes an A counter and an M counter. This architecture creates an implementation limit of the value of $f_{PFD}$ that is lower than the tested physical device maximums. The requirement can be stated as follows: NINT div $(P) \ge NINT \mod (P)$ where P is the numerator of the prescaler. In practice, selecting P = 8 enables valid NINT values of 56 and greater; and, selecting P = 4 enables valid NINT values of 12 and greater. The limitation is realized with high $f_{PFD}$ selection and low $f_{VCO}$ . Selection of values for the M and A counters is performed internally and is not visible to the user. #### **Fractional Mode Setup** Optimal operation of the PLL in fractional mode requires several additional register settings. Recommended values are listed in Table 3. Optimal performance may require tuning the MOD\_ORD, ISOURCE\_SINK, and ISOURCE\_TRIM values according to the chosen frequency band. **Table 3. Fractional Mode Register Settings** | REGISTER BIT | REGISTER ADDRESSING | RECOMMENDED VALUE | |---------------|---------------------|-------------------| | EN_ISOURCE | Reg4B18 | 1 | | EN_DITH | Reg4B25 | 1 | | MOD_ORD | Reg4B[2726] | B[2726] = [10] | | DITH_SEL | Reg4B28 | 0 | | DEL_SD_CLK | Reg4B[3029] | B[3029] = [10] | | EN_LD_ISOURCE | Reg5B31 | 1 | | ISOURCE_SINK | Reg7B19 | 0 | | ISOURCE_TRIM | Reg7B[2220] | B[2220] = [100] | #### SELECTING THE VCO AND VCO FREQUENCY CONTROL To achieve a broad frequency tuning range, the TRF372017 includes four VCOs. Each VCO is connected to a bank of capacitors that determine its valid operating frequency. For any given frequency setting, the appropriate VCO and capacitor array must be selected. The device contains logic that will automatically select the appropriate VCO and capacitor bank. Set bit EN\_CAL to initiate the calibration algorithm. During the calibration process, the device will select a VCO and a capacitor state so that VTune matches the reference voltage set by VCO\_CAL\_REF\_n. Accuracy of the tune is increased through bits CAL\_ACC\_n. Since a calibration begins immediately when EN\_CAL is set, all registers must contain valid value prior to initiating calibration. Calibration logic is driven by a CAL\_CLK clock derived from the phase frequency detector frequency scaled according to the setting in CAL\_CLK\_SEL. Faster CAL\_CLK frequency enables faster calibration, but the logic is limited to clock frequencies around 1MHz. Table 4 provides suggested CAL\_CLK\_SEL scaling recommendations for several phase frequency detector frequencies. The flag R\_SAT\_ERR is evaluated during the calibration process to indicate calibration counter overflow errors, which will occur if CAL\_CLK runs too fast. If R\_SAT\_ERR is set during a calibration, the resulting calibration is not valid and CAL\_CLK\_SEL must be used to slow the CAL\_CLK. CAL\_CLK frequencies should not be set below 0.1MHz. Table 4. Example CAL\_CLK\_SEL Scaling | PFD FREQUENCY<br>MHz | CAL_CLK_SEL<br>SCALING | CAL_CLK FREQUENCY<br>MHz | | | |----------------------|------------------------|--------------------------|--|--| | 20 | 1/32 | 0.625 | | | | 1 | 1 | 1 | | | | 0.1 | 8 | 0.8 | | | When VCOSEL\_MODE is 0, the device will automatically select both the VCO and capacitor bank within 23 CAL\_CLK cycles. When VCOSEL\_MODE is 1, the device will use the VCO selected in VCO\_SEL\_0 and VCO\_SEL\_1 and automatically select the capacitor array within 17 CAL\_CLK cycles. The VCO and capacitor array settings resulting from calibration cannot be read from the VCO\_SEL\_n and VCO\_TRIM\_n bits in registers 2 and 7. They can only be read from register 0. Automatic calibration can be disabled by setting CAL\_BYPASS to 1. In this manual cal mode, the VCO is selected through register bits VCO\_SEL\_n, while the capacitor array is selected through register bits VCO\_TRIM\_n. Calibration modes are summarized in Table 5. After calibration is complete, the PLL is released from calibration mode to reach an analog lock. During the calibration process, the TRF372017 will scan through many frequencies. RF and LO outputs should be disabled until calibration is complete. At power up the RF and LO output will be disabled by default. Once a calibration has been performed at a given frequency setting, the calibration is valid over all operating temperature conditions. **₩豐街<sup>®™</sup>RF372017"供应商** #### **Table 5. VCO Calibration Modes** | CAL_BYPASS | VCOSEL_MODE | MAX CYCLES<br>CAL_CLK | vco | CAPACITOR ARRAY | |------------|-------------|-----------------------|-----------|-----------------| | 0 | 0 | 46 | P | Automatic | | 0 | 1 | 34 | VCO_SEL_n | automatic | | 1 | don't care | na | VCO_SEL_n | VCO_TRIM_n | #### **EXTERNAL VCO** An external LO or VCO signal may be applied. EN\_EXTVCO powers the input buffer and selects the buffered external signal instead of an internal VCO. Dividers, the pfd, and the charge pump remain enabled and may be used to drive an external VCO. NEG\_VCO must correspond to the gain of the external VCO. #### **VCO TEST MODE** Setting VCO\_TEST\_MODE forces the currently selected VCO to the edge of its frequency range by disconnecting the charge pump input from the pfd and loop filter and forcing its output high or low. The upper or lower edge of the VCO range is selected through COUNT\_MODE\_MUX\_SEL. VCO\_TEST\_MODE also reports the value of a frequency counter in COUNT, which can be read back in register 0. COUNT reports the number of digital N divider cycles in the PLL, directly related to the period of fN, that occur during each CAL\_CLK cycle. Counter operation is initiated through the bit EN\_CAL. **Table 6. VCO Test Mode** | VCO_TEST_MODE | COUNT_MODE_MUX_SEL | VCO Operation | Register 0 B[3013] | |---------------|--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | don't care | Normal | B[3024] = undefined B[2322] = VCO_SEL selected during autocal B21 = undefined B[2013] = VCO_TRIM selected during autocal | | 1 | 0 | Max frequency | B[3013] = Max frequency counter | | 1 | 1 | Min frequency | B[3013] = Min frequency counter | #### **LOOP FILTER** Loop filter design is critical for achieving low closed loop phase noise. Some typical loop filter component values are given in Table 7, referenced to designators in Figure 86. These loop filters are designed using charge pump current of 1.94mA to minimize noise. **Table 7. Typical Loop Filter Components** | f <sub>PFD</sub> (MHz) | C1 (pF) | C2 (pF) | R2 (kΩ) | C3 (pF) | R3 (kΩ) | C4 (pF) | R4 (kΩ) | |------------------------|---------|---------|---------|---------|---------|---------|---------| | 40 | 1000 | 10000 | 0.47 | 39 | 1.4 | 1.8 | 3.3 | | 1.6 | 47 | 560 | 10 | 4.7 | 5 | open | 0 | | 6.4 | 100 | 1000 | 5 | 20 | 5 | open | 0 | | 10 | 270 | 4700 | 1.5 | 4700 | 1.5 | open | 0 | | 30.72 | 2200 | 20000 | 0.47 | 220 | 0.475 | 220 | 0.475 | Figure 86. Loop Filter Component Reference Designators #### LOCK DETECT The lock detect signal is generated in the phase frequency detector by comparing the VCO target frequency against the VCO actual frequency. When the phase of the two compared frequencies remains aligned for several clock cycles, an internal signal goes high. The precision of this comparison is controlled through the LD\_ANA\_PREC bits. This internal signal is then averaged and compared against a reference voltage to generate the LD signal. The number of averages used is controlled through LD\_DIG\_PREC. Therefore, when the VCO is frequency locked, LD is high. When the VCO frequency is not locked, LD may pulse high or exhibit periodic behavior. By default, the internal lock detect signal is driven on the LD terminal. Register bits MUX\_CTRL\_n can be used to control a mux to output other diagnostic signals on the LD output. The LD control signals are shown in Table 8. **Table 8. LD Control Signals** | ADJUSTMENT | REGISTER BITS | BIT ADDRESSING | |-------------------------|---------------|----------------------| | Lock detect precision | LD_ANA_PREC_0 | Register 4 Bit 19 | | Unlock detect precision | LD_ANA_PREC_1 | Register 4 Bit 20 | | LD averaging count | LD_DIG_PREC | Register 4 Bit 24 | | Diagnostic Output | MUX_CTRL_n | Register 7 Bits 1816 | **Table 9. LD Control Signal Mode Settings** | CONDITION | RECOMMENDED SETTINGS | |-----------------|-----------------------------------------------------------| | Integer Mode | LD_ANA_PREC_0 = 0<br>LD_ANA_PREC_1 = 0<br>LD_DIG_PREC = 1 | | Fractional Mode | LD_ANA_PREC_0 = 1<br>LD_ANA_PREC_1 = 1<br>LD_DIG_PREC = 1 | #### Tx DIVIDER The Tx divider, illustrated in Figure 87, converts the differential output of the VCO into differential I and Q mixer components. The divide by 1 differential quadrature phases are provided through a polyphase. Divide by 2, 4, and 8 differential quadrature phases are provided through flip-flop dividers. Only one of the dividers operates at a time, and the appropriate output is selected by a mux. DIVn bits are controlled through TX DIV SELn. TX\_DIV\_I determines the bias level for the divider blocks. The SPEEDUP control is used to bypass a stabilization resistor and reach the final bias level faster after a change in the divider selection. SPEEDUP should be disabled during normal operation. # **\*營物PRF372017"供应商** Figure 87. Tx Divider #### **LO DIVIDER** The LO divider is shown in Figure 88. It frequency divides the VCO output. Only one of the dividers operates at a time, and the appropriate output is selected by a mux. DIVn bits are controlled through LO\_DIV\_SELn. The output is buffered and provided on output pins LO\_OUT\_P and LO\_OUT\_N. The output level is controlled through BUFOUT\_BIASn. LO\_DIV\_I determines the bias level for the divider blocks. The SPEEDUP control is used to bypass a stabilization resistor and reach the final bias level faster after a change in the divider selection. SPEEDUP should be disabled during normal operation. Although SPEEDUP controls both the Tx and LO divider biases, the Tx and LO divider biases are generated independently. Figure 88. LO Divider #### LO OUTPUTS The LO outputs are open collector outputs. They require a pull-up to VCC. $75\Omega$ pull-up resistors to VCC with local decoupling provides a good broadband match and is shown in an example circuit in Figure 89. An inductor pull-up in parallel with a cap can provide a tuned load for excellent narrowband load matching. Figure 89. Example LO\_OUT Circuit for Broadband Operation #### **MIXER** A diagram of the mixer is shown in Figure 90. The mixer is followed by a differential to single-ended converter and buffer for output. Figure 90. Mixer #### **DISABLING OUTPUTS** RF frequency outputs are generated at the RFOUT and LO\* terminals. Unused RF frequency outputs should be disabled to minimize power consumption and noise generation. Table 10 lists settings used to disable the outputs. Powersave mode can also be used to disable outputs. **Table 10. Register Controls for Disabling Outputs** | DISABLED OUTPUT | REGISTER BIT | SETTING | |-----------------|--------------|---------| | RFOUT | PWD_TX_DIV | 1 | | LOD and LON | PWD_OUT_BUFF | 1 | | LOP and LON | PWD LO DIV | 1 | <u>₩豐梅•FRF372017"供应商</u> #### **POWERSAVE MODE** Powersave mode can be used to put the device into a low power consumption mode. The PLL block remains active in Powersave mode, reducing the time required for startup. However, the modulator, dividers, output buffers and baseband common mode generation blocks are powered down. The SPI block remains active, and registers are addressable. Use the PS pin to activate powersave mode. #### POWER SUPPLY DISTRIBUTION Power supply distribution for the TRF372017 is shown in Figure 91. Proper isolation and filtering of the supplies is critical for low noise operation of the device. Each supply pin should be supplied with local decoupling capacitance and isolated with a ferrite bead. VCC\_VCO2 is tolerant of 5V supply voltages to permit additional supply filtering. Figure 91. Power Supply Distribution #### DAC INTERFACING WITH EXTERNAL BASEBAND BIAS VOLTAGE Common mode voltage on the baseband inputs can be generated either internally or externally. An external interface should provide 1.7V dc and any necessary filtering. A typical interface to a DAC device is shown in Figure 92. Figure 92. DAC to TRF372017 Interface With External VCM Generation #### INTERNAL BASEBAND BIAS VOLTAGE GENERATION The TRF372017 has the ability to generate DC voltage levels for its baseband inputs internally. Register settings in the device allow the user to adjust common mode voltage of the I and Q signals separately. There are three adjustment factors for the baseband inputs. These are described in Table 1. **Table 11. Baseband Adjustment Factors** | ADJUSTMENT | REGISTER BITS | BIT ADDRESSING | |-------------|---------------|----------------------| | VCM setting | VREF_SEL_n | Register 6 Bits 2321 | | VCM Enable | PWD_BB_VCM | Register 4 Bit 15 | | Bias select | IB_VCM_SEL | Register 7 Bit 25 | Each baseband input pair includes the circuitry depicted in Figure 93. The Vref set voltage impacts all four terminals: IP, IN, QP, and QN. The effect of changing the reference voltage is shown in Figure 78. Each node also includes a programmable current DAC that injects current into the positive and negative terminals of each input. Figure 93. Block Diagram of the Baseband I Input Nodes A typical DAC to TRF372017 interface using internal VCM generation is shown in Figure 94. **"≝筒™RF372**017"供应商 Figure 94. DAC to TRF372017 Interface With Internal VCM Generation #### CARRIER FEEDTHROUGH CANCELLATION The structure of the baseband current DAC is shown in Figure 95. For each input pair, there is a programmable reference current. The reference current for each pair (I and Q) is identical and is programmed through the same register bits, but the reference current source itself is duplicated in the device for both I and Q inputs. This current can be set to change the total current flowing into the P and N nodes, which in turn changes the offset programmability range. The reference current is then mirrored and multiplied before getting injected into the input node. The total mirrored current will be routed into the two sides of the differential pair and routed according to eight programmable bits. As the 8 bit setting is changed, current is shifted from one side of the pair into the other side for each of the I and Q input pairs. In practical usage, the offset current routing distributes the adjustment for each side of the pair, while the reference current sets the range of adjustment. This effect can be seen in Figure 79, which shows that the gain of the current routing is greater when the reference current setting is higher. However the step size also increases with increase in range. Figure 79 shows the effect on common mode voltage of varying the DAC reference current. Adjustment register bits are shown in Table 12. Offset adjustment may be provided by an external source, such as a DAC QMC block, for dc-coupled systems. Figure 95. Block Diagram of the Programmable Current DAC Table 12. Baseband Differential Offset Adjustment Factors | ADJUSTMENT | REGISTER BITS | BIT ADDRESS | |---------------------------------------------|-------------------|----------------------------------| | I input differential offset programmability | I Offset Ref Curr | IOFF_n<br>Register 6<br>Bits 125 | | Q input differential offset programmability | Q Offset Ref Curr | QOFF<br>Register 6<br>Bits 2013 | | Offset Programmability Range | DCoffset_I_n | Register 7<br>Bits 3029 | #### **ESD SENSITIVITY** RF devices may be extremely sensitive to electrostatic discharge (ESD) (see ABSOLUTE MAXIMUM RATINGS table). To prevent damage from electrostatic discharge (ESD), devices should be stored and handled in a way that prevents the build up of electrostatic voltages that exceed the rated level. Rated electrostatic discharge (ESD) levels shall also not be exceeded while the device is installed on a PC board. #### **APPLICATION SCHEMATIC** Figure 96. Application Schematic **Table 13. Pin Termination Requirements and Limitations** | NAME | PIN NO | DESCRIPTION | |-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDBK | 2 | SPI Readback output. Digital output pins can source or sink up to 8mA of current. | | LD | 5 | Lock detector digital output, as configured by MUX_CTRL. Digital output pins can source or sink up to 8mA of current. | | BBQ_N | 9 | Base-band in-quadrature input: negative terminal. Internal $5k\Omega$ to VCM generator. If VCM is internally generated (PWD_BB_VCM = 0), external AC coupling caps and $100\Omega$ differential termination to BBQ_P is required. | #### Table 13. Pin Termination Requirements and Limitations (continued) | NAME | PIN NO | DESCRIPTION | |----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BBQ_P | 10 | Base-band in-quadrature input: positive terminal. Internal $5K\Omega$ to VCM generator. If VCM is internally generated (PWD_BB_VCM = 0), external AC coupling caps and $100\Omega$ differential termination to BBQ_N is required. | | RSVD | 14 | Reserved. Normally open. | | RFOUT | 18 | RF output. Internally matched to $50\Omega$ output. Normally AC coupled. | | BBI_P | 27 | Base-band in-phase input: positive terminal. Internal $5k\Omega$ to VCM generator. If VCM is internally generated (PWD_BB_VCM = 0), external AC coupling caps and $100\Omega$ differential termination to BBI_N is required. | | BBI_N | 28 | Base-band in-phase input: negative terminal. Internal $5k\Omega$ to VCM generator. If VCM is internally generated (PWD_BB_VCM = 0), external AC coupling caps and $100\Omega$ differential termination to BBI_P is required. | | LO_OUT_N | 33 | Local oscillator output: negative terminal. Open collector output. A pull-up is required. Normally AC coupled. | | LO_OUT_P | 34 | Local oscillator output: positive terminal. Open collector output. A pull-up is required. Normally AC coupled. | | EXT_VCO | 36 | External local oscillator input. High impedance. Normally AC coupled. | | REFIN | 43 | Reference clock input. High impedance. Normally AC coupled. | | LE | 45 | SPI latch enable. Digital input. High impedance. | | DATA | 46 | SPI data input. Digital input. High impedance. | | CLK | 47 | SPI clock input. Digital input. High impedance. | | SCAN_EN | 48 | Internal testing mode digital input. Connect to ground in normal operation. | #### **APPLICATION LAYOUT** Layout of the application board makes a strong impact on the analog performance of the TRF372017. Noise and high speed signals should be prevented from leaking onto power supply pins or analog signals. Place supply decoupling capacitors physically close to the device on the same side of the board. Each supply pin should be isolated with a ferrite bead. Maintain a continuous ground plane in the vicinity of the device and as return paths for all high speed signal lines. The pad on the bottom of the device must be electrically grounded. Power planes should not overlap each other or high speed signal lines. Figure 97. Critical Layout of the TRF372017 EVM Board #### PACKA #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Pe | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|-------------| | TRF372017IRGZR | ACTIVE | VQFN | RGZ | 48 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260 | | TRF372017IRGZT | ACTIVE | VQFN | RGZ | 48 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260 | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retard in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate in continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical at TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Cu 查询"JRF372017"供应商 10-Sep-2010 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TRF372017IRGZR | VQFN | RGZ | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.5 | 12.0 | 16.0 | Q2 | | TRF372017IRGZT | VQFN | RGZ | 48 | 250 | 330.0 | 16.4 | 7.3 | 7.3 | 1.5 | 12.0 | 16.0 | Q2 | 查询"JRF372017"供应商 10-Sep-2010 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TRF372017IRGZR | VQFN | RGZ | 48 | 2500 | 333.2 | 345.9 | 28.6 | | TRF372017IRGZT | VQFN | RGZ | 48 | 250 | 333.2 | 345.9 | 28.6 | 4204101/E 11/04 # RGZ (S-PQFP-N48) PLASTIC QUAD FLATPACK 7,15 6,85 PIN 1 INDEX AREA TOP AND BOTTOM 1,00 0,80 → 0,20 REF. SEATING PLANE 0,08 0,05 0,00 48X $\frac{0,50}{0,30}$ 0,50 EXPOSED THERMAL PAD 37 $\frac{25}{0.18}$ 48 $\times$ $\frac{0.30}{0.18}$ $\bigcirc$ 0,10 $\bigcirc$ - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions RGZ (S-PVQFN-N48) ### PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### 查询"TRF372017"供应商 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | power.ti.com | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps | | | | | |