www.ti.com

# Link Replicator for Fibre Channel, Gigabit Ethernet, and HDTV Data Rates

### **FEATURES**

- Replicates Serial Links Such as Fibre Channel, Gigabit Ethernet, and HDTV Links
- T11 Fibre Channel Compliant at 1.0634 Gb/s
- IEEE802.3-2005 Gigabit Ethernet Compliant at 1.25 Gb/s (1000Base-X)
- Support for SMPTE-292M Data Rate at 1.485 Gb/s
- Compatible With VSC7132-01
- No External Components Required
- 0.455 W Maximum Power Dissipation
- 3.3 V Power Supply

- 28-Pin, 4,4 mm × 9,7 mm TSSOP Package
- Footprint Compatible with VSC7132 WWW.DZSG.COM

# APPLICATIONS

- **Test Equipment**
- Gigabit Ethernet and Fibre Channel Switches/Repeaters

# DESCRIPTION

The SN65LVCP15 is a high performance serial link mux for use in Fibre Channel (1.0625 Gb/s), Gigabit Ethernet (1.25 Gb/s), and other high speed interface applications. A common application involves a serializer/deserializer (SerDes), such as the TLK2201B, which would normally be connected to the IN± and OUT± ports in order to provide duplicate set of links on the INO/OUTO and IN1/OUT1 ports. This type of application is often used to implement high speed test ports that can be monitored without affecting the serial data stream of the application. A popular application is in Line Cards, that use serial links from a SerDes like TLK2201B (SLLS585), where the SN65LVCP15 provides redundant, hot-swappable links to redundant Switch Fabric Cards.

During normal operation, IN is sent to both OUT0 and OUT1 whose buffers are enabled when OE0 and OE1 are HIGH. OUT0 can select between IN and IN1. OUT1 can select between IN and IN0. OUT can select between INO and IN1.

In Link Replicator applications, such as the Line Card to Switch Card links, IN is transmitted to both OUT0 and OUT1 which either IN0 or IN1 is selected at OUT. In host Adapter applications, IN goes to OUT0 (an internal connector) which returns data and IN0. IN0 is looped to OUT1 (an external connector) which returns data on IN1 and then back to the SerDes on OUT.







df.dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ORDERING INFORMATION**

| ORDERABLE PART NUMBER       | DESCRIPTION                        |
|-----------------------------|------------------------------------|
| SN65LVCP15PW <sup>(1)</sup> | 28-Pin TSSOP, 4,4 mm × 9,7 mm Body |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# ABSOLUTE MAXIMUM RATINGS(1)

|                    |                                                               | VALUE                        | UNIT |
|--------------------|---------------------------------------------------------------|------------------------------|------|
| $V_{DD}$           | Power supply voltage, TTL                                     | 0.5 to 4.0                   | V    |
| V <sub>IN(P)</sub> | DC input voltage, PECL                                        | -0.5 to V <sub>DD</sub> +0.5 | V    |
| $V_{IN(T)}$        | DC input voltage, TTL                                         | -0.5 to +5.5                 | V    |
| $V_{IN(TTL)}$      | DC voltage applied to outputs for high output state           | -0.5 to V <sub>DD</sub> +0.5 | V    |
| ESD                | Electrostatic discharge voltage (human body model)            | 2                            | kV   |
| $T_{JA}$           | Junction to Ambient Thermal Resistance (Assumes High K Board) | 61.7                         | °C/W |

<sup>(1)</sup> Stresses listed under absolute maximum ratings may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to theses values for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

|                |                            | MIN  | MAX  | UNIT |
|----------------|----------------------------|------|------|------|
| $V_{DD}$       | Power supply voltage       | 3.14 | 3.47 | V    |
| T <sub>C</sub> | Case operating temperature | 0    | 85   | °C   |

### **AC ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                 | PARAMETER                      | TEST CONDITIONS                                           | MIN | TYP | MAX | UNIT  |
|---------------------------------|--------------------------------|-----------------------------------------------------------|-----|-----|-----|-------|
| f                               | Operating frequency range      |                                                           | 1   |     | 1.5 | Gb/s  |
| t <sub>1</sub>                  | Flow-through propagation delay | Delay from any input to any output                        |     |     | 1   | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Serial data rise and fall time | 20% to 80%                                                |     |     | 300 | ps    |
|                                 | Deterministic jitter added to  | 1 Gb/s to 1.25 Gb/s. Measured on K28.5+, K28.5- pattern   |     |     | 35  |       |
| τ <sub>DJ</sub>                 | serial input                   | 1.25 Gb/s to 1.5 Gb/s. Measured on K28.5+, K28.5- pattern |     |     | 45  | ps pp |



Figure 1. Timing Waveforms

Submit Documentation Feedback

Copyright © 2008, Texas Instruments Incorporated

<u>₩豐梅奶N65LVCP15"供应商</u>

# DC ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                           | TEST CONDITIONS                                     | MIN  | TYP MAX | UNIT             |
|----------------------|---------------------------------------------------------------------|-----------------------------------------------------|------|---------|------------------|
| $V_{IH(TTL)}$        | Input HIGH voltage                                                  |                                                     | 2    | 5.5     | V                |
| V <sub>IL(TTL)</sub> | Input LOWS voltage                                                  |                                                     | 0    | 0.8     | 3 V              |
| I <sub>IH(TTL)</sub> | Input HIGH current                                                  | V <sub>IN</sub> = 2.4 V                             | -100 | 100     | μΑ               |
| I <sub>IL(TTL)</sub> | Input HIGH current                                                  | V <sub>IN</sub> = 0.5 V                             | -100 | 100     | μΑ               |
| $V_{DD}$             | Supply voltage                                                      | V <sub>DD</sub> = 3.30 V ±5%                        | 3.14 | 3.47    | V                |
| $I_{DD}$             | Supply current                                                      | Outputs open, V <sub>DD</sub> = V <sub>DD</sub> max |      | 131     | mA               |
| P <sub>D</sub>       | Power dissipation                                                   | Outputs open, V <sub>DD</sub> = V <sub>DD</sub> max |      | 455     | mW               |
| $\Delta V_{IN}$      | Receiver differential peak-to-peak input sensitivity (IN, IN0, IN1) | AC coupled, Internally biased at V <sub>DD</sub> /2 | 300  | 2600    | mV <sub>PP</sub> |
| $\Delta V_{OUT50}$   | Output differential peak-to-peak voltage swing                      | 50 Ω to V <sub>DD</sub> – 2 V                       | 1000 | 2200    | mV <sub>PP</sub> |
| ΔV <sub>OUT75</sub>  | (OUT, OUT0, OUT1)                                                   | 75 $\Omega$ to $V_{DD}$ – 2 $V$                     | 1200 | 2200    | mV <sub>PP</sub> |

# **APPLICATION EXAMPLE**



R is 150  $\Omega$  for both 100  $\Omega$  differential or 150  $\Omega$  differential traces.

RT matches the differential impedance of the link.

For optimal signal integrity performance, A/C coupling is recommended.

Figure 2. TLK2201B and SN65LVCP15 Interconnect



Figure 3.



# **PACKAGE INFORMATION - PIN DIAGRAM**

#### SN65LVCP15 (TOP VIEW) VDDP0 □□ 28 ☐ OUT0+ 27 OE0 $\Box$ OUT0-26 MUX 🗔 25 VSS 🞞 IN+ $\Box$ 24 IN- $\Box$ 23 □□ IN0-22 VSS T 7 ☐ VDDP1 OE1 $\Box$ 21 OUT1+ VDD 🗔 20 ☐ OUT1-VDDP 🗔 10 19 ☐ VDDP1 OUT+ $\Box$ 11 18 OUT-17 12 **Ⅲ** IN1-VDDP 🞞 13 16 ☐ MUX0 VSS □□ 15 14

### **PIN FUNCTIONS**

|                            | PIN                                        | TYPE | LEVEL | DESCRIPTION                                                                                                               |
|----------------------------|--------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------|
| NO.                        | NAME                                       | ITFE | LEVEL | DESCRIPTION                                                                                                               |
| 5, 6<br>24, 23<br>18, 17   | IN+, IN-<br>IN0+, IN0-<br>IN1+, IN1-       | I    | PECL  | Differential (biased to V <sub>DD</sub> /2) High-speed serial inputs                                                      |
| 11, 12<br>28, 27<br>21, 20 | OUT+, OUT–<br>OUT0+, OUT0–<br>OUT1+, OUT1– | 0    | PECL  | Differential high-speed serial outputs                                                                                    |
| 2<br>8                     | OE0<br>OE1                                 | _    | TTL   | OE0/OE1 enables OUT0/OUT1 when HIGH. When LOW, OUTx is powered down and both OUTx+ and OUTx- float HIGH.                  |
| 3                          | MUX                                        | 1    | TTL   | Determines source of OUT. Selects either IN0 (LOW) or IN1 (HIGH).                                                         |
| 15                         | MUX1                                       | 1    | TTL   | Determines source of OUT1. Selects either IN (HIGH) or IN0 (LOW).                                                         |
| 16                         | MUX0                                       | 1    | TTL   | Determines source of OUT0. Selects either IN (LOW) or IN1 (HIGH).                                                         |
| 9                          | VDD                                        | Pwr  |       | 3.3 V power supply for digital logic                                                                                      |
| 10, 13<br>1, 26<br>19, 22  | VDDP<br>VDDP0<br>VDDP1                     | Pwr  |       | High-speed output power supply: 3.3 V supply for PECL drivers. VDDP0 is for OUT0, VDDP is for OUT, and VDDP1 is for OUT1. |
| 4, 7<br>14, 25             | VSS                                        | Pwr  |       | Ground                                                                                                                    |

# MOISTURE SENSITIVITY LEVEL

This device is rated moisture sensitivity level 3 or better as specified in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standards.

Submit Documentation Feedback



18-Nov-2008

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| SN65LVCP15PW     | ACTIVE                | TSSOP           | PW                 | 28     | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LVCP15PWR    | ACTIVE                | TSSOP           | PW                 | 28     | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

26-Feb-2009

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device        |       | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN65LVCP15PWR | TSSOP | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 7.1     | 10.4    | 1.6     | 12.0       | 16.0      | Q1               |



# \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVCP15PWR | TSSOP        | PW              | 28   | 2000 | 346.0       | 346.0      | 33.0        |

# PW (R-PDSO-G\*\*)

# 14 PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface Military www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated