

This product is obsolete.

This information is available for your convenience only.

For more information on Zarlink's obsolete products and replacement product lists, please visit

http://products.zarlink.com/obsolete\_products/



## HIGH SLEW RATE OPERATIONAL AMPLIFIER

The SL541 is a monolitic amplifier designed for optimum pulse response and applications requiring high slew rate with fast setting time to high accuracy. The high open loop gain is stable with temperature, allowing the desired closed loop gain to be achieved using standard operational amplifier techniques. The device has been designed for optimum response at a gain of 20dB when no compensation is required. The SL541B has a guaranteed input offset voltage of  $\pm$ 5mV maximum and replaces the SL541C.

#### FEATURES

- High Slew Rate 175V/µs
- Fast Setting Time 1% in 50ns
- Open Loop Gain 70dB (SL541B)
- Wide Bandwidth DC to 100MHz at 10dB Gain
   Very Low Thermal Drift 0.02dB/°C Temperature Coefficient of Gain
- Guaranteed 5mV input offset maximum

#### **APPLICATIONS**

- Wideband IF Amplification
- Wideband Video Amplifiaction
- Fast setting Pulse Amplifiers
- High Speed Integrators
- D/A and A/D Conversion
- Fast Multiplier Preamps

### **ABSOLUTE MAXIMUM RATINGS**

| Supply voltage (V-   | +to V–)             | 24V                     |
|----------------------|---------------------|-------------------------|
| Input voltage(Inv. I | /P to non inv. I/P) | ∓a∧                     |
| Storage temperatu    | re-55°C to +150°C   |                         |
| Chip operating ter   | nperature           | + <b>1</b> 50° <b>C</b> |
| Thermal resistan     |                     |                         |
| Chip to ambient      | TO5                 | 220°C/W                 |
|                      | DIL                 | 125°C/W                 |
| Chip to case         | TO5                 | 65°C/W                  |
|                      | DIL                 | 40°C/W                  |
|                      |                     |                         |



Fig. 1 pin connections

#### ORDERING INFORMATION

SL541 B CM SL541 B DG SL541 NA IC (NAKED DIE)



Fig. 2 SL541 circuit diagram (TO~5 pin nos)

.

2

a a ser a

| Characteristics                      |         |      | Value |      |         |               |
|--------------------------------------|---------|------|-------|------|---------|---------------|
|                                      | Circuit | Min  | Тур   | Max  | - Units | Conditions    |
| Static nominal supply current        | А, В    |      | 16    | 21   | mA      |               |
| Input bias current                   | A, B    |      | 7     | 25   | μΑ      |               |
| Input offset voltage                 | В       |      |       | 5    | mV      |               |
| Input offset voltage                 | A       |      |       | 10   | mV      |               |
| Dynamic open loop gain               | A       | 45   | 54    |      | dB      | 600Ω load     |
|                                      | В       | 60   | 71    |      | dB      |               |
| Open loop temperature<br>coefficient | А, В    |      | -0.02 |      | dB/°C   |               |
| Closed loop bandwidth<br>(-3dB)      | А, В    |      | 100   |      | MHz     | X10 gain      |
| Slew rate (4V peak)                  | A, B    | 100  | 175   |      | V/µs    | X10 gain      |
| Setting time to 1%                   | A, B    |      | 50    | 100  | ns      |               |
| Maximum output voltage               |         |      |       |      |         |               |
| (+ve)                                | A       | 5.5  | 5.7   |      | v       |               |
| (ve)                                 | A       |      | -1.9  | -1.5 | v       |               |
| (+ve)                                | В       | 2.5  | 3.0   |      | v       |               |
| , (ve)                               | В       |      | -3.0  | -2.5 | v       |               |
| Maximum output current               | А, В    | 4    | 6.5   |      | mA      |               |
| Maximum input voltage                |         |      |       |      | 1       |               |
| (+ve)                                | A       |      |       | 5    | v       |               |
| (ve)                                 | A       | -1   |       |      | v       | Non-inverting |
| (+ve)                                | В       |      |       | 3    | v       | Modes         |
| (-ve)                                | В       | -3   |       |      | v       |               |
| Supply line rejection                | -       |      |       |      |         |               |
| (+ve)                                | А, В    | 54   | 66    |      | dB      |               |
| (ve)                                 | А, В    | 46   | 54    |      | dB      |               |
| Input offset current                 | А, В    |      |       | 9.85 | μA      |               |
| Common mode rejection                | А, В    | 60.7 |       |      | dB      |               |
| Input offset voltage drift           | A       |      | 25    |      | μV/°C   |               |

**ELECTION EVENTE: EXAMPLE 1 EXAMPLE 1 CONTINUESTIES (Typical)**  $T_{amb} = -40^{\circ}C$  to  $85^{\circ}C$ ; Rc=0 $\Omega$ . Test circuit B These characteristics are guaranteed over the following conditions. They apply within the specified ambient temperature and supply voltage ranges unless otherwise stated.

| Characteristics          |         | Value |     |     |       |                     |
|--------------------------|---------|-------|-----|-----|-------|---------------------|
|                          |         | Mín   | Тур | Мах | Units | Conditions          |
| Static nominal supply c  | urrent  |       | 16  | 25  | mA    |                     |
| Input bias current       |         |       |     | 35  | μΑ    |                     |
| Input offset voltage     | (+ve)   |       |     | 8   | mV    |                     |
|                          | (-ve)   | -8    |     |     | mV    |                     |
| Maximum output current   |         | 3.5   | 6.5 |     | mA    |                     |
| Maximum input voltage    | (+ve)   |       |     | 3   | v     | Non-inverting modes |
|                          | (-ve)   | -3    |     |     | v     |                     |
| Supply line rejection    | (+ve)   | 50    |     |     | dB    |                     |
|                          | (-ve)   | 42    |     |     | dB    |                     |
| Maximum output voltag    | e (+ve) | 2.3   |     |     | v     |                     |
|                          | (ve)    |       |     | 2.5 | v     |                     |
| Common mode rejectio     | n       | 55    |     |     | dB    |                     |
| Input offset current     |         |       |     | 16  | μA    |                     |
| Output voltage drift     |         |       | 15  |     | μV/°C |                     |
| Input bias current drift |         |       | 60  |     | nA/°C |                     |
| Output current drift     |         |       | 40  |     | nA/°C |                     |



Fig. 3 Performance graphs – gain v. frequency (load=2kΩ/10pF) \*See operating note 2

4



Fig.6 Output clipping levels -- X10 non -- inverting mode input moderately overdriven, so that output goes into clipping both sides.

#### **OPERATING NOTES**

The SL541 may be used as a normal, but non saturating operational amplifier, in any of the usual configurations (amplifiers, integrators etc.), provided that the following points are observed:

1. Positive supply line decoupling back to the output load earth should always be provided close to the device terminals.

2. Compensation capacitors should be connected between pins 4 and 5. These may have any value greater than that necessary for stability without causing side offsets.

3. The circuit is generally intended to be fed from a fairly low impedance (<1k $\Omega$ ), as seen from pins 6 and 9–100 $\Omega$  or less

results in optimum speed.

4. The circuit is designed to withstand a certain degree of capacitive loading (up to 20pF) with virtually no effect. However, very high capacitive loads will cause loss of speed due to the extra compensation required and asymmetric output slew rates.

5. Pin 10 does not need to be connected to zero volts except where the clipping levels need to be defined accurately w.r.t. zero. If disconnected, an extra  $\pm 0.5$  volt uncertainty in the clipping levels results, but the separation remains. However, the supply line rejection is improved if pin 10 can be left open-circuit (circuit B only).

# 查询"SL541"供应商







Fig. 8 Test circuit

#### TEST CONDITIONS AND DEFINITIONS both slew rate and setting time are measures of an

coun siew rate and setting time are measures of an amplifier's speed of response to an input. Slew rate is an inherent characteristic of the amplifier and is generally less subject to misinterpretation than is settling time, which is often more dependant upon the test circuit than the amplifier's ability to perform.

Slew rate defines the maximum rate of change of output voltage for a large step input change and is related to the full power frequency response (fp) by the relationship.

#### $S = 2\pi f_p E_o$ where $E_o$ is the peak output voltage

Settling time is defined as the time elapsed from the application of a fast input step to the time when the amplifier output has entered and remained within a specified error band that is symmetrical about the final value. Settling time, therefore, is comprised of an initial propagation delay, an additional time for the amplifier to slew to the vincinity of some value of the output voltage, plus a period to recover from overload and settle within the given error band.

The SL541 is tested for slew rate in a X10 gain configuration.



Fig. 9 Non saturating sense amplifier (30V/μs for 5mV). Note: the output may be caught at a pre determined level. (T0–5 pin nos.)



Fig. 10 SL541B open loop gain and phase shift v. frequency

PA 经 预路 D T A W S 立 商 D T M D T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S T A W S



查询"SL541"供应商

4

.

查询"SL541"供应商



HEADQUARTERS OPERATIONS GEC PLESSEY SEMICONDUCTORS Cheney Manor, Swindon, Wiltshire United Kingdom SN2 2QW. Tel: (0793) 518000 Fax: (0793) 518411

GEC PLESSEY SEMICONDUCTORS P.O. Box 660017 1500 Green Hills Road, Scotts Valley, California 95067–0017, United States of America. Tel: (408) 438 2900 Fax: (408) 438 5576

CUSTOMER SERVICE CENTRES

- FRANCE & BENELUX Les Ulis Cedex Tel: (1) 64 46 23 45 FRANCE & BENELUX Les Ulis Cedex Tel: (1) 64 46 23 45 Fax: (1) 64 46 06 07
  GERMANY Munich Tel: (089) 3609 06 0 Fax: (089) 3609 06 55
  ITALY Milan Tel: (02) 66040867 Fax: (02) 66040993
  JAPAN Tokyo Tel: (03) 5276–5501 Fax: (03) 5276–5510
  NORTH AMERICA Scotts Valley, USA Tel: (408) 438 2900 Fax: (408) 438 7023
  SOUTH EAST ASIA Singapore Tel: (65) 3827708 Fax: (65) 3828872
  SWEDEN Stockholm Tel: 46 8 7029770 Fax: 46 8 6404736
  UK, EIRE, DENMARK, FINLAND & NORWAY Swindon Tel: (0793) 518510 Fax: (0793) 518582
  These are supported by Agents and Distributors in major countries world-wide.

© GEC Plessey Semiconductors 1994 Publication No. D.S. 3619 Issue No. 1.4 April 1994

This publication is issued to provide information only, which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose nor form part of any In the publication is tissued to provide momation only, which tuness agreed by the Company in whiting may not be used, applied or the produced or any publication only publication is tissued to provide momation only, which tuness agreed by the Company in whiting may not be used, applied or the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced or any publication or any companies of the produced orean orean ore products and materials are sold and services provided subject to the Company's conditions of sale, which are available on request.