# 2.5 V/3.3 V 1:15 Differential ECL/PECL ÷1/÷2 Clock Driver The NB100LVEP222 is a low skew 1:15 differential $\pm 1/\pm 2$ ECL fanout buffer designed with clock distribution in mind. The LVECL/LVPECL input signal pairs can be used in a differential configuration or single—ended (with $V_{BB}$ output reference bypassed and connected to the unused input of a pair). Either of two fully differential clock inputs may be selected. Each of the four output banks of 2, 3, 4, and 6 differential pairs may be independently configured to fanout 1X or 1/2X of the input frequency. When the output banks are configured with the $\pm 1$ mode, data can also be distributed. The LVEP222 specifically guarantees low output to output skew. Optimal design, layout, and processing minimize skew within a device and from lot to lot. This device is an improved version of the MC100LVE222 with higher speed capability and reduced skew. The fsel pins and CLK\_Sel pin are asynchronous control inputs. Any changes may cause indeterminate output states requiring an MR pulse to resynchronize any 1/2X outputs (See Figure 3). Unused output pairs should be left unterminated (open) to reduce power and switching noise. The NB100LVEP222, as with most ECL devices, can be operated from a positive $V_{\rm CC}/V_{\rm CC0}$ supply in LVPECL mode. This allows the LVEP222 to be used for high performance clock distribution in +2.5/3.3 V systems. In a PECL environment series or Thevenin line, terminations are typically used as they require no additional power supplies. For more information on using PECL, designers should refer to Application Note AN1406/D. For a SPICE model, refer to Application Note AN1560/D. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single–ended LVPECL input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}/V_{CC0}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. Single–ended CLK input operation is limited to a $V_{CC}/V_{CC0} \ge 3.0$ V in LVPECL mode, or $V_{EE} \le -3.0$ V in NECL mode. - 20 ps Output-to-Output Skew - 85 ps Part-to-Part Skew - Selectable 1x or 1/2x Frequency Outputs - LVPECL Mode Operating Range: V<sub>CC</sub>/V<sub>CC0</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub>/V<sub>CC0</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V - Internal Input Pulldown Resistors - Performance Upgrade to ON Semiconductor's MC100LVE222 - V<sub>BB</sub> Output - Pb-Free Packages are Available\* \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAM\* 52-LEAD LQFP THERMALLY ENHANCED CASE 848H FA SUFFIX A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*For additional information, see Application Note AND8002/D #### **ORDERING INFORMATION** | Device | Package | Shipping† | |------------------|----------------------|------------------| | NB100LVEP222FA | LQFP-52 | 160 Units/Tray | | NB100LVEP222FAR2 | LQFP-52 | 1500/Tape & Reel | | NB100LVEP222FAG | LQFP-52<br>(Pb-Free) | 160 Units/Tray | | NB100LVEP222FARG | LQFP-52<br>(Pb-Free) | 1500/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. All $V_{CC}$ , $V_{CC0}$ , and $V_{EE}$ pins must be externally connected to appropriate Power Supply to guarantee proper operation. $V_{CC}$ pin internally connected to $V_{CC0}$ pins. The thermally conductive exposed pad on package bottom (see package case drawing) must be attached to a heat–sinking conduit. This exposed pad is electrically connected to $V_{EE}$ internally. Figure 1. 52-Lead LQFP Pinout (Top View) #### **PIN DESCRIPTION** | PIN | FUNCTION | |------------------------------------|-------------------------------------| | CLK0*, CLK0** | ECL Differential Input Clock | | CLK1*, CLK1** | ECL Differential Input Clock | | CLK_Sel* | ECL Clock Select | | MR* | ECL Master Reset | | Qa0:1, Qa0:1 | ECL Differential Outputs | | Qb0:2, Qb0:2 | ECL Differential Outputs | | Qc0:3, Qc0:3 | ECL Differential Outputs | | Qd0:5, Qd0:5 | ECL Differential Outputs | | fseln* | ECL ÷1 or ÷2 Select | | $V_{BB}$ | Reference Voltage Output | | V <sub>CC</sub> , V <sub>CC0</sub> | Positive Supply, $V_{CC} = V_{CC0}$ | | V <sub>EE</sub> *** | Negative Supply | | NC | No Connect | # FUNCTION TABLE | | Function | | | | | | | |------------------------|----------------------|---------------------|--|--|--|--|--| | Input | L | Н | | | | | | | MR<br>CLK_Sel<br>fseln | Active<br>CLK0<br>÷1 | Reset<br>CLK1<br>÷2 | | | | | | <sup>\*</sup> Pins will default LOW when left open. <sup>\*\*</sup> Pins will default HIGH when left open. <sup>\*\*\*</sup> The thermally conductive exposed pad on the bottom of the package is electrically connected to VFF internally. Figure 2. Logic Diagram Figure 3. Master Reset (MR) Timing Diagram | Characte | Value | | | | | | |--------------------------------------------------------|-----------------------------------------------------------|-----------------------------|--|--|--|--| | Internal Input Pulldown Resistor | 75 kΩ | | | | | | | Internal Input Pullup Resistor | | 37.5 kΩ | | | | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 200 V<br>> 2 kV | | | | | | Moisture Sensitivity (Note 1) | | Level 3 | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125" | | | | | | Transistor Count | | 821 Devices | | | | | | Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | <sup>1.</sup> For additional information, refer to Application Note AND8003/D. #### MAXIMUM RATINGS (Note 2) | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |-----------------------------------|------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------|-------------------|----------| | V <sub>CC</sub> /V <sub>CC0</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | $V_{CC}/V_{CC0} = 0 V$ | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | $V_{EE} = 0 V$ $V_{CC}/V_{CC0} = 0 V$ | $V_{I} \leq V_{CC}/V_{CC0}$ $V_{I} \geq V_{EE}$ | 6 to 0<br>-6 to 0 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ±0.5 | mA | | TA | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction–to–Ambient) (See Application Information) | 0 LFPM<br>500 LFPM | 52 LQFP<br>52 LQFP | 35.6<br>30 | °C/W | | $\theta_{\text{JC}}$ | Thermal Resistance (Junction–to–Case) (See Application Information) | 0 LFPM<br>500 LFPM | 52 LQFP<br>52 LQFP | 3.2<br>6.4 | °C/W | | T <sub>sol</sub> | Wave Solder | < 2 to 3 sec @ 248°C | | 265 | °C | <sup>2.</sup> Maximum Ratings are those values beyond which device damage may occur. #### LVPECL DC CHARACTERISTICS $V_{CC} = V_{CC0} = 2.5 \text{ V}; V_{EE} = 0 \text{ V} \text{ (Note 3)}$ | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|---------------------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 125 | 150 | 104 | 130 | 156 | 112 | 140 | 168 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 4) | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 4) | 555 | 680 | 900 | 555 | 680 | 900 | 555 | 680 | 900 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single–Ended)<br>(Note 5) | 1335 | | 1620 | 1335 | | 1620 | 1275 | | 1620 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single–Ended)<br>(Note 5) | 555 | | 900 | 555 | | 900 | 555 | | 900 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 6) (Figure 5) | 1.2 | | 2.5 | 1.2 | | 2.5 | 1.2 | | 2.5 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: 100LVEP circuits are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. 3. Input and output parameters vary 1:1 with $V_{CC}/V_{CC0}$ . $V_{EE}$ can vary + 0.125 V to -1.3 V. - 4. All loading with 50 $\Omega$ to $V_{CC}/V_{CC0}$ 2.0 V. 5. Do not use $V_{BB}$ Pin #10 at $V_{CC}/V_{CC0}$ < 3.0 V (see AND8066). - 6. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>/V<sub>CC0</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. #### **管門叫POCHARAOTERISTICS**地症商V<sub>CC0</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 7) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 125 | 150 | 104 | 130 | 156 | 112 | 140 | 168 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 8) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 8) | 1355 | 1480 | 1700 | 1355 | 1480 | 1700 | 1355 | 1480 | 1700 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1355 | | 1700 | 1355 | | 1700 | 1355 | | 1700 | mV | | $V_{BB}$ | Output Reference Voltage (Note 9) | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 10) (Figure 5) | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: 100LVEP circuits are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. - 7. Input and output parameters vary 1:1 with $V_{CC}/V_{CC0}$ . $V_{EE}$ can vary + 0.925 V to -0.5 V. - 8. All loading with 50 $\Omega$ to $V_{CC}/V_{CC0}-2.0$ V. 9. Single ended input operation is limited $V_{CC}/V_{CC0} \ge 3.0$ V in LVPECL mode. #### LVNECL DC CHARACTERISTICS $V_{CC} = V_{CC0} = 0.0 \text{ V}$ ; $V_{EE} = -3.8 \text{ V}$ to -2.375 V (Note 11) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------------------|-------------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 125 | 150 | 104 | 130 | 156 | 112 | 140 | 168 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 12) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 12) | -1945 | -1820 | -1600 | -1945 | -1820 | -1600 | -1945 | -1820 | -1600 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single Ended) | -1945 | | -1600 | -1945 | | -1600 | -1945 | | -1600 | mV | | $V_{BB}$ | Output Reference Voltage (Note 13) | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 14) (Figure 5) | V <sub>EE</sub> . | + 1.2 | 0.0 | V <sub>EE</sub> | + 1.2 | 0.0 | V <sub>EE</sub> | + 1.2 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: 100LVEP circuits are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. - 11. Input and output parameters vary 1:1 with V<sub>CC</sub>/V<sub>CC0</sub>. - 12. All loading with 50 $\Omega$ to $V_{CC}/V_{CC0}$ 2.0 V. 13. Single ended input operation is limited $V_{EE} \le -3.0$ V in NECL mode. - 14. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>/V<sub>CC0</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. <sup>10.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>/V<sub>CC0</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. **AC.CHARACTERISTICS.** Vege = 2.375 to 3.8 V; $V_{EE} = 0.0$ V or $V_{CC} = V_{CC0} = 0.0$ V; $V_{EE} = -2.375$ to -3.8 V (Note 15) | | | | -40°C 25°C | | 25°C | | | 85°C | | | | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------|----------------------------------|-------------------|----------------------|----------------------------------|-------------------|----------------------------|----------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>Opp</sub> | $\begin{array}{ll} \mbox{Differential Output Voltage} \\ \mbox{(Figure 4)} & f_{\mbox{out}} = 50 \mbox{ MHz} \\ \mbox{f}_{\mbox{out}} = 0.8 \mbox{ GHz} \\ \mbox{f}_{\mbox{out}} = 1.0 \mbox{ GHz} \end{array}$ | 500<br>550<br>500 | 600<br>650<br>650 | | 500<br>525<br>425 | 600<br>650<br>650 | | 500<br>500<br>400 | 600<br>650<br>600 | | mV | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay (Differential Configuration) CLKx-Q <sub>X</sub> MR-Q <sub>XX</sub> | 650<br>700 | 800<br>900 | 900<br>1200 | 700<br>700 | 875<br>900 | 1000<br>1200 | 850<br>700 | 975<br>900 | 1150<br>1200 | ps | | t <sub>skew</sub> | Within-Device Skew (Note 16) (÷1 Mode) - Qa[0:1] - Qb[0:2] - Qc[0:3] - Qd[0:5] - Qa <sub>N</sub> , Qb <sub>N</sub> , Qd <sub>N</sub> - All Outputs | | 10<br>10<br>20<br>10 | 40<br>40<br>60<br>40<br>40 | | 10<br>10<br>20<br>10 | 40<br>40<br>60<br>40<br>40 | | 10<br>10<br>20<br>10 | 40<br>40<br>60<br>40<br>40 | ps | | <sup>t</sup> skew | Within-Device Skew (Note 16) (÷2 Mode) - Qa[0:1] - Qb[0:2] - Qc[0:3] - Qd[0:5] - Qa <sub>N</sub> , Qb <sub>N</sub> , Qd <sub>N</sub> - All Outputs | | 15<br>15<br>20<br>15<br>15 | 70<br>70<br>70<br>70<br>70<br>70 | | 10<br>10<br>20<br>10 | 40<br>40<br>50<br>40<br>40<br>50 | | 15<br>10<br>15<br>15<br>15 | 70<br>40<br>70<br>70<br>70 | ps | | t <sub>skew</sub> | Device-to-Device Skew (Differential Configuration) (Note 17) | | 85 | 300 | | 85 | 300 | | 85 | 300 | ps | | t <sub>JITTER</sub> | Random Clock Jitter (Figure 4) (RMS) | | 1 | 5 | | 1 | 4 | | 1 | 5 | ps | | V <sub>PP</sub> | Input Swing (Differential Configuration) (Note 18) (Figure 5) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | DCO | Output Duty Cycle | 49.5 | 50 | 50.5 | 49.5 | 50 | 50.5 | 49.5 | 50 | 50.5 | % | | t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall Time 20%-80% | 100 | 200 | 300 | 100 | 200 | 300 | 150 | 250 | 350 | ps | <sup>15.</sup> Measured with LVPECL 750 mV source, 50% duty cycle clock source. All outputs loaded with 50 $\Omega$ to $V_{CC}/V_{CC0}$ – 2.0 V. 16. Skew is measured between outputs under identical transitions and operating conditions. <sup>17.</sup> Device–to–Device skew for identical transitions at identical V<sub>CC</sub>/V<sub>CC0</sub> levels. 18. V<sub>PP</sub> is the differential configuration input voltage swing required to maintain AC characteristics including t<sub>PD</sub> and device–to–device skew. Figure 4. Output Voltage (V<sub>OPP</sub>) versus Input Frequency and Random Clock Jitter (t<sub>JITTER</sub>) @ 25°C Figure 5. LVPECL Differential Input Levels Figure 6. Typical Termination for Output Driver and Device Evaluation (Refer to Application Note AND8020 – Termination of ECL Logic Devices) #### **Resource Reference of Application Notes** AN1405 - ECL Clock Distribution Techniques AND8002 - Marking and Date Codes AND8009 - ECLinPS Plus Spice I/O Model Kit AND8020 - Termination of ECL Logic Devices AND8066 - Interfacing with ECLinPS For an updated list of Application Notes, please see our website at http://onsemi.com. ### 查询"NB100LVEP222FAG"供应商 #### APPLICATIONS INFORMATION # Using the thermally enhanced package of the NB100LVEP222 The NB100LVEP222 uses a thermally enhanced 52-lead LQFP package. The package is molded so that a portion of the leadframe is exposed at the surface of the package bottom side. This exposed metal pad will provide the low thermal impedance that supports the power consumption of the NB100LVEP222 high-speed bipolar integrated circuit and will ease the power management task for the system design. In multilayer board designs, a thermal land pattern on the printed circuit board and thermal vias are recommended to maximize both the removal of heat from the package and electrical performance of the NB100LVEP222. The size of the land pattern can be larger, smaller, or even take on a different shape than the exposed pad on the package. However, the solderable area should be at least the same size and shape as the exposed pad on the package. Direct soldering of the exposed pad to the thermal land will provide an efficient thermal conduit. The thermal vias will connect the exposed pad of the package to internal copper planes of the board. The number of vias, spacing, via diameters and land pattern design depend on the application and the amount of heat to be removed from the package. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. The recommended thermal land design for NB100LVEP222 applications on multi-layer boards comprises a 4 X 4 thermal via array using a 1.2 mm pitch as shown in Figure 7 providing an efficient heat removal path. Figure 7. Recommended Thermal Land Pattern The via diameter should be approximately 0.3 mm with 1 oz. copper via barrel plating. Solder wicking inside the via may result in voiding during the solder process and must be avoided. If the copper plating does not plug the vias, stencil print solder paste onto the printed circuit pad. This will supply enough solder paste to fill those vias and not starve the solder joints. The attachment process for the exposed pad package is equivalent to standard surface mount packages. Figure 8, "Recommended solder mask openings", shows a recommended solder mask opening with respect to a 4 X 4 thermal via array. Because a large solder mask opening may result in a poor rework release, the opening should be subdivided as shown in Figure 8. For the nominal package standoff of 0.1 mm, a stencil thickness of 5 to 8 mils should be considered. Figure 8. Recommended Solder Mask Openings Proper thermal management is critical for reliable system operation. This is especially true for high–fanout and high output drive capability products. For thermal system analysis and junction temperature calculation the thermal resistance parameters of the package is provided: Table 1. Thermal Resistance \* | LFPM | θJA °C/W | θJC °C/W | |------|----------|----------| | 0 | 35.6 | 3.2 | | 100 | 32.8 | 4.9 | | 500 | 30.0 | 6.4 | <sup>\*</sup> Junction to ambient and Junction to board, four-conductor layer test board (2S2P) per JESD 51-8 These recommendations are to be used as a guideline, only. It is therefore recommended that users employ sufficient thermal modeling analysis to assist in applying the general recommendations to their particular application to assure adequate thermal performance. The exposed pad of the NB100LVEP222 package is electrically shorted to the substrate of the integrated circuit and $V_{\rm EE}$ . The thermal land should be electrically connected to $V_{\rm EE}$ . ## 查询"NB100LVEP222FAG"供应商 #### PACKAGE DIMENSIONS #### **LQFP 52 LEAD EXPOSED PAD PACKAGE** CASE 848H-01 **ISSUE A** **VIEW AG-AG** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MM. 3. DATUM PLANE "E" IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT - THE BOTTOM OF THE PARTING PLANE. DATUM "X", "Y" AND "Z" TO BE DETERMINED AT DATUM PLANE DATUM "E". - DIMENSIONS M AND L TO BE DETERMINED AT SEATING PLANE DATUM "T". - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLAND "E". 7. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM D DIMENSION BY MORE THAN 0.08 (0.003). DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 (0.003). | | MILLIN | METERS | INC | HES | | | |-----|--------|--------|-------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 10.00 | BSC | 0.394 | BSC | | | | В | 10.00 | BSC | 0.394 | BSC | | | | С | 1.30 | 1.50 | 0.051 | 0.059 | | | | D | 0.22 | 0.40 | 0.009 | 0.016 | | | | F | 0.45 | 0.75 | 0.018 | 0.030 | | | | G | 0.65 | BSC | 0.026 | BSC | | | | Н | 1.00 | REF | 0.039 | BSC | | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | | K | 0.05 | 0.20 | 0.002 | 0.008 | | | | L | 12.00 | BSC | 0.472 | BSC | | | | M | 12.00 | BSC | 0.472 | BSC | | | | N | 0.20 | REF | 0.008 | REF | | | | P | 0 ° | 7 ° | 0 ° | 7° | | | | R | 0° | | 0 ° | | | | | S | | 1.70 | | 0.067 | | | | ٧ | 12° | REF | 12 ° | REF | | | | W | 12° | REF | 12 ° | REF | | | | AA | 0.20 | 0.35 | 0.008 | 0.014 | | | | AB | 0.07 | 0.16 | 0.003 | 0.006 | | | | AC | 0.08 | 0.20 | 0.003 | 0.008 | | | | AD | 4.58 | 4.78 | 0.180 | 0.188 | | | | AE | 4.58 | 4.78 | 0.180 | 0.188 | | | ### 查询"NB100LVEP222FAG"供应商 ON Semiconductor and was a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.