

# **LMH6518 900 MHz, Digitally Controlled, Variable Gain Amplifier General Description**

The LMH6518 is a digitally controlled variable gain amplifier whose total gain can be varied from −1.16 dB to 38.8 dB for a 40 dB range in 2 dB steps. The −3 dB bandwidth is 900 MHz at all gains. Gain accuracy at each setting is typically 0.1 dB. When used in conjunction with a National Semiconductor Gsample/second (Gsps) ADC with adjustable full scale (FS) range, the LMH6518 gain adjustment will accommodate full scale input signals from  $6.8 \text{ mV}_{\text{PP}}$  to 920 mV<sub>PP</sub> to get 700  $mV_{\text{pp}}$  nominal at the ADC input. The Auxiliary output ("+OUT Aux" and "−OUT Aux") follows the Main output and is intended for use in Oscilloscope trigger function circuitry but may have other uses in other applications.

The LMH6518 gain is programmed via a SPI-1 compatible serial bus. A signal path combined gain resolution of 8.5 mdB can be achieved when the LMH6518's gain and the Gsps ADC's FS input are both manipulated. Inputs and outputs are DC-coupled. The outputs are differential with individual Common Mode (CM) voltage control (for Main and Auxiliary outputs) and have a selectable bandwidth limiting circuitry (common to both Main and Auxiliary) of 20, 100, 200, 350, 650, 750 MHz or full bandwidth.

## **Features**



# **Applications**

- Oscilloscope programmable gain amplifier
- Differential ADC drivers
- High frequency single-ended input to differential conversion
- Precision gain control applications
- **Medical applications**
- RF/IF applications



[© 2008 National Sem](http://pdf.dzsc.com/)iconductor Corporation 300688 www.national.com

dzsc.com

October 6, 2008



Electrical Characteristics (Note 2) Unless otherwise specified, all limits are guaranteed for T<sub>A</sub> = 25°C, Input CM = 2.5V, V<sub>CM</sub> = 1.2V, V<sub>CM\_Aux</sub> = 1.2V, Single-ended input drive, V<sub>CC</sub> = 5V, V<sub>DD</sub> = 3.3V, R<sub>L</sub> = 100Ω differential (both Main & Auxiliary Outputs), V<sub>OUT</sub> = 0.7 V<sub>PP</sub> differential (both Main & Auxiliary Outputs), both Main and Auxiliary Output Specifications, full bandwidth setting, gain = 18.8 dB (Preamp LG, 0 dB ladder attenuation), Full Power setting (Note 11). See "*Definition of Terms and Specifications*" section for abbreviations used in the datasheet. **Boldface** limits apply at the temperature extremes.





**LMH6518 LMH6518**







# **Definition of Terms and Specifications**



5 www.national.com

**LMH6518**

**LMH6518** 



**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.

**Note 2:** Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

**Note 3:** Guaranteed by design.

Note 4: The maximum power dissipation is a function of T<sub>J(MAX)</sub>,  $\theta_{\sf JA}$  and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is  ${\sf P}_{\sf D}$  = (T<sub>J(MAX)</sub> – T<sub>A</sub>)/  $\theta_{\sf JA}$ . All numbers apply for package soldered directly into a 2 layer PC board with zero air flow. Package should be soldered unto a 6.8 mm<sup>2</sup> copper area as shown in the "recommended land pattern" shown in the package drawing.

**Note 5:** Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

Note 6: Recovery time" is the slower of the Main and Auxiliary outputs. Output swing of 700 mV<sub>PP</sub> shifted up or down by 50% (0.35V) by introducing an offset. Measured values correspond to the time it takes to return to within  $\pm 1\%$  of 0.7 V<sub>PP</sub> ( $\pm 7$  mV).

**Note 7:** Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

**Note 8:** Limits are 100% production tested at 25°C unless otherwise specified. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

**Note 9:** Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

**Note 10:** Positive current is current flowing into the device.

**Note 11:** "Full Power" setting is with Auxiliary output turned on.

**Note 12:** Distortion data taken under single ended input condition.

# **Pin Out**



**LMH6518 LMH6518**

### Connect<mark>ion Diag</mark>ram **16-Pin**  $\overline{N}$ -OUT AUX  $\boxed{\frac{1}{2}}$  + OUT AUX  $\begin{array}{c}\n0 \\
8 \\
7 \\
\hline\n\end{array}$ GND  $\sqrt{5}$  $\overline{16}$  V<sub>CM\_AUX</sub>  $+IN$  6  $15$  + OUT  $\overline{14}$  -OUT  $-IN$   $\boxed{7}$  $GND \boxed{8}$  $13$  V<sub>CM</sub>  $\frac{1}{3}$  $rac{10}{500}$  $\begin{array}{c}\n12 \\
\hline\n\end{array}$  $11$  $SCLK$ 30068888 **Top View**

# **Ordering Information**



**Typical Performance Characteristics** Unless otherwise specified, Input CM = 2.5V, V<sub>CM</sub> = 1.2V, V<sub>CM</sub> <sub>AUX</sub>" $\rm \pm MAM$ Gijή&-ended input drive, V<sub>CC</sub> = 5V, V<sub>DD</sub> = 3.3V, R<sub>L</sub> = 100Ω differential (both Main & Auxiliary Outputs), V<sub>OUT</sub> = 0.7 V<sub>PP</sub> differential (both Main and Auxiliary Outputs), Main output specification (Auxiliary is labeled "Auxiliary"), full bandwidth setting, gain = 18.8 dB (Preamp LG, 0 dB ladder attenuation), Full Power setting (Note 11). **LMH6518** [查询"LMH6518"供应商](http://www.dzsc.com/ic/sell_search.html?keyword=LMH6518)





**Small Signal Response (HG, 0 dB)**





**Small Signal Response (LG, 0 dB)**



**Response vs. Gain**













**Response Over Temperature**

30068848













**Main and Auxiliary Distortion Comparison**











**Step Response**  $0.4$ HI to LC  $0.3$ LO to HI  $0.2$  $0.1$  $V_{\text{OUT}}(V)$ Output \_Input = 20 mV/DIV<br>HG, 20 dB  $\mathbf 0$ Input  $-0.1$ LO to HI  $-0.2$  $-HI$  to LO  $-0.3$  $-0.4$ TIME (1 ns/DIV) 30068890

**Step Response**



**Output Offset Voltage (Typical Unit 2)**



 $-10$ 

 $-15$ 

 $-20\frac{1}{0}$ 

 $\overline{\mathbf{4}}$ 

8

 $12$ 

LADDER ATTENUATION (dB)

30068865

20

16







**Input Bias Current vs. Input CM**





**Auxiliary Output Voltage (Hi-Z Mode)**

 $25^{\circ}$ C

 $V_{DD}$  (V)

 $40^{\circ}$ C

 $3.2$   $3.3$   $3.4$ 

 $0.14$ 

 $0.12$ 

0.1

85°C

 $2.9$  $\mathbf{3}$  $3.1$ 

30068864

 $3.5$  $3.6$ 





30068882

 $\overline{500}$ 

100

 $\overline{1}$ 



# **Applications Information**

### **FUNCTIONAL DESCRIPTION AND DYNAMIC RANGE IN OSCILLOSCOPE APPLICATIONS**

Here is a block diagram of the LMH6518's Main Output signal path:





The Auxiliary output (not shown) uses another but similar Output Amp that taps into the Ladder Attenuator output. In this document, Preamp gain of 30 dB is referred to as "Preamp HG" (High Gain) and Preamp gain of 10 dB as "Preamp LG" (Low Gain).

The LMH6518's 2 dB/step gain resolution and 40 dB adjustment range (from −1.16 dB to 38.8 dB) allows this device to be used with the National GSample/second ADCs which have Full Scale, FS, adjustment (through their Extended Control Mode or ECM) to provide near-continuous variability (8.5 mdB resolution) to cover a 42.6 dB

$$
(20 \times \log \frac{920 \text{ mV}_{\text{PP}}}{6.8 \text{ mV}_{\text{PP}}} = 42.6 \text{ dB})
$$

FS input range. The National Semiconductor GSample/second ECM control allows the ADC FS to be set using the ADC SPI bus. The ADC FS voltage range is from 560 mV to 840 mV with 9 bits of FS voltage control.

The ADC ECM gain resolution can be calculated as follows:

Gain Resolution = 20 log 
$$
\frac{0.56 + \left(\frac{0.84 - 0.56}{2 \times 512}\right)}{0.56 - \left(\frac{0.84 - 0.56}{2 \times 512}\right)} = 8.5 \text{ mdB}
$$

The *recommended* ADC FS operating range is, however, narrower and it is from 595 mV to 805 mV with 700 mV<sub>PP</sub> as the mid-point. Raising the value of ADC FS voltage is tantamount to reducing the signal path gain to accommodate a larger input and vice versa, thus providing a method of gain fine-adjust. The ADC ECM gain adjustment is −1.21 dB

$$
(= 20 \times \log \frac{700 \text{ mV}}{805 \text{ mV}}) \text{ to } +1.41 \text{ dB}
$$

$$
(=20 \times \log \frac{700 \text{ mV}}{595 \text{ mV}})
$$

Because the ADC FS fine-adjust range of 2.62 dB (= 1.41 dB + 1.21 dB) is larger than the LMH6518's 2 dB/step resolution, there is always at least one LMH6518 gain setting to accom-

modate any FS signal from 6.8 mV<sub>PP</sub> to 920 mV<sub>PP</sub>, at the LM+65 **18 imput, w**ith 0.62 dB (= 2.62-2) overlap. **LMH6518** any FS signal from<br>
LMH6518 images and LMH6518 and the CAST<br>
Assuming a non-tangle in limited by

Assuming a nominal 0.7V<sub>PP</sub> output, the LMH6518's minimum FS input swing is limited by the maximum signal path gain possible and vice versa:

 $0.7 V_{PP}$ Minimum LMH6518 FS Input =  $= 6.8$  mV<sub>PP</sub>  $(38.8 + 1.41)$  dB  $10$ 

(or 8 m $V_{\text{PP}}$  with no ADC fine adjust)

Maximum LMH6518 FS Input = 
$$
\frac{0.7 \text{ V}_{\text{PP}}}{\frac{(-1.16 - 1.21) \text{ dB}}{20}} = 920 \text{ mV}_{\text{PP}}
$$

(or 800 mV $_{\text{PP}}$  with no ADC FS adjust)

To accommodate a higher FS input, an additional attenuator is needed before the LMH6518. This front-end attenuator is shown in the *Figure 6* block diagram with its details shown in *Figure 15*. The highest minimum attenuation level is determined by the largest FS input signal  $(FS_{max})$ :

$$
Attention (dB) = 20 \times \log \frac{FS_{MAX} (V_{PP})}{800 \ mV_{pp}}
$$

So, to accommodate 80  $V_{\text{pp}}$ , 40 dB minimum attenuation is needed before the LMH6518.

In a typical oscilloscope application, the voltage range encountered is from 1 mV/DIV to 10 V/DIV with 8 vertical divisions visible on the screen. One of the primary concerns in a digital oscilloscope is SNR which translates to display trace width/ thickness. Typically, oscilloscope manufacturers need the noise level to be low enough so that the "no-input" visible trace width is less than 1% of FS. Experience has shown that this corresponds to a minimum SNR of 52 dB.

The factors that influence SNR are:

- Scope front end noise (Front-end attenuator + scope probe Hi-Z buffer which is discussed later in this document and shown in *Figure 6*)
- LMH6518
- ADC
- LMH6518 related SNR factors are:
- **Bandwidth**
- Preamp used (Preamp High Gain or Low Gain)
- **Ladder Attenuation**
- Signal level

SNR increases with the inverse square root of the bandwidth. So, reducing bandwidth from 450 MHz to 200 MHz, for example, improves SNR by 3.5 dB

$$
(20 \times \log \frac{\sqrt{450 \text{ MHz}}}{\sqrt{200 \text{ MHz}}}) = 3.5 \text{ dB})
$$

The other factors listed above, preamp and ladder attenuation, depend on the signal level and also impact SNR. The combined effect of these factors is summarized in *Figure 2* where SNR is plotted as a function of the LMH6518 FS input voltage (assuming scope bandwidth of 200 MHz) and not including the ADC and the front end noise:



**FIGURE 2. LMH6518 SNR & Ladder Attenuation used vs. Input**

As can be seen from *Figure 2*, SNR of at least 52 dB is maintained for FS inputs above 24 mV<sub>PP</sub> (3 mV/DIV on a scope) assuming the LMH6518's internal 200 MHz filter is enabled. Most oscilloscope manufacturers relax the SNR specifications to 40 dB for the highest gain (lowest scope voltage setting) . From *Figure 2*, LMH6518's minimum SNR is 43.5 dB, thereby meeting the relaxed SNR specification for the lower range of scope front panel voltages.

In *Figure 2*, the step-change in SNR near Input FS of 90 mV<sub>PP</sub> is the transition point from Preamp LG to Preamp HG with a subsequent 3 dB difference due to the Preamp HG/ 20 dB ladder attenuation's lower output noise compared to Preamp LG/ 2 dB ladder attenuation's noise. Judicious choice of front end attenuators can ensure that the 52 dB SNR specification is maintained for scope FS inputs  $\geq 24$  mV<sub>PP</sub> by confining the LMH6518 gain range to the lower 30.5 dB

$$
(= 20 \times \log \frac{0.8 \text{ V}_{PP}}{24 \text{ mV}_{PP}})
$$

from the total range of 40 dB (=  $38.8 - (-1.16)$ ) possible.

Here is an example:

To cover the range of 1 mV/DIV to 10 V/DIV (80 dB range), here is a configuration which affords good SNR:



In *Table 1*, the highest FS input in Row 5, Column 2 (80  $V_{\text{pp}}$ ), *and* the LMH6518's highest FS input allowed (0.8)  $V_{\text{pp}}$ ) set the

$$
100x \left(=\frac{80 \text{ V}_{PP}}{0.8 \text{ V}_{PP}}\right)
$$

front-end attenuator value. The 100x attenuator will allow high SNR operation to 30.5 dB down, as explained earlier, or 2.4  $V_{PP}$  at scope input. In that same table, Rows 1-3 with no front-end attenuation (1x) cover the scope FS input range from 8 mV<sub>PP</sub>-800 mV<sub>PP</sub>. That leaves the scope FS input range of 0.8  $V_{\text{pp}}$ -2.4  $V_{\text{pp}}$ . If the 100x attenuator were used for the entire scope FS range of 0.8  $V_{\text{PP}}$ -80  $V_{\text{PP}}$ , SNR would dip below 52 dB for a portion of that range. Another attenuation level is thus required to maintain the SNR specification requirement of 52 dB.

One possible attenuation partitioning is to select the additional attenuator value to cover a 20 dB range above  $0.8$  V<sub>PP</sub> FS (to 8  $V_{\text{PP}}$ ) with the 100x attenuator covering the remaining 20 dB range from 8  $V_{\text{PP}}$  to 80  $V_{\text{PP}}$ . Mapping 8  $V_{\text{PP}}$  FS scope input to 0.8  $V_{\text{PP}}$  at LMH6518 input means the additional attenuator is 10x, as shown in *Table 1*, Row 4. The remaining scope input range of 8  $V_{\text{pp}}$ -80  $V_{\text{pp}}$  would then be covered by the 100x front-end attenuator derived earlier. The entire scope input range is now covered with SNR maintained about 52 dB for scope FS input  $\geq$  24 mV<sub>pp</sub>, as shown in *Table 1*.

#### **SETTINGS AND ADC SPI CODE (ECM)**

Covering the range from 1 mV/DIV to 10 V/DIV requires the following to be adjusted within the digital oscilloscope:

- Front-end attenuator
- LMH6518 Preamp
- LMH6518 Ladder Attenuation
- ADC FS value (ECM)

The LMH6518 Product Folder contains a spreadsheet which allows one to calculate the front-end attenuator, LMH6518 Preamp gain (HG or LG) and ladder attenuation, and ADC FS setting based on the scope vertical scale (S in V/DIV). This spreadsheet can be found at:

http://www.national.com/appinfo/amps/LMH6518\_Cal.xls

Here is the step by step procedure that explains the operations performed by the said spreadsheet based on the scope vertical scale setting (S in V/div) and front-end attenuation "A" (from *Table 1*). A numerical example is also worked out for more clarification:

1. Determine the required signal path gain, K:

K = 20 x log 
$$
\frac{0.95 \times 700 \text{ mV}_{PP}}{8 \times S(V/div)}
$$
 = -21.6 + 20 x log  $\frac{A}{S(V/div)}$   
A

(assuming the full scale signal occupies 95% of the 0.7  $V_{\text{pp}}$  FS (for 5% overhead) which occupies 8 vertical scope divisions).

Required condition: −2.37 dB ≤ K ≤ 40.3 dB Example: With S = 110 mV/DIV, *Table 1* shows that *A = 10 V/V:*

$$
\rightarrow K = -21.6 + 20 \times \log \frac{10}{110 \text{ mV}} = 17.57 \text{ dB}
$$

2. Determine the LMH6518 gain, G: G is the closest LMH6518 gain, to the value of K where:  $G = (38.8 - 2n)dB$ ;  $n = 0, 1, 2, ..., 20$ For this example, the closest G to  $K = 17.57$  dB is 16.8  $dB$  (with n = 11). The next LMH6518 gain, 18.8 dB (with  $n = 10$ ) would be incorrect as 16.8 is closer. If 18.8 dB were mistakenly chosen, the ADC FS setting would be out of range. Therefore: *G = 16.8 dB*

3. Determine Preamp (HG or LG) & Ladder Attenuation: If  $G \ge 18.8$  dB  $\rightarrow$  Preamp is HG and Ladder Attenuation  $= 38.8 - G$ 

If  $G < 18.8$  dB  $\rightarrow$  Preamp is LG and Ladder Attenuation  $= 18.8 - G$ 

For this example, with G = 16.8 → *Preamp LG* and *Ladder Attenuation = 2 dB* (=  $18.8 - 16.8$ ).

4. Determine the required ADC FS voltage,  $FS_E$ :

$$
FS_E = \frac{S \times 8}{A} \times 1.05 \times 10^{\frac{G}{20}}
$$

The "1.05" factor is to add 5% FS overhead margin to avoid ADC overdrive.

$$
FS_E = \frac{S \times 8}{10} \times 1.05 \times 10^{20} = 639.3 \text{ mV}
$$

Required condition:  $0.56V \leq FS_F \leq 0.84V$ Recommend condition:  $0.595V \leq FS_E \leq 0.805V$  for optimum ADC FS

5. Determine the ADC ECM code ratio:

$$
ECM \text{ (ratio)} = \frac{FS_{E} - 0.56}{0.28}
$$

where:

a)  $0.28V = (0.84 - 0.56)V$  b) 0.56V is the lower end of the ADC FS adjustability For this example:

**LMH6518** [查询"LMH6518"供应商](http://www.dzsc.com/ic/sell_search.html?keyword=LMH6518)

Required condition:  $0 \leq ECM$  (ratio)  $\leq 1$ 

6. Determine the ECM binary code to be sent on ADC SPI bus:

Convert the ECM value represented by the ratio calculated above, to binary: ECM (binary) =  $DEC2BIN{ECM(ratio)}* 511, 9$ }

#### **INPUT/OUTPUT CONSIDERATIONS**

The LMH6518's ideal Input/Output Conditions, considered individually, are listed below:

where "DEC2BIN" is a spreadsheet function which converts the decimal ECM ratio, from step 5 above, multiplied by 511 distinct levels, into binary 9 bits.

**Note:** The Web based spreadsheet computes ECM without the use of "DEC2BIN" function to ease usage by all spreadsheet users who may not have this function installed.

For this example: ECM (binary) = DEC2BIN(0.283\*511,  $9$ ) = 010010000. This would be the number to be sent to the ADC on the SPI bus to program the ADC to the proper FS voltage.



**TABLE 2. LMH6518's Ideal Input/Output Conditions**

In addition to the individual conditions listed in *Table 2*, the Input/Output terminal conditions should match differentially (i.e. +IN to −IN and +OUT to −OUT), as well, for best performance.

The input is differential but can be driven single-ended as long as the conditions of *Table 2* are met and there is good matching between the driven and the undriven inputs from DC to the highest frequency of interest. If not, there could be a settling time impact among other possible performance degradations. The datasheet specifications are with single-ended input, unless specified. Here is the recommended bench-test schematic to drive one input and to bias the other input with good matching in mind:



**FIGURE 3. Recommended Single-Ended Bench-Test Input Drive from 50**Ω **Source**

With the schematic of *Figure 3*, each LMH6518 input sees  $25\Omega$  to ground at the higher frequencies when the capacitors look like shorts. This impedance increases to 125Ω at DC for both inputs, thereby preserving the required matching at any frequency. This configuration, using properly selected R's and C's, allows four times less biasing power dissipation than when the undriven input is biased with an effective 25Ω from the LMH6518 input to ground.

It is possible to drive the LMH6518 input from a ground referenced 50Ω source by providing level shift circuitry on the driven input. *Figure 4* shows a circuit where ½ the input signal reaches the LMH6518 input while the negative supply voltage  $(V_{EF})$  ensures that the 50 $\Omega$  source at J1 does not experience any biasing current while providing 50Ω termination to the source. The driven input (+IN) is biased to 2.5V ( $V_{CC}/2$ ):



#### **FIGURE 4. LMH6518 Driven by a Ground Referenced Source**

In the schematic of *Figure 4*, the equivalent impedance from each LMH6518 input to ground is around 38Ω. This configuration's power consumption of ~0.5W (in  $R_1$  -  $R_5$ ) is higher than that of *Figure 3* because of additional power dissipated to perform the level shifting. Additional 50Ω attenuators can be placed between J1 and R<sub>2</sub>/R<sub>3</sub> junction in *Figure 4* in order to accommodate higher input voltages.

It is also possible to shift the LMH6518 *output* common mode level using a level shift approach similar to that of *Figure 4*. The circuit in *Figure 5* shows an implementation where the LMH6518's nominal 1.2V CM output, set by a 1.2V on  $V_{CM}$ input from the Gsample/s ADC, is shifted lower for proper interface to different ADC's which require  $V_{CM} = 0V$  and have high input impedance:



**FIGURE 5. Output CM Shift Scheme**

With the scheme of *Figure 5*, Vx is kept at 1.2V, by proper selection of external resistor values, so that the LMH6518 outputs are not CM-loaded. As was the case with input level shifting, this output level shifting also consumes additional power (0.58W).

#### **Output Swing, Clamping, and Operation Beyond Full Scale**

One of the major concerns in interfacing to low voltage ADC's (such as the Gsample/s ADC's that the LMH6518 is intended to drive) is ensuring that the ADC input is not violated with excessive drive. For this reason, plus the very important re-

quirement of an oscilloscope to recover quickly and gracefully from an overdrive condition, the LMH6518 is fitted with three overvoltage clamps; one at the Preamp output and one at Main and Auxiliary outputs each. The Preamp clamp is responsible for preventing the Preamp from saturation (to minimize recovery time) with large ladder attenuation when Preamp output swing is at its highest. On the other hand, the output clamps, perform this function when the Ladder attenuation is lower and hence the output amplifier is closer to saturation, and prolonged recovery, if not properly clamped. The combination of these clamps results in the Typical Performance Characteristic plots of "Output vs. Input" where it is possible to observe where output limiting starts due to the clamp action. LMH6518 owes its fast recovery time (< 5 ns) from 50% overdrive to the said clamps.

"Output vs. Input" plots, in the Typical Performance Characteristics section, can be used to determine the LMH6518 linear swing beyond full scale. This information sets the overdrive limit for both oscilloscope waveform capture and for signal triggering. The Preamp clamp is set tighter than the output clamp, evidenced by lower output swing with 20 dB Ladder attenuation than with 0 dB. With high ladder attenuation (20 dB) defining the limit, the graphs show that the "+Out" and "−Out" difference of 0.4V is well inside the clamp range, thereby ensuring 0.8  $V_{\text{PP}}$  of unhindered output swing. This corresponds to an overdrive capability of approximately  $\pm 7\%$ beyond full scale.

Here is a block diagram for how the LMH6518 is used in an oscilloscope:



**FIGURE 6. Digital Oscilloscope Front-End**

From *Figure 6*, the signal path consists of the input impedance switch, the attenuator switch, Low Noise Amplifier (LNA, JFET amplifier) to drive the LMH6518 input (+IN), and the DAC to provide offset adjust. The LNA must have the following characteristics: **LMH**<br>
From *Figure 6*, the signal pat<br>
switch **App (attaguator** switch<br> **LIMES** The City of the Control offset adjust<br>
DAC to provide offset adjust

- Set U1's common mode level to  $V_{CC}/2$  (~2.5V)
- Very low drift (1 mV shift at LNA output could translate into 88 mV shift at LMH6518 output at max gain, or ∼13% of FS).
- Low output impedance ( $\leq$  50 $\Omega$ ) to drive U1, for good settling behavior
- Low Noise (<0.98 nV/ $\sqrt{Hz}$ ) to reduce the impact on the LMH6518 Noise Figure. Note that *Figure 6* does not show the necessary capacitors across the resistors in the frontend attenuators (see *Figure 15*). These capacitors provide frequency response compensation and limit the noise contribution from the resistors so that they do not impact the signal path noise. For more information about frontend attenuator design, including frequency compensation, see the Reference section for additional resources.
- Gain of 1 V/V (or very close to 1 V/V)
- Excellent frequency response flatness from DC to > 500-800 MHz to not impact the time domain performance

The undriven input (−IN) is biased to  $V_{CC}/2$  using a voltage driver. The impedance driving the LMH6518's −IN should be closely matched to the LNA's output impedance for good settling time performance.

Appendix A shows one possible implementation of the LNA buffer along with performance data.

When the LMH6518's Auxiliary output is not used, it is possible to disable this output using SPI-1 (see "Logic Functions" section for SPI register map). The Electrical Characteristic Table shows that by doing so, device power dissipation decreases by the reduction in supply current of about 60 mA. As can be seen in *Figure 7*, in the absence of heavy common loading, the Auxiliary output will be at a voltage close to 1.7V  $(V_{CC} = 5V)$ . With higher supply voltages, the Auxiliary voltage will also increase and it is important to make sure any circuitry tied to this output is capable of handling the 2.3V possible under  $V_{CC}$  worst case condition of 5.5V.





### **LOGIC FUNCTIONS**

The following LMH6518 functions are controlled using the SPI-1 compatible bus:

- Filters (20, 100, 200, 350, 650, 750 MHz or full bandwidth)
- Power Mode (Full Power or Auxiliary Hi-Z (high impedance)
- Preamp (HG or LG)
- Attenuation Ladder (0-20 dB, 10 states)
- LMH6518 state "Write" or "Read" back

The SPI-1 bus uses 3.3V logic. "SDIO" is the serial digital input-output which can write to the LMH6518 or read back from it. "SCLK" is the bus clock with chip select function controlled by "CS"

#### **TABLE 3. SPI-1 Pin Descriptions**





**LMH6518**

**LMH6518** 

#### **TABLE 4. Data Field**



**Note:** Bits D5, D9, D11-D14 must be "0". Otherwise, device operation is undefined and specifications are not guaranteed.

#### **TABLE 5. Default Power-On Reset Condition**



#### **TABLE 6. Filer Selection Data Field**



**Note:** All filters are low pass single pole roll-off and operate on both Main and Auxiliary outputs. These filters are intended as signal path bandwidth and/ or noise limiting.

#### **TABLE 7. Ladder Attenuation Data Field**



**Note:** An "Unallowed" SPI-1 state may result in undefined operation where device behavior is not guaranteed.

# **LMH6518 LMH6518**

#### **OSCILLOSCOPE TRIGGER APPLICATIONS**

With the Auxili<mark>bry/dui@818</mark> the LMH6518 offering a second output that follows the Main one (except for a slightly reduced distortion performance), the oscilloscope trigger function can be implemented by tapping this output. The " $V_{CMAux}$ " input of the LMH6518 allows the Auxiliary common mode to be set. The trigger function can be physically located at a distance from the main signal path, if need be, by taking advantage of the differential Auxiliary output and rejecting any board related common mode interference pick-up at the receive end.

If Trigger circuitry is physically close to the LMH6518, the circuit diagram shown in *Figure 12* allows operation using only one of two Auxiliary outputs. The unused output does need to be terminated properly using  $R_1$ ,  $R_{11}$  combination. U3 (DAC101C085) generates a 0- 2.5V trigger level, with 2.4 mV resolution

$$
(=\frac{2.5\mathrm{V}}{2^{10}})
$$

or 0.7% (= 2.4 mV x 100/0.35  $V_{\text{PP}}$ ) of FS, which is compared to the LMH6518 "+Out Aux" by using an ultra-fast comparator,

U2 (LMH7220). U2's complimentary LVDS output is terminated in the required 100 $\Omega$  load (R<sub>10</sub>), for best performance, where the LVDS Trigger output is available. The LMH7220's offset voltage ( $\pm$ 9.5 mV) and offset voltage drift ( $\pm$ 50 µV/°C) error will be 5.9 LSB

$$
(9.5 \text{ mV} + 50 \frac{\mu\text{V}}{^{\circ}\text{C}} \times 100^{\circ}\text{C} = 1.45 \text{ mV} = 5.9 \text{ LSB})
$$

of the Trigger DAC (U3). The offset voltage related portion of this error can be nulled-out, if necessary, during the oscilloscope initial calibration. To do so, the LMH6518 input is terminated properly with no input applied and U3 output is adjusted around  $V_{CM\_Aux}$  voltage (1.2V ±10 mV) while looking for U2's output transition. U3's output, relative to  $V_{CM\;Aux}$  at transition corresponds to U2's offset error which can be factored into the Trigger readings and thus eliminated, leaving only the Offset voltage temperature drift component  $(= 2)$ LSB).





U2's minimum Toggle Rate specification of 750 Mb/s with  $\pm 50$ mV overdrive allow the oscilloscope to trigger on repetitive waveforms well above the 500 MHz oscilloscope bandwidth applications, when the input signal is at least 14.3% of FS swing

$$
(=\frac{50 \text{ mV}}{0.7 \text{V}} \times 100)
$$

The worst case single event minimum discernable pulse width is set by the LMH7220's propagation delay specification of 3.63 ns (20 mV overdrive).

Both the Main and the Auxiliary outputs can recover gracefully and quickly from a 50% overdrive condition as tabulated in the Electrical Characteristics table under overdrive Recovery Time. Overdrive conditions beyond 50%, however, could result in longer recovery times due to the interaction between an internal clamp and the common mode feedback loop that sets the output common mode voltage. This may have an impact on both the displayed waveform and the oscilloscope

Trigger. The result could be a loss of Trigger pulse and/or visual distortion of the displayed waveform. To avoid this scenario, the oscilloscope should detect an excessive overdrive and go into trigger-loss mode. Done this way, the oscilloscope display would show the last waveform that did not violate the overdrive condition. Preferably there would be a visual indicator on the screen that alerts the user of the situation so that **LMC**<br>
Trigger. The result could by<br>
visual displayed of the displayed<br>
and go into trigger-loss mode

he can correct the excessive condition to return to normal display.

#### **APPENDIX A**

Here is the schematic drawing for a possible implementation of the LNA buffer shown in *Figure 6*:



**FIGURE 13. JFET LNA Implementation**

#### **CIRCUIT OPERATION**

This circuit uses an N-Channel JFET (J10) in Source-Follower configuration, to buffer the input signal, with J8 acting as a constant current source. This buffer presents a fixed input impedance (1 MΩ||10 pF) with a gain close to 1 V/V.

The signal path is AC coupled through  $\mathsf{C}_7$  with DC (and low frequency) at LMH6518 +IN maintained through the action of U1. NPN transistor Q0 is an emitter follower which isolates the buffer from the load (LMH6518 input and board traces).

The undriven input of the LMH6518, -IN, is biased to 2.5V by  $\mathsf{R}_6$ ,  $\mathsf{R}_9$  voltage divider. The Lower 1⁄2 of U1 inverts this voltage and the upper ½ of U1 compares it to the combination of the driven output level at LMH6518 +IN and the scaled version of scope input at  $R_{14}$ ,  $R_{21}$  junction, and adjusts J10 Gate accordingly to set the LMH6518 +IN. This control loop has a frequency response that covers DC to a few Hz, limited by the roll-off capacitor  $\textsf{C}_{3}$  and  $\textsf{R}_{15}$  combination (1st order approximation). DC and low frequency gain is given by:

Gain (DC) = 
$$
\frac{R_{14}}{R_{14} + R_{21}} \left( 1 + \frac{R_5}{R_1 || R_2} \right) \approx 1
$$
 V/V

With the values in *Figure*  $13 \rightarrow R_2 \approx 452$  kΩ: .

For a flat frequency response, the DC (low frequency) gain needs to be lowered to match the less-than-1 V/V AC (high frequency) path gain through the JFETs. This can be done by increasing the value of  $\mathsf{R}_2$ .

By choosing the values of  $R_{15}$  and  $R_{11}$  so that

$$
\frac{R_{21}}{R_{14}} = \frac{R_{15}}{R_{11}}
$$

the frequency response at J10 Gate (and consequently the output) will remain flat when  ${\mathsf C}_7$  starts to conduct. Offset correction is done by varying the voltage at  $R_4$ , using a DAC or equivalent as shown, in order to shift the LMH6518 +IN voltage relative to −IN. The result is a circuit which shifts the ground referenced scope input to 2.5V ( $V_{CC}/2$ ) CM with adjustable offset and without any JFET or BJT related offsets. Note that the front-end attenuator (not shown) lower leg resistance should be increased for proper divider-ratio to account for the 1 MΩ shunt due to the series combination of  $R_{21}$  and  $R_{14}$ . For example, a 10:1 front-end attenuator could be formed by a series 900 kΩ and a shunt 111 kΩ for a scope BNC input impedance of 1 M $\Omega$  (= 900K + (111K || 1M)).

*Table 8* lists other possible JFET candidates that fall in the range of speed (MAH65) Shoise needed:

| Company             | <b>Part Number</b> | $V_P(V)$ | $I_{dss}$<br>(mA) | gm (mS) | Input C<br>(pF) | noise *<br>(nV/RtHz) | <b>Break</b><br>down (V) | Calculated f <sub>t</sub><br>(MHz) |
|---------------------|--------------------|----------|-------------------|---------|-----------------|----------------------|--------------------------|------------------------------------|
| Interfet            | IF140              | $-2.2$   | 10                | 5.5     | 2.3             | 4                    | $-20$                    | 380                                |
| Interfet            | IF142              | $-2.2$   | 10                | 5.5     | 2.3             | 4                    | $-25$                    | 380                                |
| Interfet            | 2N5397/8           | $-2.5$   | 13                | 8       | 5               | 2.5                  | $-25$                    | 254                                |
| Interfet            | 2N5911/2           | $-2.5$   | 13                | 8       | 5               | 2.5                  |                          | 254                                |
| Interfet            | J308/9/10          | $-2.3$   | 21                | 17      | 5.8             |                      | $-25$                    | 466                                |
| Philips             | <b>BF513</b>       | -3       | 15                | 10      | 5               |                      |                          | 318                                |
| Fairchild           | <b>MMBF5486</b>    | $-4$     | 14                | 7       | 4               | 2.5                  | $-25$                    | 278                                |
| Vishay<br>Siliconix | <b>SST441</b>      | $-3.5$   | 13                | 6       | 3.5             | 4                    | $-35$                    | 272                                |

**TABLE 8. Suitable JFET Candidates Specifications**

\*Noise data at ∼ I<sub>dss</sub>/2

The LNA noise could degrade the scope's SNR if it is comparable to the input referred noise of the LMH6518. LNA noise is influenced by the following operating conditions:

a) JFET equivalent input noise

b) BJT Base current

Reducing either "a" or "b" above, or both, reduces noise. One way to reduce "a" is to increase  $\mathsf{R}_{8}$  (currently set to 0 $\Omega$ ). This will reduce the noise impact of J8 but requires a JFET which has a higher  $I_{\text{des}}$  rating in order to maintain the operating current of J10 so that J10's noise contribution is minimized. Reducing the BJT Base current can be accomplished with increasing  $R_{20}$  at the expenses of higher rise/fall times. A higher β will also reduce the Base current (keep in mind that β and  $f_t$  at the operating Collector current is what matters).

*Figure 14* shows the impact of the JFET buffer noise on SNR, compared to SNR in *Figure 2*, assuming either 3 nV/ $\sqrt{Hz}$  or 1.5 nV/ $\sqrt{Hz}$  buffer noise for comparison:





#### **ATTENUATOR DESIGN**

*Figure 15* shows a front-end attenuator designed to work with the JFET LNA of *Figure 13*.



#### **FIGURE 15. Front End Attenuator for** *Figure 13* **JFET LNA**

R\_LNA" and "C\_LNA" are the input impedance components of the JFET LNA. The 10:1 and 100:1 attenuators bottom resistors ( $\mathsf{R}_2$  and  $\mathsf{R}_4$ ) are adjusted higher to compensate for the LNA's 1 MΩ input impedance, compared to the case where a high-input-impedance LNA is used. The two switches used on the input and output of the attenuator block must be low capacitance, high isolation switches in order to reduce any speed or crosstalk impact.  $C_1$ - $C_4$  provide the proper frequency response (and step response) by creating "zeros" that flatten the response for wide-band operation. For the 10:1 attenuator,  $R_1C_1 = R_2C_2$ . The same applies to the 100:1 attenuator. The shunt capacitors  $\mathsf{C}_1\text{-}\mathsf{C}_4$  have a very important other benefit in that they roll-off the resistor thermal noise at a low frequency (low pass response, −3 dB down at ∼20 kHz) thereby eliminating any significant noise contribution from the attenuation resistors. Otherwise, the channel noise would be dominated by the attenuator resistor thermal noise.  $\textsf{C}_2$  and  $\textsf{C}_6$  trimmer capacitors can be adjusted to match the input capacitance regardless of attenuator used.

#### **REFERENCE**

1. Wideband amplifiers by Peter Staric and Erik Margan, published by Springer in 2006. (Section 5.2).



"LMH6518"

# **Notes**

**LMH6518 LMH6518**

# **Notes**





THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### **LIFE SUPPORT POLICY**

**NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION.** As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



**National Semiconductor Americas Technical Support Center** Email: support@nsc.com Tel: 1-800-272-9959

**National Semiconductor Europe Technical Support Center** Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288

**National Semiconductor Asia Pacific Technical Support Center** Email: ap.support@nsc.com

**National Semiconductor Japan Technical Support Center** Email: jpn.feedback@nsc.com