

LMH<sup>™</sup> is a trademark of National Semiconductor Corporation.

f.dzsc.com

© 2010 National Semiconductor Corporation 300732

www.national.com

Absolute Maximum Ratings (Note 1) If Miniary/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance ( <i>Note 5</i> )                                    |          |
|--------------------------------------------------------------------|----------|
| Human Body Model                                                   | 2000V    |
| Machine Model                                                      | 250V     |
| Charge Device Model                                                | 750V     |
| Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 5.5V     |
| Common Mode Input Voltage                                          | ±1.25V   |
| Maximum Input Current                                              | 30mA     |
| Maximum Output Current (pins 12, 13)                               | (Note 4) |
| Soldering Information                                              |          |
| Infrared or Convection (30 sec)                                    | 260°C    |
|                                                                    |          |

For soldering specifications see product folder at www.national.com and www.national.com/ms/MS/MS-SOLDERING.pdf

#### **Operating Ratings** (Note 1)

Maximum Operating Junction

Temperature

| Operating Temperature Range<br>Storage Temperature Range     | -40°C to +125°C<br>-65°C to +150°C |
|--------------------------------------------------------------|------------------------------------|
| Total Supply Voltage Temperature<br>Range                    | 4.7V to 5.25V                      |
| Thermal Properties                                           |                                    |
| Junction-to-Ambient Thermal<br>Resistance (θ <sub>JA</sub> ) | 60°C/W                             |

| +5V | <b>Electrical</b> | Characteristics | ( <i>Note 2</i> ) |
|-----|-------------------|-----------------|-------------------|

150°C

Unless otherwise specified, all limits are guaranteed for  $T_A = +25^{\circ}C$ ,  $A_V = +2$ ,  $V^+ = +2.5V$ ,  $V_- = -2.5V$ ,  $R_L = 200\Omega$ ,  $V_{CM} = (V^+ + V^-)/2$ ,  $R_F = 200\Omega$ , for single-ended in, differential out. Boldface Limits apply at the temperature extremes.

| Symbol                         | Parameter                           | Conditions                                           | Min<br>( <i>Note 8</i> ) | Typ<br>( <i>Note 7</i> ) | Max<br>( <i>Note 8</i> )              | Units  |
|--------------------------------|-------------------------------------|------------------------------------------------------|--------------------------|--------------------------|---------------------------------------|--------|
| AC Perform                     | mance (Differential)                |                                                      |                          | , ,                      | , , , , , , , , , , , , , , , , , , , |        |
| SSBW                           | Small Signal –3 dB Bandwidth        | $A_{V} = 1, V_{OUT} = 0.2 V_{PP}$                    |                          | 2800                     |                                       |        |
|                                | (Note 8)                            | $A_{V} = 2, V_{OUT} = 0.2 V_{PP}$                    |                          | 2500                     |                                       | MHz    |
|                                |                                     | $A_{V} = 4, V_{OUT} = 0.2 V_{PP}$                    |                          | 1600                     |                                       |        |
| LSBW                           | Large Signal Bandwidth              | $A_V = 1, V_{OUT} = 2 V_{PP}$                        |                          | 1800                     |                                       |        |
|                                |                                     | $A_V = 2$ , $V_{OUT} = 2 V_{PP}$                     | 1                        | 1500                     |                                       | MHz    |
|                                |                                     | $A_{V} = 2, V_{OUT} = 1.5 V_{PP}$                    |                          | 1900                     |                                       |        |
| 0.1 dBBW                       | 0.1 dB Bandwidth                    | $A_V = 2, V_{OUT} = 0.2 V_{PP}, R_F = 250\Omega$     |                          | 830                      |                                       | MHz    |
| SR                             | Slew Rate                           | 4V Step                                              |                          | 6200                     |                                       | V/µs   |
| t <sub>r</sub> /t <sub>f</sub> | Rise/Fall Time                      | 2V Step, 10–90%                                      |                          | 290                      |                                       |        |
|                                |                                     | 0.4V Step, 10–90%                                    |                          | 150                      |                                       | ps     |
| T <sub>s_0.1</sub>             | 0.1% Settling Time                  | 2V Step, R <sub>L</sub> = 200Ω                       |                          | 4                        |                                       | ns     |
|                                | Overdrive Recovery Time             | $V_{IN} = 2V, A_V = 5 V/V$                           |                          | 6                        |                                       | ns     |
| Distortion                     | and Noise Response                  | ·                                                    | •                        |                          |                                       |        |
| HD2                            | 2 <sup>nd</sup> Harmonic Distortion | $V_{OUT} = 2 V_{PP}$ , f = 20 MHz                    |                          | -102                     |                                       |        |
|                                |                                     | $V_{OUT} = 2 V_{PP}$ , f = 75 MHz                    |                          | -96                      |                                       |        |
|                                |                                     | $V_{OUT} = 2 V_{PP}$ , f = 125 MHz                   |                          | -87                      |                                       | dBc    |
|                                |                                     | $V_{OUT} = 2 V_{PP}$ , f = 250 MHz                   |                          | -79                      |                                       |        |
|                                |                                     | $V_{OUT} = 1.5 V_{PP}, f = 250 MHz$                  |                          | -81                      |                                       |        |
| HD3                            | 3 <sup>rd</sup> Harmonic Distortion | $V_{OUT} = 2 V_{PP}$ , f = 20 MHz                    |                          | -110                     |                                       |        |
|                                |                                     | $V_{OUT} = 2 V_{PP}, f = 75 MHz$                     |                          | -97                      |                                       |        |
|                                |                                     | $V_{OUT} = 2 V_{PP}$ , f = 125 MHz                   |                          | -87                      |                                       | dBc    |
|                                |                                     | $V_{OUT} = 2 V_{PP}$ , f = 250 MHz                   |                          | -70                      |                                       |        |
|                                |                                     | V <sub>OUT</sub> = 1.5 V <sub>PP</sub> , f = 250 MHz |                          | -75                      |                                       |        |
| OIP3                           | Output 3rd-Order Intercept          | f = 150 MHz, $V_{OUT}$ = 2 $V_{PP}$ Composite        |                          | 47                       |                                       | dBm    |
| IMD3                           | Two-Tone Intermodulation            | f = 150 MHz, $V_{OUT}$ = 2 $V_{PP}$ Composite        |                          | -99                      |                                       | dBc    |
| e <sub>n</sub>                 | Input Voltage Noise Density         | f = 10 MHz                                           |                          | 0.9                      |                                       | nV/√Hz |
| i <sub>n+</sub>                | Input Noise Current                 | f = 10 MHz                                           |                          | 11                       |                                       | pA/√Hz |
| i <sub>n-</sub>                | Input Noise Current                 | f = 10 MHz                                           |                          | 11                       |                                       | pA/√Hz |
| NF                             | Noise Figure                        | 50Ω System, $A_V = 7$ , 10 MHz                       |                          | 8                        |                                       | dB     |

| Symbol                              | 查询"LMH6554"供应商                                                        | Conditions                                                                   | Min<br>( <i>Note 8</i> ) | Typ<br>( <i>Note 7</i> ) | Max<br>( <i>Note 8</i> ) | Units |
|-------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|
|                                     | aracteristics                                                         |                                                                              | (Note 0)                 |                          |                          |       |
| I <sub>BI+</sub> / I <sub>BI-</sub> |                                                                       |                                                                              | -75                      | -29                      | 20                       | μA    |
| TCIbi                               | Input Bias Current Temperature                                        |                                                                              |                          | 8                        |                          | μΑ/°C |
|                                     | Drift                                                                 |                                                                              |                          |                          |                          |       |
| I <sub>BID</sub>                    | Input Bias Current (Note 10)                                          | $V_{CM} = 0V, V_{ID} = 0V,$                                                  | -10                      | 1                        | 10                       | μA    |
|                                     |                                                                       | $I_{BOFFSET} = (I_{B-} - I_{B+})/2$                                          |                          |                          |                          |       |
| TClbo                               | Input Bias Current Diff Offset<br>Temperature Drift ( <i>Note 7</i> ) |                                                                              |                          | 0.006                    |                          | µA/°C |
| CMRR                                | Common Mode Rejection Ratio                                           | DC, $V_{CM} = 0V$ , $V_{ID} = 0V$                                            |                          | 83                       |                          | dB    |
| R <sub>IN</sub>                     | Differential Input Resistance                                         | Differential                                                                 |                          | 19                       |                          | Ω     |
| C <sub>IN</sub>                     | Differential Input Capacitance                                        | Differential                                                                 |                          | 1                        |                          | pF    |
| CMVR                                | Input Common Mode Voltage                                             | CMRR > 32 dB                                                                 | ±1.25                    | ±1.3                     |                          | V     |
|                                     | Range                                                                 |                                                                              |                          |                          |                          |       |
| Output P                            | erformance                                                            | 1                                                                            | [                        | 1                        |                          |       |
|                                     | Output Voltage Swing (Note 7)                                         | Single-Ended Output                                                          | ±1.35                    | ±1.42                    |                          | V     |
| I <sub>OUT</sub>                    | Output Current ( <i>Note 7</i> )                                      | V <sub>OUT</sub> = 0V                                                        | ±120                     | ±150                     |                          | mA    |
| I <sub>SC</sub> SI                  | Short Circuit Current                                                 | One Output Shorted to Ground<br>$V_{IN} = 2V$ Single-Ended ( <i>Note 6</i> ) |                          | 150                      |                          | mA    |
|                                     | Output Balance Error                                                  | $\Delta VOUT$ Common Mode / $\Delta V_{OUT}$                                 |                          | -64                      |                          | dB    |
|                                     |                                                                       | Differential, $\Delta V_{OD} = 1V$ , f < 1 Mhz                               |                          |                          |                          |       |
| Output C                            | common Mode Control Circuit                                           |                                                                              |                          |                          |                          |       |
|                                     | Common Mode Small Signal Bandwidth                                    | $V_{IN^{+}} = V_{IN^{-}} = 0V$                                               |                          | 500                      |                          | MHz   |
|                                     | Slew Rate                                                             | $V_{IN^+} = V_{IN^-} = 0V$                                                   |                          | 200                      |                          | V/µs  |
| V <sub>OSCM</sub>                   | Input Offset Voltage                                                  | Common Mode, $V_{ID} = 0$ , $V_{CM} = 0V$                                    | -16                      | -6.5                     | 4                        | mV    |
| I <sub>OSCM</sub>                   | Input Offset Current                                                  | (Note 9)                                                                     |                          | 6                        | 18                       | μA    |
| 00011                               | Voltage Range                                                         |                                                                              | ±1.18                    | ±1.25                    |                          | V     |
|                                     | CMRR                                                                  | Measure $V_{OD}$ , $V_{ID} = 0V$                                             |                          | 82                       |                          | dB    |
|                                     | Input Resistance                                                      |                                                                              |                          | 180                      |                          | kΩ    |
|                                     | Gain                                                                  | $\Delta V_{OCM} / \Delta V_{CM}$                                             | 0.99                     | 0.995                    | 1.0                      | V/V   |
| Miscellar                           | neous Performance                                                     | 1 · · · · · · · · · · · · · · · ·                                            |                          |                          |                          |       |
| Z <sub>T</sub>                      | Open Loop Transimpedance Gain                                         | Differential                                                                 |                          | 700                      |                          | kΩ    |
| PSRR                                | Power Supply Rejection Ratio                                          | DC, $\Delta V^+ = \Delta V^- = 1V$                                           | 74                       | 95                       |                          | dB    |
| I <sub>S</sub>                      | Supply Current ( <i>Note 7</i> )                                      | $R_{L} = \infty$                                                             | 46                       | 52                       | 57<br><b>60</b>          | mA    |
|                                     | Enable Voltage Threshold                                              | Single 5V Supply                                                             |                          | 2.5                      |                          | V     |
|                                     | Disable Voltage Threshold                                             | Single 5V Supply                                                             |                          | 2.5                      |                          | V     |
|                                     | Enable/Disable Time                                                   |                                                                              |                          | 15                       |                          | ns    |
| I <sub>SD</sub>                     | Supply Current, Disabled                                              | Enable=0, Single 5V supply                                                   | 450                      | 510                      | 570<br><b>600</b>        | μA    |

LMH6554

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is interned to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables. Note 2: Electrical Abet values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating

Note 2: Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . See Applications Section for information on temperature de-rating of this device." Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted.

**Note 3:** The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_{D} = (T_{J(MAX)} - T_{A}) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

Note 4: The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations. See the Power Dissipation section of the Application Section for more details.

Note 5: Human Body Model, applicable std. MIL-STD-883, Method 30157. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

Note 6: Short circuit current should be limited in duration to no more than 10 seconds. See the Power Dissipation section of the Application Information for more details.

Note 7: Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

Note 8: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

Note 9: Negative input current implies current flowing out of the device.

Note 10:  $I_{BI}$  is referred to a differential output offset voltage by the following relationship:  $V_{OD(OFFSET)} = I_{BI} * 2R_F$ 

## Con查询tion-Risag供应商



## **Pin Descriptions**

| Pin No. | Pin Name | Description                |  |
|---------|----------|----------------------------|--|
| 1       | V+       | Positive Supply            |  |
| 2       | VCM      | Output Common Mode Control |  |
| 3       | V-       | Negative Supply            |  |
| 4       | +FB      | Feedback Output +          |  |
| 5       | -IN      | Negative Input             |  |
| 6       | +IN      | Positive Input             |  |
| 7       | -FB      | Feedback Output -          |  |
| 8       | V-       | Negative Supply            |  |
| 9       | VEN      | Enable. Active high        |  |
| 10      | V+       | Positive Supply            |  |
| 11      | NC       | No Connect                 |  |
| 12      | -OUT     | Negative Output            |  |
| 13      | +OUT     | Positive Output            |  |
| 14      | NC       | No Connect                 |  |

## **Ordering Information**

| Package     | Part Number | Package Marking | Transport Media          | NSC Drawing |
|-------------|-------------|-----------------|--------------------------|-------------|
|             | LMH6554LE   |                 | 1k Units Tape and Reel   |             |
| 14 Lead LLP | LMH6554LEE  | AJA             | 250 Units Tape and Reel  | LEE14A      |
|             | LMH6554LEX  |                 | 4.5k Units Tape and Reel |             |









30073211

Frequency Response vs. Output Voltage (V<sub>OD</sub>)



Suggested R<sub>OUT</sub> vs. Capacitive Load





4 V<sub>PP</sub> Pulse Response Single Ended Input



**Distortion vs. Output Common Mode Voltage** 



2  $V_{\text{PP}}$  Pulse Response Single Ended Input



**Distortion vs. Frequency Single Ended Input** 



Distortion vs. Output Common Mode Voltage



30073234







-1.4

-1.6 <sup>L</sup> 

OUTPUT CURRENT (mA)









#### Application Information 查询"LMH6554"供应商 The LMH6554 is a fully differential, current feedback amplifier

The LMH6554 is a fully differential, current feedback amplifier with integrated output common mode control, designed to provide low distortion amplification to wide bandwidth differential signals. The common mode feedback circuit sets the output common mode voltage independent of the input common mode, as well as forcing the V<sup>+</sup> and V<sup>-</sup> outputs to be equal in magnitude and opposite in phase, even when only one of the inputs is driven as in single to differential conversion.

The proprietary current feedback architecture of the LMH6554 offers gain and bandwidth independence with exceptional gain flatness and noise performance, even at high values of gain, simply with the appropriate choice of R<sub>F1</sub> and R<sub>F2</sub>. Generally R<sub>F1</sub> is set equal to R<sub>F2</sub>, and R<sub>G1</sub> equal to R<sub>G2</sub>, so that the gain is set by the ratio R<sub>F</sub>/R<sub>G</sub>. Matching of these resistors greatly affects CMRR, DC offset error, and output balance. A maximum of 0.1% tolerance resistors are recommended for optimal performance, and the amplifier is internally compensated to operate with optimum gain flatness with R<sub>F</sub> value of 200 $\Omega$  depending on PCB layout, and load resistance.

The output common mode voltage is set by the V<sub>CM</sub> pin with a fixed gain of 1 V/V. This pin should be driven by a low impedance reference and should be bypassed to ground with a 0.1  $\mu$ F ceramic capacitor. Any unwanted signal coupling into the V<sub>CM</sub> pin will be passed along to the outputs, reducing the performance of the amplifier.

The LMH6554 can be configured to operate on a single 5V supply connected to V+ with V- grounded or configured for a split supply operation with V<sup>+</sup> = +2.5V and V<sup>-</sup> = -2.5V. Operation on a single 5V supply, depending on gain, is limited by the input common mode range; therefore, AC coupling may be required. Split supplies will allow much less restricted AC and DC coupled operation with optimum distortion performance.

The LMH6554 is equipped with an enable pin (VEN) to reduce power consumption when not in use. The VEN pin, when not driven, floats high (on). When the VEN pin is pulled low the amplifier is disabled and the amplifier output stage goes into a high impedance state so the feedback and gain set resistors determine the output impedance of the circuit. For this reason input to output isolation will be poor in the disabled state and the part is not recommended in multiplexed applications where outputs are all tied together.

### **Fully Differential Operation**

The LMH6554 will peform best in a fully differential configuration. The circuit shown in *Figure 1* is a typical fully differential application circuit as might be used to drive an analog to digital converter (ADC). In this circuit the closed loop gain is  $A_V=V_{OUT}/V_{IN}=R_F/R_G$ , where the feedback is symmetric. The series output resistors,  $R_O$ , are optional and help keep the amplifier stable when presented with a capacitive load. Refer to the Driving Capacitive Loads section for details.

When driven from a differential source, the LMH6554 provides low distortion, excellent balance, and common mode rejection. This is true provided the resistors  $R_F$ ,  $R_G$  and  $R_O$  are well matched and strict symmetry is observed in board layout. With an intrinsic device CMRR of greater than 70 dB, using 0.1% resistors will give a worst case CMRR of around 50 dB for most circuits.

The circuit configuration shown in *Figure 1* was used to measure differential S-parameters in a  $100\Omega$  environment at a

gain of 1 V/V. Refer to the Differential S-Parameter vs. Frequency Plots in the Typical Performance Characteristics section for measurement results.



FIGURE 1. Differential S-Parameter Test Circuit

# Single Ended Input To Differential Output Operation

In many applications, it is required to drive a differential input ADC from a single ended source. Traditionally, transformers have been used to provide single to differential conversion, but these are inherently bandpass by nature and cannot be used for DC coupled applications. The LMH6554 provides excellent performance as a single-ended input to differential output converter down to DC. *Figure 2* shows a typical application circuit where an LMH6554 is used to produce a balanced differential output signal from a single ended source.



#### FIGURE 2. Single Ended Input with Differential Output

When using the LMH6554 in single-to-differential mode, the complimentary output is forced to a phase inverted replica of the driven output by the common mode feedback circuit as opposed to being driven by its own complimentary input. Consequently, as the driven input changes, the common mode feedback action results in a varying common mode voltage at the amplifier's inputs, proportional to the driving signal. Due to the non-ideal common mode rejection of the amplifier's input stage, a small common mode signal appears at the out-

puts which is superimposed on the differential output signal. The ratio of the change is output common mode voltage to output differential voltage is commonly referred to as output balance error. The output balance error response of the LMH6554 over frequency is shown in the Typical Performance Characteristics section.

To match the input impedance of the circuit in *Figure 2* to a specified source resistance,  $R_S$ , requries that  $R_T \parallel R_{IN} = R_S$ . The equations governing  $R_{IN}$  and  $A_V$  for single-to-differential operation are also provide in *Figure 2*. These equations, along with the source matching condition, must be solved iteratively to achieve the desired gain with the proper input termination. Component values for several common gain configuration in a 50 $\Omega$  environment are given in Table 1.

Table 1. Gain Component Values for  $50\Omega$  System

| Gain | R <sub>F</sub> | R <sub>G</sub> | R <sub>T</sub> | R <sub>M</sub> |
|------|----------------|----------------|----------------|----------------|
| 0dB  | 200Ω           | 191Ω           | 62Ω            | 27.7Ω          |
| 6dB  | 200Ω           | 91Ω            | 76.8Ω          | 30.3Ω          |
| 12dB | 200Ω           | 35.7Ω          | 147Ω           | 37.3Ω          |

#### **Single Supply Operation**

Single 5V supply operation is possible: however, as discussed earlier, AC input coupling is recommended due to input common mode limitations. An example of an AC coupled, single supply, single-to-differential circuit is shown in *Figure 3*. Note that when AC coupling, both inputs need to be AC coupled irrespective of single-to-differential or differential differential configuration. For higher supply voltages DC coupling of the inputs may be possible provided that the output common mode DC level is set high enough so that the amplifier's inputs and outputs are within their specified operation ranges.



FIGURE 3. AC Coupled for Single Supply Operation

### **Split Supply Operation**

For optimum performance, split supply operation is recommended using +2.5V and -2.5V supplies; however, operation is possible on split supplies as low as +2.35V and -2.35V and as high as +2.65V and -2.65V. Provided the total supply voltage does not exceed the 4.7V to 5.3V operating specification, non-symmetric supply operation is also possible and in some cases advantageous. For example, if a 5V DC coupled operation is required for low power dissipation but the amplifier input common mode range prevents this operation, it is still possible with split supplies of (V+) and (V-). Where (V+)-(V-) = 5V and V+ and V- are selected to center the amplifier input common mode range to suit the application.

#### Driving Analog To Digital Converters

Analog-to-digital converters present challenging load conditions. They typically have high impedance inputs with large and often variable capacitive components. *Figure 5* shows the LMH6554 driving an ultra-high-speed Gigasample ADC the ADC10D1500. The LMH6554 common mode voltage is set by the ADC10D1500. The circuit in *Figure 5* has a 2nd order bandpass LC filter across the differential inputs of the AD-C10D1500. The ADC10D1500 is a dual channel 10–bit ADC with maximum sampling rate of 3 GSPS when operating in a single channel mode and 1.5 GSPS in dual channel mode.

Figure 4 shows the SFDR and SNR performance vs. frequency for the LMH6554 and ADC10D1500 combination circuit with the ADC input signal level at –1dBFS. In order to properly match the input impedance seen at the LMH6554 amplifier inputs,  $R_M$  is chosen to match  $Z_S \parallel R_T$  for proper input balance. The amplifier is configured to provide a gain of 2 V/V in single to differential mode. An external bandpass filter is inserted in series between the input signal source and the amplifier to reduce harmonics and noise from the signal generator.



#### FIGURE 4. LMH6554/ADC10D1500 SFDR and SNR Performance vs. Frequency

The amplifier and ADC should be located as close together as possible. Both devices require that the filter components be in close proximity to them. The amplifier needs to have minimal parasitic loading on it's outputs and the ADC is sensitive to high frequency noise that may couple in on its inputs. Some high performance ADCs have an input stage that has a bandwidth of several times its sample rate. The sampling process results in all input signals presented to the input stage mixing down into the first Nyquist zone (DC to Fs/2).



FIGURE 5. Driving a 10-bit Gigasample ADC

### Output Noise Performance and Measurement

Unlike differential amplifiers based on voltage feedback architectures, noise sources internal to the LMH6554 refer to the inputs largely as current sources, hence the low input referred voltage noise and relatively higher input referred current noise. The output noise is therefore more strongly coupled to the value of the feedback resistor and not to the closed loop gain, as would be the case with a voltage feedback differential amplifier. This allows operation of the LMH6554 at much higher gain without incurring a substantial noise performance penalty, simply by choosing a suitable feedback resistor.

Figure 6 shows a circuit configuration used to measure noise figure for the LMH6554 in a 50 $\Omega$  system. A feedback resistor value of 200 $\Omega$  is chosen for the LLP package to minimize output noise while simultaneously allowing both high gain (7 V/V) and proper 50 $\Omega$  input termination. Refer to the section titled Single Ended Input Operation for calculation of resistor and gain values. Noise figure values at various frequencies are shown in the plot titled Noise Figure in the Typical Performance Characteristics section.



FIGURE 6. Noise Figure Circuit Configuration

#### **Driving Capacitive Loads**

As noted previously, capacitive loads should be isolated from the amplifier output with small valued resistors. This is particularly the case when the load has a resistive component that is  $500\Omega$  or higher. A typical ADC has capacitive components of around 10 pF and the resistive component could be  $1000\Omega$  or higher. If driving a transmission line, such as  $50\Omega$  coaxial or 100 $\Omega$  twisted pair, using matching resistors will be sufficient to isolate any subsequent capacitance. For other applications see the Suggested R<sub>OUT</sub> vs. Capacitive Load charts in the Typical Performance Characteristics section.

#### **Balanced Cable Driver**

With up to 5.68  $V_{PP}$  differential output voltage swing the LMH6554 can be configured as a cable driver. The LMH6554 is also suitable for driving differential cables from a single ended source as shown in *Figure 7*.



FIGURE 7. Fully Differential Cable Driver

#### **Power Supply Bypassing**

The LMH6554 requires supply bypassing capacitors as shown in *Figure 8* and *Figure 9*. The 0.01  $\mu$ F and 0.1  $\mu$ F capacitors should be leadless SMT ceramic capacitors and should be no more than 3 mm from the supply pins. These capacitors should be star routed with a dedicated ground return plane or trace for best harmonic distortion performance. Thin traces or small vias will reduce the effectiveness of bypass capacitors. Also shown in both figures is a capacitor from the VCM and V<sub>EN</sub> pins to ground. These inputs are high impedance and can provide a coupling path into the amplifier for external noise sources, possibly resulting in loss of dynamic range, degraded CMRR, degraded balance and higher distortion.









#### **Power Dissipation**

The LMH6554 is optimized for maximum speed and performance in a small form factor 14 lead LLP package. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{JMAX}$  is never exceeded due to the overall power dissipation.

Follow these steps to determine the maximum power dissipation for the LMH6554:

- Calculate the quiescent (no-load) power: P<sub>AMP</sub> = I<sub>CC</sub> \* (V<sub>S</sub>), where V<sub>S</sub> = V<sup>+</sup> - V<sup>-</sup>. (Be sure to include any current through the feedback network if V<sub>CM</sub> is not mid-rail).
- 2. Calculate the RMS power dissipated in each of the output stages:  $P_D$  (rms) = rms (( $V_S V_{+OUT}$ ) \*  $I_{+OUT}$ ) + rms (( $V_S V_{-OUT}$ ) \*  $I_{-OUT}$ ), where  $V_{OUT}$  and  $I_{OUT}$  are the voltage and the current measured at the output pins of the differential amplifier as if they were single ended amplifiers and  $V_S$  is the total supply voltage.
- 3. Calculate the total RMS power:  $P_T = P_{AMP} + P_D$ .

The maximum power that the LMH6554 package can dissipate at a given temperature can be derived with the following equation:

 $\begin{array}{l} \mathsf{P}_{MAX} = (150^\circ - \mathsf{T}_{AMB})/\,\theta_{JA}, \text{ where } \mathsf{T}_{AMB} = \text{Ambient temperature} \\ (^\circ\text{C}) \text{ and } \theta_{JA} = \text{Thermal resistance, from junction to ambient,} \\ \text{for a given package (}^\circ\text{C/W}\text{)}. \text{ For the 14 lead LLP package,} \\ \theta_{JA} \text{ is } 60^\circ\text{C/W}. \end{array}$ 

NOTE: If  $\rm V_{CM}$  is not 0V then there will be quiescent current flowing in the feedback network. This current should be in-

cluded in the thermal calculations and added into the quiescent power dissipation of the amplifier.

#### **ESD Protection**

The LMH6554 is protected against electrostatic discharge (ESD) on all pins. The LMH6554 will survive 2000V Human Body model and 250V Machine model events. Under normal operation the ESD diodes have no affect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6554 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Using the shutdown mode is one way to conserve power and still prevent unexpected operation.

#### **Board Layout**

The LMH6554 is a high speed, high performance amplifier. In order to get maximum benefit from the differential circuit architecture board layout and component selection is very critical. The circuit board should have a low inductance ground plane and well bypassed broad supply lines. External components should be leadless surface mount types. The feedback network and output matching resistors should be composed of short traces and precision resistors (0.1%). The output matching resistors should be placed within 3 or 4 mm of the amplifier as should the supply bypass capacitors. Refer to the section titled Power Supply Bypassing for recommendations on bypass circuit layout. Evaluation boards are available through the product folder on National's web site.

By design, the LMH6554 is relatively insensitive to parasitic capacitance at its inputs. Nonetheless, ground and power plane metal should be removed from beneath the amplifier and from beneath  $R_F$  and  $R_G$  for best performance at high frequency.

With any differential signal path, symmetry is very important. Even small amounts of asymmetry can contribute to distortion and balance errors.

### **Evaluation Board**

See the LMH6554 Product Folder on www.national.com for evaluation board availability and ordering information.



#### §询"LMH6554"供应商

## Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com