



# **OKI Semiconductor**

# MS81V26000

1,114,112-Word × 24-Bit Field Memory

# **FEDSMS81V26000-02** Issue Date: Dec 15, 2004

#### **GENERAL DESCRIPTION**

The OKI MS81V26000 is a high performance 26-Mbit, 1,100K × 24-bit, Field Memory. It is especially designed for high-speed serial access applications such as HDTVs, conventional NTSC TVs, VTRs, digital movies and Multi-media systems. MS81V26000 is a FRAM for wide or low end use in general commodity TVs and VTRs exclusively. MS81V26000 is not designed for the other use or high end use in medical systems, professional graphics systems which require long term picture storage, data storage systems and others. More than two MS81V26000s can be cascaded directly without any delay devices among the MS81V26000s. (Cascading of MS81V26000 provides larger storage depth or a longer delay).

Each of the 24-bit planes has separate serial write and read ports. These employ independent control clocks to support asynchronous read and write operations. Different clock rates are also supported that allow alternate data rates between write and read data streams.

The MS81V26000 provides high speed FIFO, First-In First-Out, operation without external refreshing: MS81V26000 refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the refresh free serial access operation, so that serial read and/or write control clock can be halted high or low for any duration as long as the power is on. Internal conflicts of memory access and refreshing operations are prevented by special arbitration logic.

The MS81V26000's function is simple, and similar to a digital delay device whose delay-bit-length is easily set by reset timing. The delay length, number of read delay clocks between write and read, is determined by externally controlled write and read reset timings.

Additionally, the MS81V26000 has write mask function or input enable function (IE), and read-data skipping function or output enable function (OE). The differences between write enable (WE) and input enable (IE), and between read enable (RE) and output enable (OE) are that WE and RE can stop serial write/read address increments, but IE and OE cannot stop the increment, when write/read clocking is continuously applied to MS81V26000. The input enable (IE) function allows the user to write into selected locations of the memory only, leaving the rest of the memory contents unchanged. This facilitates data processing to display a "picture in picture" on a TV screen.

# **FEATURES**

- Single power supply: 3.3 V ±0.3 V
- $1,114,112 \text{ words} \times 24 \text{ bits}$
- Fast FIFO (First-In First-Out) operation
- High speed asynchronous serial access
   Read/write cycle time 12 ns
   Access time 9 ns
- Randomly accessible leading address
- Variable length delay bit (350 to 1,114,112)
- Write/Read start address settable
- Write mask function (Input enable control)
- Data skipping function (Output enable control)
- Self refresh (No refresh control is required)
- Package options: 100-pin plastic TQFP

tic TQFP (TQFP100-P-1414-0.50-K) (MS81V26000-xxTB) xx indicates speed rank.

# PRODUCT FAMILY

| Family          | Access Time (Max.) | Cycle Time (Min.) | Package      |
|-----------------|--------------------|-------------------|--------------|
| MS81V26000-12TB | 9 ns               | 12 ns (83 MHz)    | 100-pin TQFP |

# PIN CONFIGURATION (TOP VIEW)



# 100-Pin TQFP

| Pin Name                 | Function                |  |
|--------------------------|-------------------------|--|
| SWCK                     | Serial Write Clock      |  |
| SRCK                     | Serial Read Clock       |  |
| WE                       | Write Enable            |  |
| RE                       | Read Enable             |  |
| IE                       | Input Enable            |  |
| OE                       | Output Enable           |  |
| RSTW                     | Write Reset Clock       |  |
| RSTR                     | Read Reset Clock        |  |
| WAD                      | Write Address Input     |  |
| RAD                      | Read Address Input      |  |
| D <sub>IN</sub> 0 to 23  | Data Input              |  |
| D <sub>OUT</sub> 0 to 23 | Data Output             |  |
| V <sub>CC</sub>          | Power Supply (3.3 V)    |  |
| V <sub>SS</sub>          | Ground (0 V)            |  |
| V <sub>cc</sub> Q        | Power Supply for output |  |
| V <sub>SS</sub> Q        | Ground for output       |  |
| NC                       | No Connection           |  |
|                          |                         |  |

Note: The same power supply voltage must be provided to every V<sub>CC</sub> pin and V<sub>CC</sub>Q pin, and the same GND voltage level must be provided to every V<sub>SS</sub> pin and V<sub>SS</sub>Q pin.

# **BLOCK DIAGRAM**



#### PIN DESCRIPTION

#### Serial Write Clock: SWCK

The SWCK latches the input data on chip when WE is high, and also increments the internal write address pointer. Data-in setup time tDS, and hold time tDH are referenced to the rising edge of SWCK.

#### Write Reset: RSTW

RSTW is used to set the internal write address pointer. RSTW setup and hold times are referenced to the rising edge of SWCK. The SWCK latches the write address data (21bits serial LSB) from WAD.

#### Write Enable: WE

WE is used for data write enable/disable control. WE high level enables the input, and WE low level disables the input and holds the internal write address pointer. There are no WE disable time (low) and WE enable time (high) restrictions, because the MS81V26000 is in fully static operation as long as the power is on. Note that WE setup and hold times are referenced to the rising edge of SWCK. The latency for the write operation control by WE is 4. After write reset, WE must remain low for more than 1600 ns (tFWD). After write reset, the write operation at address 0 is started after a time tWL form the cycle in which WE is brought high.

After write reset, WE should be remained high for 2 cycles after driving WE high first.

#### **Input Enable: IE**

IE is used to enable/disable writing into memory. IE high level enables writing. The internal write address pointer is always incremented by cycling SWCK regardless of the IE level. Note that IE setup and hold times are referenced to the rising edge of SWCK. The latency for the write operation control by IE is 4.

#### Write Address Input: WAD

These pins are used for write address input.

## Data Inputs: (DI0-23)

These pins are used for serial data inputs.

#### Write Reset: RSTW

RSTW is used to set the internal write address pointer. RSTW setup and hold times are referenced to the rising edge of SWCK. The SWCK latches the write address data (21bits serial LSB) from WAD.

#### **Data Out: (DO0-23)**

These pins are used for serial data outputs.

# Serial Read Clock: SRCK

Data is shifted out of the data registers. It is triggered by the rising edge of SRCK when RE is high during a read operation. The SRCK input increments the internal read address pointer when RE is high.

The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval tAC that begins with the rising edge of SRCK. \*There are no output valid time restriction on MS81V26000.

#### Read Reset: RSTR

RSTR is used to set the internal read address pointer. RSTR setup and hold times are referenced to the rising edge of SRCK. The SWCK latches the read address data (21bits serial LSB) from RAD.

#### Read Enable: RE

The function of RE is to gate of the SRCK clock for incrementing the read pointer. When RE is high before the rising edge of SRCK, the read pointer is incremented. When RE is low, the read pointer is not incremented. RE setup times (tRENS and tRDSS) and RE hold times (tRENH and tRDSH) are referenced to the rising edge of the SRCK clock.

The latency for the read operation control by RE is 4. After read reset, RE must remain low for more than 1600 ns (tFRD). After read reset, the read data at address 0 is output after a time tRL from the cycle in which WE is brought high.

After read reset, RE should be remained high for 2 cycles after driving RE high first.

# **Output Enable: OE**

OE is used to enable/disable the outputs. OE high level enables the outputs. The internal read address pointer is always incremented by cycling SRCK regardless of the OE level. Note that OE setup and hold times are referenced to the rising edge of SRCK. The latency for the read operation control by OE is 4.

# Read Address Input: RAD

These pins are used for read address input.

# **ELECTRICAL CHARACTERISTICS**

# **Absolute Maximum Ratings**

| Parameter             | Symbol           | Conditon                      | Rating       | Unit |
|-----------------------|------------------|-------------------------------|--------------|------|
| Power Supply Voltage  | $V_{CC}$         | Ta = 25°C                     | -0.5 to +4.6 | V    |
| Input Output Voltage  | V <sub>T</sub>   | at Ta = 25°C, V <sub>SS</sub> | -0.5 to +4.6 | V    |
| Output Current        | los              | Ta = 25°C                     | 50           | mA   |
| Power Dissipation     | $P_D$            | Ta = 25°C                     | 1            | W    |
| Operating Temperature | $T_{opr}$        | _                             | 0 to 70      | °C   |
| Storage Temperature   | T <sub>stg</sub> | _                             | -55 to +150  | °C   |

# **Recommended Operating Conditions**

| Parameter            | Symbol          | Min. | Тур             | Max.                  | Unit |
|----------------------|-----------------|------|-----------------|-----------------------|------|
| Power Supply Voltage | Vcc             | 3.0  | 3.3             | 3.6                   | V    |
| Input High Voltage   | $V_{IH}$        | 2.0  | V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V    |
| Input Low Voltage    | V <sub>IL</sub> | -0.3 | 0               | +0.8                  | V    |

# **DC** Characteristics

| Parameter                | Symbol           | Condition                                                   | Min. | Max. | Unit |
|--------------------------|------------------|-------------------------------------------------------------|------|------|------|
| Input Leakage Current    | I <sub>LI</sub>  | $0 < V_I < V_{CC} + 0.3 V$ , Other Pins Tested at $V = 0 V$ | -10  | +10  | μΑ   |
| Output Leakage Current   | I <sub>LO</sub>  | 0 < V <sub>0</sub> < V <sub>CC</sub>                        | -10  | +10  | μΑ   |
| Output "H" Level Voltage | V <sub>OH</sub>  | $I_{OH} = -2 \text{ mA}$                                    | 2.4  | _    | V    |
| Output "L" Level Voltage | V <sub>OL</sub>  | I <sub>OL</sub> = 2 mA                                      | _    | 0.4  | V    |
| Operating Current        | I <sub>CC1</sub> | Minimum Cycle Time, Output Open                             | _    | 200  | mA   |
| Standby Current          | I <sub>CC2</sub> | Input Pin = V <sub>IH</sub> /V <sub>IL</sub>                | _    | 5    | mA   |

# Capacitance

 $(V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{Ta} = 25^{\circ}\text{C}, \text{ f} = 1 \text{ MHz})$ 

| Parameter          | Symbol | Max. | Unit |
|--------------------|--------|------|------|
| Input Capacitance  | Cı     | 6    | pF   |
| Output Capacitance | Co     | 7    | pF   |

# **AC Characteristics**

(V<sub>CC</sub> = 3.3 V  $\pm 0.3$  V, Ta = 0 to 70°C)

| -                                      | ('                 | $V_{\rm CC} = 3.3 \text{ V} \pm 10^{-3}$ | 0.3 V, Ta =   | 0 to 70°C) |
|----------------------------------------|--------------------|------------------------------------------|---------------|------------|
| Parameter                              | Symbol             | MS81V2                                   | MS81V26000-12 |            |
|                                        | Cyrribor           | Min.                                     | Max.          | Unit       |
| Access Time from SRCK                  | t <sub>AC</sub>    | _                                        | 9             | ns         |
| D <sub>OUT</sub> Hold Time from SRCK   | t <sub>DDCK</sub>  | 3                                        | _             | ns         |
| D <sub>OUT</sub> Enable Time from SRCK | t <sub>DECK</sub>  | 3                                        | 9             | ns         |
| SWCK "H" Pulse Width                   | t <sub>WSWH</sub>  | 4                                        | _             | ns         |
| SWCK "L" Pulse Width                   | t <sub>WSWL</sub>  | 4                                        | _             | ns         |
| Input Data Setup Time                  | t <sub>DS</sub>    | 3                                        | _             | ns         |
| Input Data Hold Time                   | t <sub>DH</sub>    | 1                                        | _             | ns         |
| WE Enable Setup Time                   | t <sub>WENS</sub>  | 3                                        | _             | ns         |
| WE Enable Hold Time                    | twenh              | 1                                        | _             | ns         |
| WE Disable Setup Time                  | t <sub>WDSS</sub>  | 3                                        | _             | ns         |
| WE Disable Hold Time                   | t <sub>WDSH</sub>  | 1                                        | _             | ns         |
| IE Enable Setup Time                   | t <sub>IENS</sub>  | 3                                        | _             | ns         |
| IE Enable Hold Time                    | t <sub>IENH</sub>  | 1                                        | _             | ns         |
| IE Disable Setup Time                  | t <sub>IDSS</sub>  | 3                                        | _             | ns         |
| IE Disable Hold Time                   | t <sub>IDSH</sub>  | 1                                        | _             | ns         |
| WE "H" Pulse Width                     | t <sub>WWEH</sub>  | 4                                        | _             | ns         |
| WE "L" Pulse Width                     | t <sub>WWEL</sub>  | 4                                        | _             | ns         |
| IE "H" Pulse Width                     | t <sub>WIEH</sub>  | 4                                        | _             | ns         |
| IE "L" Pulse Width                     | t <sub>WIEL</sub>  | 4                                        | _             | ns         |
| RSTW Setup Time                        | t <sub>RSTWS</sub> | 3                                        | _             | ns         |
| RSTW Hold Time                         | t <sub>RSTWH</sub> | 1                                        | _             | ns         |
| SRCK "H" Pulse Width                   | t <sub>WSRH</sub>  | 4                                        | _             | ns         |
| SRCK "L" Pulse Width                   | t <sub>WSRL</sub>  | 4                                        | _             | ns         |
| RE Enable Setup Time                   | t <sub>RENS</sub>  | 3                                        | _             | ns         |
| RE Enable Hold Time                    | t <sub>RENH</sub>  | 1                                        | _             | ns         |
| RE Disable Setup Time                  | t <sub>RDSS</sub>  | 3                                        | _             | ns         |
| RE Disable Hold Time                   | t <sub>RDSH</sub>  | 1                                        | _             | ns         |
| OE Enable Setup Time                   | t <sub>OENS</sub>  | 3                                        | _             | ns         |
| OE Enable Hold Time                    | t <sub>OENH</sub>  | 1                                        | _             | ns         |
| OE Disable Setup Time                  | t <sub>ODSS</sub>  | 3                                        | _             | ns         |
| OE Disable Hold Time                   | todsh              | 1                                        | _             | ns         |
| RE "H" Pulse Width                     | t <sub>WREH</sub>  | 4                                        | _             | ns         |
| RE "L" Pulse Width                     | t <sub>WREL</sub>  | 4                                        | _             | ns         |
| OE "H" Pulse Width                     | twoeh              | 4                                        | _             | ns         |
| OE "L" Pulse Width                     | t <sub>WOEL</sub>  | 4                                        | _             | ns         |
| RSTR Setup Time                        | t <sub>RSTRS</sub> | 3                                        | _             | ns         |
| RSTR Hold Time                         | t <sub>RSTRH</sub> | 1                                        | _             | ns         |
| SWCK Cycle Time                        | t <sub>SWC</sub>   | 12                                       | _             | ns         |
| SRCK Cycle Time                        | t <sub>SRC</sub>   | 12                                       | _             | ns         |
| Transition Time (Rise and Fall)        | t <sub>T</sub>     | 1                                        | 5             | ns         |

| Davamatar                    | O wash al        | MS81V26000-12 |      | Linit |  |
|------------------------------|------------------|---------------|------|-------|--|
| Parameter                    | Symbol           | Min.          | Max. | Unit  |  |
| WE "L" Period before W Reset | t <sub>LWE</sub> | 4             | _    | clk   |  |
| RE "L" Period before R Reset | t <sub>LRE</sub> | 4             | _    | clk   |  |
| RE Delay after Reset         | t <sub>FRD</sub> | 1,600         | _    | ns    |  |
| WE Delay after Reset         | t <sub>FWD</sub> | 1,600         | _    | ns    |  |
| Write address input period   | T <sub>WAE</sub> | 21            | _    | Clk   |  |
| Read address input period    | T <sub>RAE</sub> | 21            | _    | clk   |  |

# Latency

| Parameter                | Symbol           | MS81V26000-12 | Unit |
|--------------------------|------------------|---------------|------|
| Write Latency            | t <sub>WL</sub>  | 4             | clk  |
| Read Latency             | t <sub>RL</sub>  | 4             | clk  |
| WE Write Control Latency | t <sub>WEL</sub> | 4             | clk  |
| IE Write Control Latency | t <sub>IEL</sub> | 4             | clk  |
| RE Read Control Latency  | t <sub>REL</sub> | 4             | clk  |
| OE Read Control Latency  | t <sub>OEL</sub> | 4             | clk  |

# **AC Characteristic Measuring Conditions**

| Output Compare Level                   | 1.4 V         |  |
|----------------------------------------|---------------|--|
| Output Load                            | 1 TTL + 30 pF |  |
| Input Signal Level                     | 2.4 V/0.4 V   |  |
| Input Signal Rise/Fall Time            | 1 ns          |  |
| Input Signal Measuring Reference Level | 1.4 V         |  |

Note: When transition time  $t_T$  becomes 1 ns or more, the input signal reference levels for the parameter measurement are  $V_{IH}$  (min.) and  $V_{IL}$  (max.).

#### **OPERATION MODE**

### **Write Operation Cycle**

The write operation is controlled by four control signals, SWCK, RSTW, WE and IE. The write operation is accomplished by cycling SWCK, and holding WE high after the write address pointer reset operation or RSTW. RSTW must be performed for internal circuit initialization before write operation. WE must be low before and after the reset cycle ( $t_{LWE} + t_{WAE} + t_{FWD}$ ).

Each write operation, which begins after RSTW must contain at least 231 active write cycles, i.e., SWCK cycles while WE and IE are high.

Settings of WE and IE to the operation mode of Write address pointer and Data input.

| WE | IE | Internal Write address pointer | Data input (Latency 4) |
|----|----|--------------------------------|------------------------|
| Н  | Н  | Ingramantad                    | Input                  |
| Н  | L  | Incremented                    | Not input              |
| L  | X  | Halted                         | Not input              |

X indicates "don't care"

### **Read Operation Cycle**

The read operation is controlled by four control signals, SRCK, RSTR, RE, and OE. The read operation is accomplished by cycling SRCK, and holding both RE and OE high after the read address pointer reset operation or RSTR.

Each read operation, which begins after RSTR, must contain at least 231 active read cycles, i.e., SRCK cycles while RE and OE are high. RE must be low before and after the reset cycle ( $t_{LRE} + t_{RAE} + t_{FWD}$ ).

Settings of RE and OE to the operation mode of read address pointer and Data output.

| RE | OE | Internal Read address pointer | Data output (Latency 4) |  |  |
|----|----|-------------------------------|-------------------------|--|--|
| Н  | Н  | Ingramented                   | Output                  |  |  |
| Н  | L  | Incremented                   | High impedance          |  |  |
| L  | Н  | Halted                        | Output                  |  |  |
| L  | L  | Halled                        | High impedance          |  |  |

#### **Power-up and Initialization**

To assure proper operation of this Memory, place an interval of at least 200  $\mu$ s after Vcc has stabilized to a value within the range of recommended operating conditions after power-up prior to the operation start. After this 200  $\mu$ s stabilization interval, the following initialization sequence must be performed. Because the read and write address pointers are undefined after power-up, a minimum of 150 dummy write operations (SWCK cycles) and read operations (SRCK cycles) must be performed, followed by an RSTW operation and an RSTR operation, to properly initialize the write and the read address pointer.

#### **New Data Read Access**

In order to read out "new data," i.e., to read out data that has been written in a follow-up manner, read reset must be input after write address 150 and the difference between the read address and the write address must be 350 or more but 1,114,111 or less.

#### **Old Data Read Access**

In order to read out "old data," i.e., to read out data that was written prior to the write operation being carried out, the difference between the read address and the write address must be 0 or more but 30 or less. If the difference between the read address and the write address is between 31 and 349 or 1,114,112 or more, it is unpredictable whether the new data is output or whether the old data is output. In this case, however, the write data will be written normally.

MS81V26000

# TIMING DIAGRAM Write Cycle Timing (Write Reset)



 $t_{WAE}$  (=21clk):Period of Address input from Write Reset. After write reset, WE should be remained high for 2 cycles after driving WE high first.

# Write Cycle Timing (Write Enable)



# **Write Cycle Timing (Input Enable)**







 $t_{RAE}$  (=21clk): Period of Address input from Read Reset. After read reset, RE should be remained high for 2 cycles after driving RE high first.

# **Read Cycle Timing (Read Enable)**



# **Read Cycle Timing (Output Enable)**







The setting address for reading and that for writing are the same.



The setting address for reading and that for writing are the same.

#### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| Document<br>No. | Date         | Page                |                    |                  |
|-----------------|--------------|---------------------|--------------------|------------------|
|                 |              | Previous<br>Edition | Current<br>Edition | Description      |
| FEDS81V26000-01 | May 14, 2004 |                     |                    | Final edition 1  |
| FEDS81V26000-01 | Dec 15, 2004 | 20                  | 20                 | P17 DI0-23 Xn→Bn |

#### **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
  - Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2004 Oki Electric Industry Co., Ltd.