

## Wideband/Video "T" Switches

### **FEATURES**

- Wide Bandwidth: 500 MHz
  Low Crosstalk: -85 dB
- High Off-Isolation: -80 dB @ 5 MHz
- "T" Switch Configuration
- TTL and CMOS Logic Compatible
- Fast Switching—ton: 45 ns
- Low r<sub>DS(on)</sub>: 30 Ω

#### **BENEFITS**

- Flat Frequency Response
- High Color Fidelity
- Low Insertion Loss
- Improved System Performance
- Reduced Board Space
- Reduced Power Consumption
- Improved Data Throughput

### **APPLICATIONS**

- RF and Video Switching
- RGB Switching
- Local and Wide Area Networks
- Video Routing
- Fast Data Acquisition
- ATE
- Radar/FLR Systems
- Video Multiplexing

### **DESCRIPTION**

The DG540/541/542 are high performance monolithic wideband/video switches designed for switching RF, video and digital signals. By utilizing a "T" switch configuration on each channel, these devices achieve exceptionally low crosstalk and high off-isolation. The crosstalk and off-isolation of the DG540 are further improved by the introduction of extra GND pins between signal pins.

To achieve TTL compatibility, low channel capacitances and fast switching times, the DG540 family is built on the Vishay Siliconix proprietary D/CMOS process. Each switch conducts equally well in both directions when on.

### **FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION**





| TRUTH TABLE       |        |  |  |  |
|-------------------|--------|--|--|--|
| Logic             | Switch |  |  |  |
| 0                 | OFF    |  |  |  |
| 1                 | ON     |  |  |  |
| Logic "0" ≤ 0.8 V |        |  |  |  |

Logic "0"  $\leq 0.8 \text{ V}$ Logic "1"  $\geq 2 \text{ V}$ 

# **Vishay Siliconix**



### **FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION**





| TRUTH TABLE - DG541 |        |  |  |  |  |
|---------------------|--------|--|--|--|--|
| Logic               | Switch |  |  |  |  |
| 0                   | OFF    |  |  |  |  |
| 1                   | ON     |  |  |  |  |

| Logic " |     |    |     |   |
|---------|-----|----|-----|---|
| Logic   | "1' | '≥ | 2 V | 1 |

| TRUTH TABLE - DG542 |                                   |     |  |  |
|---------------------|-----------------------------------|-----|--|--|
| Logic               | SW <sub>3</sub> , SW <sub>4</sub> |     |  |  |
| 0                   | OFF                               | ON  |  |  |
| 1                   | ON                                | OFF |  |  |

Logic "0" ≤ 0.8 V Logic "1" ≥ 2 V

| ORDERING INFORMATION |                    |                               |  |  |  |
|----------------------|--------------------|-------------------------------|--|--|--|
| Temp Range           | Package            | Part Number                   |  |  |  |
| DG540                |                    |                               |  |  |  |
| −40 to 85°C          | 20-Pin Plastic DIP | DG540DJ                       |  |  |  |
| -40 t0 65 C          | 20-Pin PLCC        | DG540DN                       |  |  |  |
| –55 to 125°C         | 20-Pin Sidebraze   | DG540AP                       |  |  |  |
| -55 to 125 0         | 20-1 III Oldebiaze | DG540AP/883                   |  |  |  |
| DG541                |                    |                               |  |  |  |
| –40 to 85°C          | 16-Pin Plastic DIP | DG541DJ                       |  |  |  |
|                      | 16-Pin Narrow SOIC | DG541DY                       |  |  |  |
| –55 to 125°C         | 16-Pin Sidebraze   | DG541AP                       |  |  |  |
| -55 to 125 °C        | 16-Pin Sidebraze   | DG541AP/883, 5962-9076401MEA  |  |  |  |
| DG542                |                    |                               |  |  |  |
| −40 to 85°C          | 16-Pin Plastic DIP | DG542DJ                       |  |  |  |
| -40 t0 65 C          | 16-Pin Narrow SOIC | DG542DY                       |  |  |  |
| –55 to 125°C         | 16-Pin Sidebraze   | DG542AP                       |  |  |  |
| 30 10 120 0          | 10 1 iii Oldebiaze | DG542AP/883, 5962-91555201MEA |  |  |  |





### **ABSOLUTE MAXIMUM RATINGS**

| V+ to V                           | 0.3 V to 21 V                                           |
|-----------------------------------|---------------------------------------------------------|
| V+ to GND                         | 0.3 V to 21 \                                           |
| V– to GND                         | –19 V to +0.3 \                                         |
| Digital Inputs                    | (V–) –0.3 V to (V+) +0.3 \                              |
|                                   | or 20 mA, whichever occurs firs                         |
| $V_S,V_D\ldots\ldots\ldots\ldots$ | (V–) –0.3 V to (V–) +14 V                               |
|                                   | or 20 mA, whichever occurs firs                         |
| Continuous Current (Any Ter       | rminal)                                                 |
| Current, S or D (Pulsed 1 ms      | s, 10% duty cycle max) 40 m/s                           |
| Storage Temperature               | (AP Suffix)65 to 150°C (DJ, DN, DY Suffixes)65 to 125°C |

| Power Dissipation (Package)a         |        |
|--------------------------------------|--------|
| 16-Pin Plastic DIP <sup>b</sup>      | 470 mW |
| 20-Pin Plastic DIP <sup>c</sup>      | 800 mW |
| 16-Pin Narrow Body SOIC <sup>d</sup> | 640 mW |
| 20-Pin PLCC <sup>d</sup>             | 800 mW |
| 16- 20-Pin Sidebraze DIPe            | 900 mW |

#### Notes:

- All leads welded or soldered to PC Board.
  Derate 6.5 mW/°C above 25°C
  Derate 7 mW/°C above 25°C
  Derate 10 mW/°C above 75°C
  Derate 12 mW/°C above 75°C

### **SCHEMATIC DIAGRAM (TYPICAL CHANNEL)**



FIGURE 1.

# **Vishay Siliconix**



|                                          |                       | Test Conditions<br>Unless Specified<br>$V+ = 15 \text{ V}, V- = -3 \text{ V}$ $V_{\text{INH}} = 2 \text{ V}, V_{\text{INL}} = 0.8 \text{ V}^{\text{f}}$ |                |                   | Тур <sup>с</sup> | A Suffix<br>-55 to 125°C |                  | D Suffixes<br>-40 to 85°C |                  |      |
|------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|------------------|--------------------------|------------------|---------------------------|------------------|------|
| Parameter                                | Symbol                |                                                                                                                                                         |                | Temp <sup>b</sup> |                  | Mind                     | Max <sup>d</sup> | Mind                      | Max <sup>d</sup> | Unit |
| Analog Switch                            | •                     |                                                                                                                                                         |                | •                 | •                | •                        | •                | •                         | •                |      |
| Analog Signal Range                      | V <sub>ANALOG</sub>   | V-=-5 V, V+=12                                                                                                                                          | V              | Full              |                  | -5                       | 5                | -5                        | 5                | ٧    |
| Drain-Source<br>On-Resistance            | r <sub>DS(on)</sub>   | $I_S = -10 \text{ mA}, V_D = 0 \text{ V}$                                                                                                               |                | Room<br>Full      | 30               |                          | 60<br>100        |                           | 60<br>75         | Ω    |
| r <sub>DS(on)</sub> Match                | $\Delta r_{DS(on)}$   |                                                                                                                                                         |                | Room              | 2                |                          | 6                |                           | 6                |      |
| Source Off<br>Leakage Current            | I <sub>S(off)</sub>   | $V_S = 0 \text{ V}, V_D = 10 \text{ V}$                                                                                                                 | V              | Room<br>Full      | -0.05            | -10<br>-500              | 10<br>500        | -10<br>-100               | 10<br>100        |      |
| Drain Off<br>Leakage Current             | I <sub>D(off)</sub>   | $V_S = 10 \text{ V}, V_D = 0 \text{ V}$<br>$V_S = V_D = 0 \text{ V}$                                                                                    |                | Room<br>Full      | -0.05            | -10<br>-500              | 10<br>500        | -10<br>-100               | 10<br>100        | nA   |
| Channel On<br>Leakage Current            | I <sub>D(on)</sub>    |                                                                                                                                                         |                | Room<br>Full      | -0.05            | -10<br>-1000             | 10<br>1000       | -10<br>-100               | 10<br>100        |      |
| Digital Control                          |                       |                                                                                                                                                         |                |                   |                  |                          |                  |                           |                  |      |
| Input Voltage High                       | V <sub>INH</sub>      |                                                                                                                                                         |                | Full              |                  | 2                        |                  | 2                         |                  | V    |
| Input Voltage Low                        | V <sub>INL</sub>      |                                                                                                                                                         |                | Full              |                  |                          | 0.8              |                           | 0.8              | 1    |
| Input Current                            | I <sub>IN</sub>       | V <sub>IN</sub> = GND or V+                                                                                                                             |                | Room<br>Full      | 0.05             | -1<br>-20                | 1<br>20          | -1<br>-20                 | 1<br>20          | μΑ   |
| Dynamic Characteristic                   | s                     |                                                                                                                                                         |                |                   |                  |                          |                  |                           |                  | •    |
| On State Input Capacitancee              | C <sub>S(on)</sub>    | $V_S = V_D = 0 V$                                                                                                                                       |                | Room              | 14               |                          | 20               |                           | 20               |      |
| Off State Input Capacitance <sup>e</sup> | C <sub>S(off)</sub>   | V <sub>S</sub> = 0 V                                                                                                                                    |                | Room              | 2                |                          | 4                |                           | 4                | pF   |
| Off State Output Capacitancee            | C <sub>D(off)</sub>   | V <sub>D</sub> = 0 V                                                                                                                                    |                | Room              | 2                |                          | 4                |                           | 4                | 1    |
| Bandwidth                                | BW                    | $R_L = 50 \Omega$ , See Figur                                                                                                                           | re 5           | Room              | 500              |                          |                  |                           |                  | MHz  |
| Turn On Time t <sub>ON</sub>             | ton                   | $R_L = 1 kΩ$<br>$C_1 = 35 pF$                                                                                                                           | DG540<br>DG541 | Room<br>Full      | 45               |                          | 70<br>130        |                           | 70<br>130        | ns   |
|                                          | -ON                   |                                                                                                                                                         | DG542          | Room<br>Full      | 55               |                          | 100<br>160       |                           | 100<br>160       |      |
| Turn Off Time                            | t <sub>OFF</sub>      | 50% to 90%<br>See Figure 2                                                                                                                              | DG540<br>DG541 | Room<br>Full      | 20               |                          | 50<br>85         |                           | 50<br>85         |      |
|                                          | - OFF                 |                                                                                                                                                         | DG542          | Room<br>Full      | 25               |                          | 60<br>85         |                           | 60<br>85         |      |
| Charge Injection                         | Q                     | $C_L = 1000 \text{ pF, } V_S = 0$<br>See Figure 3                                                                                                       | ) V            | Room              | -25              |                          |                  |                           |                  | рC   |
|                                          |                       | $R_{IN} = 75 \Omega$<br>$R_{L} = 75 \Omega$                                                                                                             | DG540          | Room              | -80              |                          |                  |                           |                  |      |
| Off Isolation                            | OIRR                  | RR $R_L = 75 \Omega$ $f = 5 MHz$                                                                                                                        | DG541          | Room              | -60              |                          |                  |                           |                  |      |
|                                          | See Figure 4 DG542    |                                                                                                                                                         | Room           | -75               |                  |                          |                  |                           | dB               |      |
| All Hostile Crosstalk                    | X <sub>TALK(AH)</sub> | $R_{IN}$ = 10 $\Omega$ , $R_L$ = 75 $\Omega$<br>f = 5 MHz, See Figure 6                                                                                 |                | Room              | -85              |                          |                  |                           |                  |      |
| Power Supplies                           |                       |                                                                                                                                                         |                |                   |                  |                          |                  |                           |                  |      |
| Positive Supply Current                  | l+                    | All Channels On or Off                                                                                                                                  |                | Room<br>Full      | 3.5              |                          | 6<br>9           |                           | 6<br>9           | w- A |
| Negative Supply Current                  | l–                    |                                                                                                                                                         |                | Room<br>Full      | -3.2             | -6<br>-9                 |                  | -6<br>-9                  |                  | mA   |

### Notes:

- tes:

  Refer to PROCESS OPTION FLOWCHART.

  Room = 25°C, Full = as determined by the operating temperature suffix.

  Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

  The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.

  Guaranteed by design, not subject to production test.

  V<sub>IN</sub> = input voltage to perform proper function.



## TYPICAL CHARACTERISTICS (25°C UNLESS NOTED)













# **Vishay Siliconix**



## TYPICAL CHARACTERISTICS (25°C UNLESS NOTED)

















### **TEST CIRCUITS**



FIGURE 2. Switching Time





 $\Delta V_O$  = measured voltage error due to charge injection The charge injection in coulombs is  $\Delta Q$  =  $C_L$  x DV  $_O$ 

FIGURE 3. Charge Injection



FIGURE 4. Off Isolation

FIGURE 5. Bandwidth

## **Vishay Siliconix**



### **TEST CIRCUITS**



FIGURE 6. All Hostile Crosstalk

### **APPLICATIONS**

### **Device Description**

The DG540/541/542 family of wideband switches offers true bidirectional switching of high frequency analog or digital signals with minimum signal crosstalk, low insertion loss, and negligible non-linearity distortion and group delay.

Built on the Siliconix D/CMOS process, these "T" switches provide excellent off-isolation with a bandwidth of around 500 MHz (350 MHz for DG541). Silicon-gate D/CMOS processing also yields fast switching speeds.

An on-chip regulator circuit maintains TTL input compatibility over the whole operating supply voltage range, easing control logic interfacing.

Circuit layout is facilitated by the interchangeability of source and drain terminals.

### **Frequency Response**

A single switch on-channel exhibits both resistance  $[r_{DS(on)}]$  and capacitance  $[C_{S(on)}].$  This RC combination has an

attenuation effect on the analog signal – which is frequency dependent (like an RC low-pass filter). The –3-dB bandwidth of the DG540 is typically 500 MHz (into  $50\,\Omega)$ . This measured figure of 500 MHz illustrates that the switch channel can not be represented by a two stage RC combination. The on capacitance of the channel is distributed along the on-resistance, and hence becomes a more complex multi stage network of R's and C's making up the total  $r_{DS(on)}$  and  $C_{S(on)}$ . See Application Note AN502 for more details.

### Off-Isolation and Crosstalk

Off-isolation and crosstalk are affected by the load resistance and parasitic inter-electrode capacitances. Higher off-isolation is achieved with lower values of  $R_{\rm L}$ . However, low values of  $R_{\rm L}$  increase insertion loss requiring gain adjustments down the line. Stray capacitances, even a fraction of 1 pF, can cause a large crosstalk increase. Good layout and ground shielding techniques can considerably improve your ac circuit performance.



### **APPLICATIONS**

#### **Power Supplies**

A useful feature of the DG54X family is its power supply flexibility. It can be operated from a single positive supply (V+) if required (V– connected to ground).

Note that the analog signal must not exceed V- by more than -0.3 V to prevent forward biasing the substrate p-n junction. The use of a V- supply has a number of advantages:

- It allows flexibility in analog signal handling, i.e., with V-=
  -5 V and V+ = 12 V; up to ±5-V ac signals can be controlled.
- 2. The value of on capacitance [C<sub>S(on)</sub>] may be reduced. A property known as 'the body-effect' on the DMOS switch devices causes various parametric effects to occur. One of these effects is the reduction in C<sub>S(on)</sub> for an increasing V body–source. Note, however, that to increase V–normally requires V+ to be reduced (since V+ to V = 21 V max.). Reduction in V+ causes an increase in r<sub>DS(on)</sub>, hence a compromise has to be achieved. It is also useful to note that optimum video linearity performance (e.g., differential phase and gain) occurs when V- is around -3 V.
- V– eliminates the need to bias the analog signal using potential dividers and large coupling capacitors.

### Decoupling

It is an established RF design practice to incorporate sufficient bypass capacitors in the circuit to decouple the power supplies to all active devices in the circuit. The dynamic performance of the DG54X is adversely affected by poor decoupling of power supply pins. Also, of even more significance, since the substrate of the device is connected to the negative supply, adequate decoupling of this pin is essential.

#### Rules:

- Decoupling capacitors should be incorporated on all power supply pins (V+, V-). (See Figure 7.)
- They should be mounted as close as possible to the device pins.
- Capacitors should have good high frequency characteristics – tantalum bead and/or monolithic ceramic types are adequate.

Suitable decoupling capacitors are 1- to  $10-\mu F$  tantalum bead, plus 10- to 100-nF ceramic.



FIGURE 7. Supply Decoupling

#### **Board Layout**

PCB layout rules for good high frequency performance must be observed to achieve the performance boasted by the DG540. Some tips for minimizing stray effects are:

- Use extensive ground planes on double sided PCB, separating adjacent signal paths. Multilayer PCB is even better.
- 2. Keep signal paths as short as practically possible, with all channel paths of near equal length.
- Careful arrangement of ground connections is also very important. Star connected system grounds eliminate signal current flowing through ground path parasitic resistance from coupling between channels.

# **Vishay Siliconix**



### **APPLICATIONS**

Figure 8 shows a 4-channel video multiplexer using a DG540.



FIGURE 8. 4 by 1 Video Multiplexing Using the DG540

Figure 9 shows an RGB selector switch using two DG542s.



FIGURE 9. RGB Selector Using Two DG542s



# **Legal Disclaimer Notice**

Vishay

## **Notice**

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

Document Number: 91000 Revision: 08-Apr-05