# 4-Mbit (512K x 8) Static RAM #### **Features** Very high speed: 45 nsVoltage range: 4.5V–5.5VPin compatible with CY62148B • Pin compatible with C1621466 Ultra low standby power Typical standby current: 1 μA — Maximum standby current: 7 μA (Industrial) · Ultra low active power — Typical active current: 2.0 mA @ f = 1 MHz • Easy memory expansion with $\overline{CE}$ , and $\overline{OE}$ features · Automatic power down when deselected · CMOS for optimum speed and power Available in Pb-free 32-pin TSOP II and 32-pin SOIC [2] packages ## Functional Description [1] The CY62148E is a high performance CMOS static RAM organized as 512K words by 8 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life $^{\rm TM}$ (MoBL $^{\rm ®}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected ( $\overline{\rm CE}$ HIGH). The eight input and output pins (IO0 through IO7) are placed in a high impedance state when: - Deselected (CE HIGH) - Outputs are disabled (OE HIGH) - Write operation is active (CE LOW and WE LOW) To write to the device, take Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. Data on the eight IO pins $(IO_0$ through $IO_7)$ is then written into the location specified on the address pins $(A_0$ through $A_{18})$ . To read from the device, take Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the IO pins. #### **Product Portfolio** | | | | | | | | | | Power [ | Dissipat | ion | | |------------|---------|--------------|-----|----------------|-----|------------|----------------|----------|----------------------|------------|--------------------|--------------------| | Produc | Product | | Vc | Voc Range (V) | | Speed (ns) | O | perating | J I <sub>CC</sub> (m | <b>A</b> ) | Standby | L (Δ) | | | | | | | | ` ´ | f = 1 | MHz | f = 1 | max | Standby | 'SB2 (μ <b>Α</b> ) | | | | | Min | <b>Typ</b> [3] | Max | | <b>Typ</b> [3] | Max | <b>Typ</b> [3] | Max | Typ <sup>[3]</sup> | Max | | CY62148ELL | TSOP II | Ind'I | 4.5 | 5.0 | 5.5 | 45 | 2 | 2.5 | 15 | 20 | 1 | 7 | | CY62148ELL | SOIC | Ind'I/Auto-A | 4.5 | 5.0 | 5.5 | 55 | 2 | 2.5 | 15 | 20 | 1 | 7 | #### Notes - 1. For best practice recommendations, refer to the Cypress application note "System Design Guidelines" at http://www.cypress.com. - 2. SOIC package is available only in 55 ns speed bin. - 3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25^{\circ}C$ . ## **Logic Block Diagram** Pin Configuration [2, 4] ## 32-pin SOIC/TSOP II Pinout Top View #### Note 4. NC pins are not connected on the die. ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied ...... –55°C to + 125°C Supply Voltage to Ground Potential ...... –0.5V to 6.0V (V<sub>CCmax</sub> + 0.5V) DC Voltage Applied to Outputs in High-Z State $^{[5,\ 6]}$ .....-0.5V to 6.0V (V $_{\rm CCmax}$ + 0.5V) DC Input Voltage [5, 6].....-0.5V to 6.0V (V<sub>CCmax</sub> + 0.5V) Static Discharge Voltage.....> 2001V (per MIL-STD-883, Method 3015) Latch-up Current .....>200mA #### **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[7]</sup> | |----------|--------------|------------------------|---------------------------------------| | CY62148E | Ind'l/Auto-A | –40°C to +85°C | 4.5V to 5.5V | ### Electrical Characteristics (Over the Operating Range) | Doromotor | Description | Toot Con | ditions | | 45 ns | S | | 55 ns | [2] | Unit | |---------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|----------------|-----------------------|------------|----------------|-----------------------|-------| | Parameter | Description | Test Conditions | | Min | <b>Typ</b> [3] | Max | Min | <b>Typ</b> [3] | Max | Ullit | | V <sub>OH</sub> | Output HIGH<br>Voltage | I <sub>OH</sub> = -1 mA | | 2.4 | | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | | | | 0.4 | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | $V_{CC}$ = 4.5V to 5.5V | | 2.2 | | V <sub>CC</sub> + 0.5 | 2.2 | | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW voltage | $V_{CC}$ = 4.5V to 5.5V | For TSOPII package | -0.5 | | 0.8 | | | | V | | | | | For SOIC package | | | | -0.5 | | 0.6 <sup>[8]</sup> | | | I <sub>IX</sub> | Input Leakage<br>Current | $GND \leq V_I \leq V_CC$ | | <b>–1</b> | | +1 | -1 | | +1 | μА | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_O \le V_{CC}$ , O | utput Disabled | -1 | | +1 | <b>–</b> 1 | | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CC(max)}$<br>$I_{OUT} = 0 \text{ mA}$ | | 15 | 20 | | 15 | 20 | mA | | | Supply Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | | 2 | 2.5 | | 2 | 2.5 | | | I <sub>SB2</sub> <sup>[9]</sup> | Automatic CE Power<br>down Current —<br>CMOS Inputs | $\overline{CE} \ge V_{CC} - 0.2V$ $V_{IN} \ge V_{CC} - 0.2V \text{ o}$ $f = 0, V_{CC} = V_{CC(max)}$ | $r V_{IN} \le 0.2V$ , | | 1 | 7 | | 1 | 7 | μА | #### Capacitance (For All Packages) [10] | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 10 | pF | - 5. $V_{IL(min)}$ = -2.0V for pulse durations less than 20 ns for I $\leq$ 30 mA. - 6. $V_{IH(max)} = V_{CC} + 0.75V$ for pulse durations less than 20 ns. - 7. Full device AC operation assumes a minimum of 100 $\mu$ s ramp time from 0 to $V_{CC}(min)$ and 200 $\mu$ s wait time after $V_{CC}$ stabilization. - 8. Under DC conditions the device meets a V<sub>II</sub> of 0.8V. However, in dynamic conditions Input LOW Voltage applied to the device must not be higher than 0.6V. This is applicable to SOIC package only. Refer to AN13470 for details. - Only chip enable (CE) must be HIGH at CMOS level to meet the I<sub>SB2</sub> spec. Other inputs can be left floating. - 10. Tested initially and after any design or process changes that may affect these parameters. #### Thermal Resistance [10] | Parameter | Description | Test Conditions | | TSOP II<br>Package | Unit | |---------------|---------------------------------------|------------------------------------------------------------------------|----|--------------------|------| | $\Theta_{JA}$ | | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 75 | 77 | °C/W | | ΘJC | Thermal Resistance (Junction to Case) | | 10 | 13 | °C/W | #### **AC Test Loads and Waveforms** | Parameters | 5.0V | Unit | |-----------------|------|------| | R1 | 1800 | Ω | | R2 | 990 | Ω | | R <sub>TH</sub> | 639 | Ω | | V <sub>TH</sub> | 1.77 | V | ### Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | | | <b>Typ</b> [3] | Max | Unit | |--------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------|-----------------|----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 2 | | | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR}, \overline{CE} \ge V_{CC} - 0.2V,$<br>$V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ | Ind'I/Auto-A | | 1 | 7 | μА | | t <sub>CDR</sub> [10] | Chip Deselect to Data Retention Time | | | 0 | | | ns | | t <sub>R</sub> <sup>[11]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | #### **Data Retention Waveform** #### Note <sup>11.</sup> Full device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100 \,\mu s$ or stable at $V_{CC(min)} \ge 100 \,\mu s$ . ## Switching Characteristics (Over the Operating Range) [12] | Dawa and an | Do a salution | 45 | ns | 55 r | ıs <sup>[2]</sup> | Unit | |-------------------|-------------------------------|-----|-----|------|-------------------|------| | Parameter | Description | Min | Max | Min | Max | Unit | | Read Cycle | | | • | | | • | | t <sub>RC</sub> | Read Cycle Time | 45 | | 55 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 45 | | 55 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 45 | | 55 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 22 | | 25 | ns | | t <sub>LZOE</sub> | OE LOW to LOW Z [13] | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [13, 14] | | 18 | | 20 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [13] | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [13, 14] | | 18 | | 20 | ns | | t <sub>PU</sub> | CE LOW to Power up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power down | | 45 | | 55 | ns | | Write Cycle [15] | | | | | | | | twc | Write Cycle Time | 45 | | 55 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 35 | | 40 | | ns | | t <sub>AW</sub> | Address Setup to Write End | 35 | | 40 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 35 | | 40 | | ns | | t <sub>SD</sub> | Data Setup to Write End | 25 | | 25 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z [13, 14] | | 18 | | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z [13] | 10 | | 10 | | ns | #### Notes <sup>12.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" on page 4. <sup>13.</sup> At any given temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZOE}$ is less than $t_{LZOE}$ , and $t_{HZWE}$ is less than $t_{LZWE}$ for any given device. <sup>14.</sup> $t_{HZOE}$ , $t_{HZCE}$ , and $t_{HZWE}$ transitions are measured when the outputs enter a high impedance state. <sup>15.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** Read Cycle No. 1 (Address Transition Controlled) [16, 17] Read Cycle No. 2 (OE Controlled) [17, 18] Write Cycle No. 1 (WE Controlled, OE HIGH During Write) [19, 20] #### Notes: - 16. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 17. WE is HIGH for read cycles. - 18. Address valid before or similar to $\overline{\text{CE}}$ transition LOW. - 19. Data IO is high impedance if $\overline{OE} = V_{IH}$ . 20. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in high impedance state. - 21. During this period, the IOs are in output state and input signals must not be applied. ## Switching Waveforms (continued) Write Cycle No. 2 ( $\overline{\text{CE}}$ Controlled) [19, 20] Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [20] #### **Truth Table** | CE | WE | OE | IO's | Mode | Power | |----|----|----|----------|----------------------------|----------------------------| | Н | Х | Х | High Z | Deselect/Power down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | Χ | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | ### **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|-------------------|--------------------|---------------------------------------------------|--------------------| | 45 | CY62148ELL-45ZSXI | 51-85095 | 32-pin Thin Small Outline Package II (Pb-free) | Industrial | | 55 | CY62148ELL-55SXI | 51-85081 | 32-pin Small Outline Integrated Circuit (Pb-free) | Industrial | | 55 | CY62148ELL-55SXA | 51-85081 | 32-pin Small Outline Integrated Circuit (Pb-free) | Automotive-A | Contact your local Cypress sales representative for availability of these parts. ## **Package Diagrams** Figure 1. 32-pin TSOP II, 51-85095 #### Package Diagrams (continued) #### Figure 2. 32-pin (450 MIL) Molded SOIC, 51-85081 MoBL is a registered trademark, and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | REV. | ECN NO. | Issue<br>Date | Orig. of Change | Description of Change | |------|---------|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 201580 | 01/08/04 | AJU | New Data Sheet | | *A | 249276 | See ECN | SYT | Changed from Advance Information to Preliminary Moved Product Portfolio to Page 2 Added RTSOP II and Removed FBGA Package Changed $V_{CC}$ stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s Changed $I_{CCDR}$ from 2.0 $\mu$ A to 2.5 $\mu$ A Changed typo in Data Retention Characteristics( $t_R$ ) from 100 $\mu$ s to $t_{RC}$ ns Changed $t_{OHA}$ from 6 ns to 10 ns for both 35 ns and 45 ns Speed Bin Changed $t_{HZOE}$ , $t_{HZWE}$ from 12 to 15 ns for 35 ns Speed Bin and 15 to 18 ns for 4 ns Speed Bin Changed $t_{SCE}$ from 25 to 30 ns for 35 ns Speed Bin and 40 to 35 ns for 45 ns Speed Bin Changed $t_{HZCE}$ from 12 to 18 ns for 35 ns Speed Bin and 15 to 22 ns for 45 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin and 20 to 22 ns for 45 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin and 20 to 22 ns for 45 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $t_{SCE}$ from 15 to 18 ns for 35 ns Speed Bin Changed Ordering Information to include Pb-Free Packages | | *B | 414820 | See ECN | ZSD | Changed from Preliminary to Final Changed the address of Cypress Semiconductor Corporation on Page #1 from "3901 North First Street" to "198 Champion Court" Removed 35ns Speed Bin Removed "L" version of CY62148E Changed $I_{CC}$ (Typ) value from 1.5 mA to 2 mA at f=1 MHz Changed $I_{CC}$ (Max) value from 2 mA to 2.5 mA at f=1 MHz Changed $I_{CC}$ (Typ) value from 12 mA to 15 mA at f=f_max Removed $I_{SB1}$ spec from the Electrical characteristics table Changed $I_{SB2}$ Typ values from 0.7 $\mu$ A to 1 $\mu$ A and Max values from 2.5 $\mu$ A to 7 $\mu$ Modified footnote #4 to include current limit Removed redundant footnote on DNU pins Changed the AC testload capacitance from 100 pF to 30 pF on page #4 Changed test load parameters R1, R2, R_{TH} and V_{TH} from 1838 $\Omega$ , 994 $\Omega$ , 645 $\Omega$ and 1.75V to 1800 $\Omega$ , 990 $\Omega$ , 639 $\Omega$ and 1.77V Changed $I_{CCDR}$ from 2.5 $\mu$ A to 7 $\mu$ A Added $I_{CCDR}$ from 2.5 $\mu$ A to 7 $\mu$ A Added $I_{CCDR}$ from 3 ns to 5 ns Changed $I_{LZOE}$ from 3 ns to 5 ns Changed $I_{LZOE}$ from 22 ns to 18 ns Changed $I_{PWE}$ from 30 ns to 35 ns Changed $I_{PWE}$ from 22 ns to 25 ns Updated the ordering information table and replaced Package Name column with Package Diagram | | *C | 464503 | See ECN | NXR | Included Automotive Range in product offering Updated the Ordering Information | | *D | 485639 | See ECN | VKN | Corrected the operating range to 4.5V - 5.5V on page# 3 | | *E | 833080 | See ECN | VKN | Added footnote #8<br>Added V <sub>IL</sub> spec for SOIC package | | *F | 890962 | See ECN | VKN | Added Automotive-A part and its related information Removed Automotive-E part and its related information Added footnote #2 related to SOIC package Added footnote #9 related to I <sub>SB2</sub> Added AC values for 55 ns Industrial-SOIC range Updated Ordering Information table |