



#### **General Description**

The MAX2842 single-chip, direct-conversion, zero-IF RF transceiver IC is designed for 3GHz NLOS wireless broadband MIMO systems. It has two transmitters and two receivers, with differential  $100\Omega$  RF inputs and outputs. The IC includes all circuitry required to implement the complete RF transceiver function, providing fully integrated receive paths, transmit path, VCO and tank, frequency synthesis, and baseband/control interface. It includes a fast-settling sigma-delta RF fractional synthesizer with ~25Hz frequency step size. The IC also inte-

grates an on-chip AM detector for measuring transmitter I/Q imbalance and LO leakage. An internal transmit-toreceive loopback mode allows for receiver I/Q imbalance calibration. The IC supports full duplex mode of operation for external loopback.

The MAX2842 completely eliminates the need for external SAW filters by implementing on-chip programmable monolithic filters for both receiver and transmitter, for channel bandwidths from 3.5MHz to 10MHz. The baseband filtering Rx and Tx signal paths are optimized to meet stringent noise figure and linearity requirements. The transceiver is housed in a small 56-pin TQFN, 7mm x 7mm, leadless plastic package with exposed paddle.



#### Features

- 3.3GHz to 3.9GHz Operation
- Complete RF Transceiver with PA Driver 0dBm Linear OFDMA Transmit Power, 64-QAM, -65dB Relative Spectral Emission Mask 3.8dB Receiver Noise Figure Automatic On-Chip Receiver I/Q DC Cancellation **On-Chip Tx I/Q Gain/Phase Error and LO** Leakage Detection Monolithic Low-Noise VCO with -38dBc **Integrated Phase Noise** Fully Integrated Programmable I/Q Lowpass Rx Channel Filters for 3.5MHz, 5MHz, 7MHz, and 10MHz Channels Programmable Tx I/Q Lowpass Reconstruction Filters Fractional PLL with 50µs Channel Hopping Time (Settling to 50Hz) 4-Wire Bidirectional SPI<sup>™</sup> Interface 60dB Transmit Power Control Range, Digitally Controlled by SPI 71dB Receive Gain Control Range, Digitally Controlled by SPI **RSSI with 60dB Dynamic Range** Digital Control for Tx, Rx, Shutdown, and Standby Modes On-Chip Crystal Oscillator with Digital Tuning Programable Logic Interface Voltages
  - Both Automatic and Modem-Assisted Receiver I/Q DC Offset Correction
- Single +2.7V to +3.6V Supply
- Low Shutdown Mode Current
- Small 56-Pin TQFN Package (7mm x 7mm)

## **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE |
|--------------|----------------|-------------|
| MAX2842ETN+T | -40°C to +85°C | 56 TQFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel.\*EP = Exposed pad.

Typical Operating Circuit appears at end of data sheet. SPI is a trademark of Motorola, Inc.



Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| Digital Inputs: TXRX, CS, SCLK, DIN,                |                 |
|-----------------------------------------------------|-----------------|
| ENABLE, CLKOUTEN to GND                             | 0.3V to +3.9V   |
| Digital Outputs: DOUT, CLKOUT                       | 0.3V to +3.9V   |
| Bias Voltages: BYP_VCO                              | 0.3V to +3.9V   |
| Short-Circuit Duration on All Output Pins           | 10s             |
| RF Input Power: All RXIN                            | +10dBm          |
| RF Output Differential Load VSWR: All TXOUT_        | 6:1             |
| Continuous Power Dissipation $(T_A = +85^{\circ}C)$ |                 |
| 56-Pin TQFN (derate 27.8mW/°C above +70°            | C)< 2222mW      |
| Operating Temperature Range                         | 40°C to +85°C   |
| Junction Temperature                                | +150°C          |
| Storage Temperature Range                           | -65°C to +160°C |
| Lead Temperature (soldering, 10s)                   | +260°C          |
| Soldering Temperature (reflow)                      | +260°C          |
|                                                     |                 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

CAUTION! ESD SENSITIVE DEVICE

## DC ELECTRICAL CHARACTERISTICS TABLE

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = -40°C to +85°C, Rx set to the maximum gain. ENABLE and TXRX are set according to operating mode,  $\overline{CS}$  = high, SCLK = DIN = low, no input signal at RF inputs, all RF inputs and outputs terminated into 50 $\Omega$ , receiver baseband outputs are open. 90mV<sub>RMS</sub> differential I and Q signals (1MHz) applied to I and Q baseband inputs of transmitter in transmit mode, all registers set to recommended settings and corresponding test mode, unless otherwise noted. Typical values are at V<sub>CC</sub> = 2.8V, f<sub>LO</sub> = 3.6GHz, and T<sub>A</sub> = +25°C, unless otherwise noted. LOGIC\_VREF = V<sub>CC</sub>.) (Note 1)

| PARAMETER                 | CON                                               | NDITIONS                                                                         | MIN | TYP | MAX  | UNITS |
|---------------------------|---------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|------|-------|
| Supply Voltage, VCC       |                                                   |                                                                                  | 2.7 |     | 3.6  | V     |
|                           | Shutdown mode                                     |                                                                                  |     | 10  |      | μA    |
|                           | Shutdown mode with 44.                            | 8MHz reference clock output                                                      |     | 1.9 | 3.6  |       |
|                           | Shutdown mode with cry<br>44.8MHz reference clock | Shutdown mode with crystal oscillator enabled and 44.8MHz reference clock output |     | 2.9 | 5.0  |       |
|                           | Standby mode                                      |                                                                                  |     | 35  | 50   |       |
|                           | Dy made                                           | One receiver on                                                                  |     | 77  | 96   |       |
| Supply Current            | RX mode                                           | Both receivers on                                                                |     | 115 | 142  | - mA  |
|                           | Tx mode                                           | One transmitter on                                                               |     | 152 | 190  |       |
|                           |                                                   | Both transmitters on                                                             |     | 246 | 320  |       |
|                           | Receiver loopback I/Q calibration                 | One receiver on                                                                  |     | 125 | 155  |       |
|                           |                                                   | Both receivers on                                                                |     | 154 | 190  |       |
|                           | Transmitter calibration                           | One transmitter on                                                               |     | 119 | 148  |       |
|                           | with AM detector                                  | Both transmitters on                                                             |     | 181 | 230  |       |
|                           | D5:D4 = 00 in Local add                           | Iress 8                                                                          |     | 1.0 |      |       |
| Rx I/Q Output Common-Mode | D5:D4 = 01 in Local add                           | D5:D4 = 01 in Local address 8                                                    |     | 1.1 | 1.32 |       |
| Voltage                   | D5:D4 = 10 in Local add                           | D5:D4 = 10 in Local address 8                                                    |     | 1.2 |      | V     |
|                           | D5:D4 = 11 in Local address 8                     |                                                                                  |     | 1.3 |      |       |

### DC ELECTRICAL CHARACTERISTICS TABLE (continued)

(MAX2842 Evaluation Kit,  $V_{CC} = 2.7V$  to 3.6V,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , Rx set to the maximum gain. ENABLE and TXRX are set according to operating mode,  $\overline{CS} =$  high, SCLK = DIN = low, no input signal at RF inputs, all RF inputs and outputs terminated into  $50\Omega$ , receiver baseband outputs are open.  $90mV_{RMS}$  differential I and Q signals (1MHz) applied to I and Q baseband inputs of transmitter in transmit mode, all registers set to recommended settings and corresponding test mode, unless otherwise noted. Typical values are at  $V_{CC} = 2.8V$ ,  $f_{LO} = 3.6GHz$ , and  $T_A = +25^{\circ}C$ , unless otherwise noted. LOGIC\_VREF =  $V_{CC}$ .) (Note 1)

| PARAMETER                                                | CONDITIONS                                                                 | MIN                       | ТҮР | MAX | UNITS |
|----------------------------------------------------------|----------------------------------------------------------------------------|---------------------------|-----|-----|-------|
| Tx Baseband Input Common-Mode<br>Voltage Operating Range | To achieve at least +4dBm Tx output P - 1dB with maximum -3dB gain setting | 0.5                       |     | 1.2 | V     |
| Tx Baseband Input Bias Current                           | Source current                                                             |                           | 10  | 25  | μA    |
| LOGIC INPUTS: TXRX, ENABLE, S                            | SCLK, DIN, CS, CLKOUTEN                                                    |                           |     |     |       |
| Digital Input-Voltage High, VIH                          |                                                                            | V <sub>CC</sub> -<br>0.4V |     |     | V     |
| Digital Input-Voltage Low, VIL                           |                                                                            |                           |     | 0.4 | V     |
| Digital Input-Current High, IIH                          |                                                                            | -1                        |     | +1  | μA    |
| Digital Input-Current Low, IIL                           |                                                                            | -1                        |     | +1  | μA    |
| LOGIC OUTPUTS: DOUT, CLKOU                               | Т                                                                          |                           |     |     |       |
| Digital Output-Voltage High, VOH                         | Sourcing 100µA                                                             | VCC -<br>0.4V             |     |     | V     |
| Digital Output-Voltage Low, VOL                          | Sinking 100µA                                                              |                           |     | 0.4 | V     |
| DOUT Voltage in Shutdown Mode<br>or Disabled Mode        | D7:D5 = 000 in Main address 22                                             |                           | Vol |     | V     |
| CLKOUT Voltage When Disabled                             |                                                                            |                           | Vol |     | V     |

### AC ELECTRICAL CHARACTERISTICS TABLE—Rx Mode

| PARAMETER                                                    | CONDITIONS                                                    |                                                                                           | MIN | TYP | MAX | UNITS |  |
|--------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|
| RECEIVER SYSTEM: RF INPUT TO I/Q BASEBAND LOADED OUTPUT      |                                                               |                                                                                           |     |     |     |       |  |
| RF Input Frequency Range                                     |                                                               |                                                                                           | 3.3 |     | 3.9 | GHz   |  |
| Peak-to-Peak Gain Variation Over<br>RF Input Frequency Range | Fested at band edges and band center; at one tempera-<br>aure |                                                                                           |     | 3   |     | dB    |  |
| S11 of RF Input Port                                         | All RF gains                                                  |                                                                                           |     | -10 |     | dB    |  |
| Total Voltage Gain                                           | $T_A = -40^{\circ}C$ to                                       | Maximum gain; D7:D0 = 11111000<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2 | 70  | 77  |     | dR    |  |
|                                                              | +85°C                                                         | Minimum gain; D7:D0 = 00000111<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2 |     | 6   | 14  | uD    |  |

### AC ELECTRICAL CHARACTERISTICS TABLE—Rx Mode (continued)

| PARAMETER                 | CONDITIONS                                                                                                                                                                                      | MIN | ТҮР | MAX | UNITS |  |  |  |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|--|--|
| RF Gain Steps             | From maximum RF gain to maximum RF gain - 8dB (D2:0<br>= 001 in Main address 2 for Rx1, in Main address 3 for<br>Rx2)                                                                           |     | 8   |     |       |  |  |  |  |  |
|                           | From maximum RF gain to maximum RF gain - 16dB<br>(D2:0 = 010 in Main address 2 for Rx1, in Main address<br>3 for Rx2)                                                                          |     | 16  |     |       |  |  |  |  |  |
|                           | From maximum RF gain to maximum RF gain - 24dB<br>(D2:0 = 011 in Main address 2 for Rx1, in Main address<br>3 for Rx2)                                                                          |     | 24  |     | dB    |  |  |  |  |  |
|                           | From maximum RF gain to maximum RF gain - 32dB<br>(D2:0 = 110 in Main address 2 for Rx1, in Main address<br>3 for Rx2)                                                                          |     | 32  |     |       |  |  |  |  |  |
|                           | From maximum RF gain to maximum RF gain - 40dB<br>(D2:0 = 111 in Main address 2 for Rx1, in Main address<br>3 for Rx2)                                                                          |     | 40  |     |       |  |  |  |  |  |
| Gain Change Settling Time | Any RF or baseband gain change; signal amplitude settling to $\pm 0.5$ dB of steady state, excludes I/Q path DC offset settling                                                                 |     | 300 |     |       |  |  |  |  |  |
|                           | Any RF or baseband gain change; signal amplitude set-<br>tling to ±0.1dB of steady state, excludes I/Q path DC<br>offset settling                                                               |     | 500 |     | ns    |  |  |  |  |  |
| Baseband Gain Range       | From maximum baseband gain (D7:D3 = 00000 in Main<br>address 2 for Rx1, in Main address 3 for Rx2) to mini-<br>mum gain (D7:D3 = 11111 in Main address 2 for Rx1, in<br>Main address 3 for Rx2) | 28  | 31  | 34  | dB    |  |  |  |  |  |
| Baseband Gain Step Size   |                                                                                                                                                                                                 |     | 1   |     | dB    |  |  |  |  |  |

#### AC ELECTRICAL CHARACTERISTICS TABLE—Rx Mode (continued)

| PARAMETER             | CONDITIONS                                                                                 |                                                                                                                                          | MIN | TYP  | MAX | UNITS |
|-----------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| DSB Noise Figure      |                                                                                            | Voltage gain ≥ 65dB with maximum<br>RF gain (D7:0 = 10111000 in Main<br>address 2 for Rx1, in Main address 3<br>for Rx2)                 | 3.8 |      |     |       |
|                       | Balun input                                                                                | Voltage gain = 50dB with maximum<br>RF gain - 8dB (D7:0 = 10000001<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2)           |     | 7.1  |     |       |
|                       | referred                                                                                   | Voltage gain = 45dB with maximum<br>RF gain - 16dB (D7:0 = 10011010<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2)          |     | 13.3 |     | dB    |
|                       |                                                                                            | Voltage gain = 15dB with maximum<br>RF gain - 32dB (D7:0 = 00101110<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2)          |     | 28.2 |     |       |
| Out-of-Band Input IP3 | Two tones at<br>+20MHz and<br>+39MHz offsets,<br>at -35dBm each;<br>measure IM3 at<br>1MHz | AGC set for -65dBm wanted signal,<br>maximum RF gain (D7:0 = xxxxx000<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2)        |     | -15  |     |       |
|                       |                                                                                            | AGC set for -55dBm wanted signal,<br>maximum RF gain - 8dB (D7:0 =<br>xxxxx001 in Main address 2 for Rx1,<br>in Main address 3 for Rx2)  |     | -9   |     | dDaa  |
|                       |                                                                                            | AGC set for -40dBm wanted signal,<br>maximum RF gain - 16dB (D7:0 =<br>xxxxx010 in Main address 2 for Rx1,<br>in Main address 3 for Rx2) |     | -6   |     | abm   |
|                       |                                                                                            | AGC set for -30dBm wanted signal,<br>maximum RF gain - 32dB (D7:0 =<br>xxxxx110 in Main address 2 for Rx1,<br>in Main address 3 for Rx2) |     | 0    |     |       |

### AC ELECTRICAL CHARACTERISTICS TABLE—Rx Mode (continued)

| PARAMETER                                          |                                                                                                      | CONDITIONS                                                                                                                                                                                                                                                                  | MIN | TYP  | MAX | UNITS   |  |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|---------|--|
| Out-of-Band Input IP2                              | Two tones at<br>+50MHz and<br>+51MHz offsets,<br>at -40dBm each;<br>measure IM2 at<br>1MHz           | AGC set for -65dBm wanted signal,<br>maximum RF gain (D7:0 = xxxxx000<br>in Main address 2 for Rx1, in Main<br>address 3 for Rx2)                                                                                                                                           |     | 30   |     | dBm     |  |
|                                                    | Maximum RF gair<br>Rx1, in Main addr                                                                 | n (D2:0 = 000 in Main address 2 for<br>ess 3 for Rx2)                                                                                                                                                                                                                       |     | -41  |     |         |  |
| In Rond Input D. 1dD                               | Maximum RF gain<br>for Rx1, in Main a                                                                | a - 8dB (D2:0 = 001 in Main address 2<br>ddress 3 for Rx2)                                                                                                                                                                                                                  |     | -32  |     | dDm     |  |
|                                                    | Maximum RF gain<br>for Rx1, in Main a                                                                | n - 16dB (D2:0 = 010 in Main address 2<br>ddress 3 for Rx2)                                                                                                                                                                                                                 |     | -24  |     | GBIU    |  |
|                                                    | Maximum RF gain<br>for Rx1, in Main a                                                                | n - 32dB (D2:0 = 110 in Main address 2<br>ddress 3 for Rx2)                                                                                                                                                                                                                 |     | -8   |     |         |  |
| Output P-1dB Compression                           | Over passband fr                                                                                     | equency range, at minimum VGA gain                                                                                                                                                                                                                                          |     | 1.5  |     | Vp-p    |  |
| I/Q Gain Imbalance                                 | 1MHz I/Q baseband output, $1\sigma$ variation                                                        |                                                                                                                                                                                                                                                                             |     | 0.05 |     | dB      |  |
| I/Q Phase Error                                    | 1MHz I/Q baseband output, $1\sigma$ variation                                                        |                                                                                                                                                                                                                                                                             |     | 0.5  |     | Degrees |  |
| Loopback Gain (for Receiver I/Q<br>Calibration)    | Transmitter I/Q ing<br>gain at maximum<br>25), receiver base<br>10101 in Main add<br>Rx2) programmed | Transmitter I/Q input to receiver I/Q output; transmitter<br>gain at maximum - 6dB (D5:0 = 000110 in Main address<br>25), receiver baseband gain = maximum - 10dB (D7:3 =<br>10101 in Main address 2 for Rx1, in Main address 3 for<br>Rx2) programmed through SPI (Note 2) |     | 9    | 17  | dB      |  |
| I/Q DC Error After Receive<br>Enable               | Using one-shot m                                                                                     | ode, 7µs after receive enable                                                                                                                                                                                                                                               |     | ±15  |     | mV      |  |
| I/Q Output DC Droop                                | Averaged both over<br>change or receive                                                              | er 10μs, 5μs to 10ms after any gain<br>enable DC convergence, 1σ variation                                                                                                                                                                                                  |     | ±100 |     | µV/ms   |  |
| Isolation Between Rx Channel A<br>and Rx Channel B |                                                                                                      |                                                                                                                                                                                                                                                                             |     | 25   |     | dB      |  |
| RECEIVER BASEBAND FILTERS                          | 6                                                                                                    |                                                                                                                                                                                                                                                                             |     |      |     |         |  |
|                                                    | Main address 0, s                                                                                    | erial bits D2:D1 = 00                                                                                                                                                                                                                                                       |     | 3.5  |     |         |  |
| RF Channel BW Supported by                         | Main address 0, s                                                                                    | erial bits D2:D1 = 01                                                                                                                                                                                                                                                       |     | 5    |     | MHZ     |  |
| BB Filter                                          | Main address 0, s                                                                                    | erial bits D2:D1 = 10                                                                                                                                                                                                                                                       | 7   |      |     | IVITIZ  |  |
|                                                    | Main address 0, s                                                                                    | serial bits D2:D1 = 11                                                                                                                                                                                                                                                      |     | 10   |     | 7       |  |
| Baseband Gain Ripple                               | 0 to 4.6MHz for B                                                                                    | W = 10MHz                                                                                                                                                                                                                                                                   |     | 1.7  |     | dBp-p   |  |
| Baseband Group Delay Ripple                        | 0 to 4.6MHz for B                                                                                    | W = 10MHz                                                                                                                                                                                                                                                                   |     | 42   |     | NSP-P   |  |

#### AC ELECTRICAL CHARACTERISTICS TABLE—Rx Mode (continued)

(MAX2842 Evaluation Kit, V<sub>CC</sub> = 2.7V to 3.6V, T<sub>A</sub> = +25°C, f<sub>RF</sub> = 3.601GHz, f<sub>LO</sub> = 3.6GHz, baseband output signal frequency = 1MHz, receiver baseband I/Q output at 90mV<sub>RMS</sub>, REF\_OSC frequency = 44.8MHz, ENABLE = TXRX =  $\overline{CS}$  = high, SCLK = DIN = low. Lowpass filter is set to 10MHz RF channel BW, with power matching for the differential RF pins using the *Typical Operating Circuit*. RXBB\_ pins are loaded with differential 10k $\Omega$  resistor and 10pF capacitance in parallel. Registers set to default settings and corresponding test mode, unless otherwise noted. Unmodulated single-tone RF input signal is used with specifications that normally apply over the entire operating conditions, unless otherwise indicated.) (Note 1)

| PARAMETER                   | CONDITIO                      | NS                | MIN | TYP  | MAX | UNITS |  |
|-----------------------------|-------------------------------|-------------------|-----|------|-----|-------|--|
|                             |                               | 1.6MHz            |     | 0.5  |     |       |  |
|                             | 3.5MHz channel bandwidth      | 2.3MHz            |     | 5.5  |     |       |  |
|                             |                               | 14.25MHz          |     | 60   |     |       |  |
|                             |                               | 2.3MHz            |     | 0.5  |     |       |  |
|                             | 5MHz channel bandwidth        | 3.3MHz            |     | 5.5  |     |       |  |
| Baseband Filter Stop Band   |                               | 21MHz             |     | 60   |     |       |  |
| Rejection                   | 7MHz channel bandwidth        | 3.2MHz            |     | 0.5  |     |       |  |
|                             |                               | 4.7MHz            |     | 5.5  |     |       |  |
|                             |                               | 29MHz             |     | 60   |     |       |  |
|                             | 10MHz channel bandwidth       | 4.6MHz            |     | 0.5  |     |       |  |
|                             |                               | 6.7MHz            |     | 5.5  |     |       |  |
|                             |                               | 41.6MHz           |     | 60   |     |       |  |
| RSSI                        |                               |                   |     |      |     |       |  |
| RSSI Minimum Output Voltage | $R_{LOAD} = 10k\Omega$        |                   |     | 0.5  |     | V     |  |
| RSSI Maximum Output Voltage | $R_{LOAD} = 10k\Omega$        |                   |     | 2.2  |     | V     |  |
| RSSI Slope                  |                               |                   |     | 30   |     | mV/dB |  |
| PSSI Output Sattling Time   | To within 2dP of stoody state | +32dB signal step |     | 400  |     | ns    |  |
| RSSI Output Settling Time   | I Sub of Steady State         | -32dB signal step |     | 1100 |     |       |  |

### AC ELECTRICAL CHARACTERISTICS TABLE—Tx Mode

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{RF}$  = 3.601GHz,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz, ENABLE =  $\overline{CS}$  = high, TXRX = SCLK = DIN = low. Power matching at RF outputs using the *Typical Operating Circuit*. Lowpass filter is set to 10MHz RF channel BW; 90mV<sub>RMS</sub>, 1MHz sine and cosine signal applied to I and Q baseband inputs of transmitter (differential DC-coupled). Registers set to default settings and corresponding test mode, unless otherwise noted.) (Note 1)

| PARAMETER                                              | CONDITIONS                                                                                                                       |     | TYP | MAX | UNITS |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|
| TRANSMIT SECTION: Tx BASEBAND I/Q INPUTS TO RF OUTPUTS |                                                                                                                                  |     |     |     |       |  |  |
| RF Output Frequency Range                              |                                                                                                                                  | 3.3 |     | 3.9 | GHz   |  |  |
| Peak-to-Peak Gain Variation Over<br>RF Band            | Single matching for entire band, at one temperature                                                                              |     | 2.2 |     | dB    |  |  |
| Total Voltage Gain                                     | At unbalanced 50 $\Omega$ matched output                                                                                         |     | 5   |     | dB    |  |  |
| Maximum Output Power                                   | OFDMA signal, gain adjusted over maximum gain and<br>maximum gain - 6dB; single matching for entire band;<br>64-QAM, EVM = -36dB |     | 0   |     | dBm   |  |  |
| RF Output Return Loss                                  | All gain settings                                                                                                                |     | 6   |     | dB    |  |  |
| Output P-1dB                                           | Maximum gain setting                                                                                                             |     | 10  |     | dBm   |  |  |

## AC ELECTRICAL CHARACTERISTICS TABLE—Tx Mode (continued)

(MAX2842 Evaluation Kit,  $V_{CC_}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{RF}$  = 3.601GHz,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz, ENABLE =  $\overline{CS}$  = high, TXRX = SCLK = DIN = low. Power matching at RF outputs using the *Typical Operating Circuit*. Lowpass filter is set to 10MHz RF channel BW; 90mV<sub>RMS</sub>, 1MHz sine and cosine signal applied to I and Q baseband inputs of transmitter (differential DC-coupled). Registers set to default settings and corresponding test mode, unless otherwise noted.) (Note 1)

| PARAMETER                                                                           | CONDITIONS                                                                                              |                                             | MIN     | TYP      | MAX   | UNITS |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------|---------|----------|-------|-------|
| RF Gain Control Range                                                               | From maximum Tx gain (D5:D0 = 00<br>address 25 for Tx1, in Main address<br>mum Tx gain (B6:B1 = 111111) | 00000 in Main<br>24 for Tx2) to mini-       |         | 60       |       | dB    |
|                                                                                     | Without calibration by modem, and                                                                       | Maximum Tx gain                             |         | 45       |       |       |
| Unwanted Sideband Suppression                                                       | sine and cosine signal applied to                                                                       | Minimum Tx gain                             |         | 38       |       | dB    |
|                                                                                     | D0 in Main address 25 for Tx1, in Mai                                                                   | n address 24 for Tx2                        |         | 1        |       |       |
|                                                                                     | D1 in Main address 25 for Tx1, in Mai                                                                   | n address 24 for Tx2                        |         | 2        |       |       |
|                                                                                     | D2 in Main address 25 for Tx1, in Mai                                                                   | n address 24 for Tx2                        |         | 4        |       | 15    |
| RF Gain Control Binary Weights                                                      | D3 in Main address 25 for Tx1, in Mai                                                                   | n address 24 for Tx2                        |         | 8        |       | dВ    |
|                                                                                     | D4 in Main address 25 for Tx1, in Mai                                                                   | n address 24 for Tx2                        |         | 16       |       |       |
|                                                                                     | D5 in Main address 25 for Tx1, in Mai                                                                   | n address 24 for Tx2                        |         | 32       |       |       |
| Carrier Leakage                                                                     | Relative to -3dBm output power; wit<br>modem sine and cosine signal appl<br>band inputs                 | hout calibration by<br>ied to the I/Q base- |         | -40      |       | dBc   |
| Ty I/O Innut Impedance (DIIO)                                                       | Differential resistance                                                                                 |                                             |         | 25       |       | kΩ    |
| TX I/Q Input Impedance (RIIC)                                                       | Differential capacitance                                                                                |                                             |         | 1        |       | рF    |
|                                                                                     | 2.5 Multi abannal bandwidth                                                                             | 2.33MHz                                     |         | 0.5      |       | dB    |
|                                                                                     |                                                                                                         | 6.62MHz                                     |         | 45       |       |       |
|                                                                                     | 5MHz channel bandwidth                                                                                  | 3.33MHz                                     |         | 0.5      |       |       |
| Basaband Filter Rejection                                                           |                                                                                                         | 9.45MHz                                     |         | 45       |       |       |
| Daseband Filler Rejection                                                           | 7MHz channel bandwidth                                                                                  | 4.67MHz                                     |         | 0.5      |       |       |
|                                                                                     |                                                                                                         | 13.23MHz                                    |         | 45       |       |       |
|                                                                                     | 10MHz channel bandwidth                                                                                 | 6.67MHz                                     |         | 0.5      |       |       |
|                                                                                     |                                                                                                         | 18.9MHz                                     |         | 45       |       |       |
| Baseband Group Delay Ripple                                                         | 0 to 4.6MHz (BW = 10MHz)                                                                                |                                             |         | 10       |       | ns    |
| Baseband Input 1dB Gain<br>Compression or Expansion                                 | Sine and cosine signal applied to th inputs, 5MHz I/Q inputs                                            | e I/Q baseband                              |         | 0.5      |       | Vpeak |
| Isolation Between Tx Channel A<br>and Tx Channel B                                  |                                                                                                         |                                             |         | 45       |       | dB    |
| Maximum Gain Mismatch<br>Between Tx Channel A and Tx<br>Channel B over RF Frequency | 3.3GHz to 3.9GHz, single matching                                                                       | for entire band                             |         | ±2       |       | dB    |
| TRANSMITTER LO LEAKAGE AN<br>RECEIVER I-CHANNEL MULTIPL                             | ND I/Q CALIBRATION USING POWE<br>EXED OUTPUT                                                            | R DETECTOR: Tx I/                           | Q BASEE | BAND INF | OT TU |       |
| Output AC-Coupling, -3dB<br>Frequency                                               |                                                                                                         |                                             |         | 750      |       | kHz   |
| Baseband AC Amplifier Gain<br>Range                                                 | Measure from minimum gain (D5:D4<br>address 21) to maximum gain (D5:D<br>address 21)                    | 4 = 00 in Main<br>04 = 11 in Main           |         | 30       |       | dB    |

#### AC ELECTRICAL CHARACTERISTICS TABLE—Tx Mode (continued)

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{RF}$  = 3.601GHz,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz, ENABLE =  $\overline{CS}$  = high, TXRX = SCLK = DIN = low. Power matching at RF outputs using the *Typical Operating Circuit*. Lowpass filter is set to 10MHz RF channel BW; 90mV<sub>RMS</sub>, 1MHz sine and cosine signal applied to I and Q baseband inputs of transmitter (differential DC-coupled). Registers set to default settings and corresponding test mode, unless otherwise noted.) (Note 1)

| PARAMETER                       | CONDITIONS                                                                                                                                                                                                     | MIN | TYP | MAX | UNITS |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Ftone or 2Ftone Level at Output | Maximum - 2dB Tx gain (D5:D0 = 000010 in Main<br>address 25 for Tx1, in Main address 24 for Tx2), -25dBc<br>LO leakage, Ftone = 2MHz, and minimum AM detector<br>gain (D5:D4 = 00 in Main address 21) (Note 3) |     | -17 |     | dBm   |

#### AC ELECTRICAL CHARACTERISTICS TABLE—Frequency Synthesis

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, PLL loop bandwidth = 180kHz, and  $T_A$  = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                                 | PARAMETER CONDITIONS                                                                                                                 |     |                    |     |      |  |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|--|
| MAIN FREQUENCY SYNTHESIZE                                 | R                                                                                                                                    |     |                    |     |      |  |
| RF Channel Center Frequency<br>Range                      |                                                                                                                                      | 3.3 |                    | 3.9 | GHz  |  |
| Channel Center Frequency<br>Programming Minimum Step Size |                                                                                                                                      |     | 25                 |     | Hz   |  |
| Charge-Pump Comparison<br>Frequency                       |                                                                                                                                      | 19  | 44.8               |     | MHz  |  |
| Reference Frequency Range                                 |                                                                                                                                      | 19  | 44.8               | 80  | MHz  |  |
| Reference Frequency Input<br>Levels                       | AC-coupled to REF_OSC pin                                                                                                            | 0.8 |                    |     | VP-P |  |
| Reference Frequency Input                                 | Resistance (REF_OSC pin)                                                                                                             |     | 10                 |     | kΩ   |  |
| Impedance (RIIC)                                          | Capacitance (REF_OSC pin)                                                                                                            |     | 1                  |     | рF   |  |
|                                                           | D1:D0 = 00 in Local address 15                                                                                                       |     | 1                  |     |      |  |
| Values                                                    | D1:D0 = 01 in Local address 15                                                                                                       |     | 2                  |     |      |  |
|                                                           | D1:D0 = 10 in Local address 15                                                                                                       |     | 4                  |     |      |  |
| Closed-Loop Integrated Phase<br>Noise                     | Integrated phase noise from 200Hz to 5MHz                                                                                            |     | -38                |     | dBc  |  |
| Charge-Pump Output Current                                | On each differential side                                                                                                            |     | 0.8                |     | mA   |  |
|                                                           | fOFFSET = 0 to 1.8MHz                                                                                                                |     | -40                |     | dDa  |  |
|                                                           | foffset = 44.8MHz                                                                                                                    |     | -77                |     | UBC  |  |
| Turnaround LO Frequency Error                             | Relative to steady state; measured 35µs after Tx-Rx or Rx-Tx switching instant, and 4µs after any receiver gain changes              |     | ±50                |     | Hz   |  |
| Temperature Range over Which<br>VCO Maintains Lock        | Relative to the ambient temperature T <sub>A</sub> , as long as the VCO lock temperature range is within operating temperature range |     | T <sub>A</sub> ±40 |     | °C   |  |
|                                                           | TXRX = 0 at the CLKOUTEN rising edge                                                                                                 |     | 1                  |     |      |  |
| CLROUT Divider values                                     | TXRX = 1 at the CLKOUTEN rising edge                                                                                                 |     | 2                  |     |      |  |



### AC ELECTRICAL CHARACTERISTICS TABLE—Frequency Synthesis (continued)

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, PLL loop bandwidth = 180kHz, and  $T_A$  = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER           |             | CONDITIONS                                                | MIN | ТҮР  | MAX | UNITS |
|---------------------|-------------|-----------------------------------------------------------|-----|------|-----|-------|
| CLKOUT Output Swing | R= 10kΩ,    | D7:6 = 00 in Local address 9 with<br>44.8MHz clock output |     | 2.56 |     |       |
|                     | CLOAD = 5pF | D7:6 = 11 in Local address 9 with<br>22.4MHz clock output |     | 2.66 |     | VH-H  |

#### AC ELECTRICAL CHARACTERISTICS TABLE—Miscellaneous Blocks

(MAX2842 Evaluation Kit, V<sub>CC</sub> = 2.7V to 3.6V, REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, and T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER               | CO                           | NDITIONS                             | MIN   | TYP                      | MAX | UNITS |
|-------------------------|------------------------------|--------------------------------------|-------|--------------------------|-----|-------|
| PA BIAS VOLTAGE         |                              |                                      |       |                          |     |       |
| Output High Level       | 10mA source current          |                                      |       | V <sub>CC</sub> -<br>0.2 |     | V     |
| Output Low Level        | 10mA sink current            |                                      |       | 0.2                      |     | V     |
| Turn-On Time            | Excludes programmable 0.45µs | delay of 0 to 6.3µs in steps of      |       | 200                      |     | ns    |
| VCTCXO DAC              |                              |                                      |       |                          |     |       |
|                         | Source ourrept               | D5:D0 = 000000 in Main<br>address 29 | 0     |                          |     |       |
|                         | Source current               | D5:D0 = 111111 in Main<br>address 29 |       | 315                      |     | μΑ    |
| Maximum Output Voltage  |                              | · ·                                  |       | 2.4                      |     | V     |
| Step Size               |                              |                                      |       | 5                        |     | μA    |
| ON-CHIP TEMPERATURE SEN | SOR                          |                                      |       |                          |     |       |
|                         |                              | $T_A = +25^{\circ}C$                 |       | 10001                    |     |       |
| Digital Output Code     | through SPI                  | $T_A = +85^{\circ}C$                 | 11010 |                          |     |       |
|                         |                              | $T_A = -40^{\circ}C$                 |       | 00101                    |     |       |
| Temperature Step Size   |                              |                                      | 5     |                          | °C  |       |

### AC ELECTRICAL CHARACTERISTICS TABLE—Timing

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, PLL loop bandwidth = 180kHz, and  $T_A$  = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER              | SYMBOL | CONDIT                  | IONS                                | MIN | TYP | MAX | UNITS |
|------------------------|--------|-------------------------|-------------------------------------|-----|-----|-----|-------|
| SYSTEM TIMING          |        |                         |                                     |     |     |     |       |
| Channel Switching Time |        | Frequency error settles | Automatic VCO<br>sub-band selection |     | 2   |     | ms    |
|                        |        | to ±50Hz                | Manual VCO<br>sub-band selection    |     | 56  |     | μs    |

### AC ELECTRICAL CHARACTERISTICS TABLE—Timing (continued)

(MAX2842 Evaluation Kit,  $V_{CC}$  = 2.7V to 3.6V,  $T_A$  = +25°C,  $f_{LO}$  = 3.6GHz, REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, PLL loop bandwidth = 180kHz, and  $T_A$  = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                                                                         | SYMBOL         | CONDIT                                             | IONS                                   | MIN | TYP                  | MAX | UNITS |
|---------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------|----------------------------------------|-----|----------------------|-----|-------|
| Turnaround Time                                                                                   |                | Measured from TXRX rising or falling edge;         | Rx to Tx                               |     | 2                    |     | 110   |
|                                                                                                   |                | signal settling to within 0.5dB of steady state    | Tx to Rx                               |     | 2                    |     | μδ    |
| Tx Turn-On Time (From<br>Standby Mode)                                                            |                | Measured from ENABLE<br>settling to within 0.5dB ( | rising edge; signal<br>of steady state |     | 2                    |     | μs    |
| Tx Turn-Off Time (To Standby<br>Mode)                                                             |                | From ENABLE falling ec                             |                                        | 1   |                      | μs  |       |
| Rx Turn-On Time (From<br>Standby Mode)                                                            |                | Measured from ENABLE<br>settling to within 0.5dB ( | 2                                      |     |                      | μs  |       |
| Rx Turn-Off Time (To Standby<br>Mode)                                                             |                | From ENABLE falling ec                             |                                        | 1   |                      | μs  |       |
| 4-WIRE SERIAL PARALLEL INT                                                                        | TERFACE TI     | MING (See Figure 1)                                |                                        |     |                      |     |       |
| SCLK Rising Edge to $\overline{\text{CS}}$ Falling Edge Wait Time                                 | tcso           |                                                    |                                        |     | 6                    |     | ns    |
| Falling Edge of CS to Rising<br>Edge of First SCLK Time                                           | tCSS           |                                                    |                                        |     | 6                    |     | ns    |
| DIN to SCLK Setup Time                                                                            | tDS            |                                                    |                                        |     | 6                    |     | ns    |
| DIN to SCLK Hold Time                                                                             | tDH            |                                                    |                                        |     | 6                    |     | ns    |
| SCLK Pulse-Width High                                                                             | tCH            |                                                    |                                        |     | 6                    |     | ns    |
| SCLK Pulse-Width Low                                                                              | tCL            |                                                    |                                        |     | 6                    |     | ns    |
| Last Rising Edge of SCLK to<br>Rising Edge of <del>CS</del> or Clock to<br>Load Enable Setup Time | tCSH           |                                                    |                                        |     | 6                    |     | ns    |
| CS High Pulse Width                                                                               | tcsw           |                                                    |                                        |     | 45                   |     | ns    |
| Time Between Rising Edge of<br><u>CS</u> and the Next Rising Edge<br>of SCLK                      | tCS1           |                                                    |                                        |     | 6                    |     | ns    |
| Clock Frequency                                                                                   | fCLK           |                                                    |                                        |     |                      | 45  | MHz   |
| Rise Time                                                                                         | t <sub>R</sub> |                                                    |                                        |     | f <sub>CLK</sub> /10 |     | ns    |
| Fall Time                                                                                         | tF             |                                                    |                                        |     | fCLK/10              |     | ns    |
| SCLK Falling Edge to Valid DOUT                                                                   | tD             |                                                    |                                        |     | 12.5                 |     | ns    |

**Note 1:** MAX2842 ICs are production tested at T<sub>A</sub> = +25°C. Min/max limits at T<sub>A</sub> = -40°C and T<sub>A</sub> = +85°C are guaranteed by design and characterization. There is **no** power-on register settings self-reset. Recommended register settings must be loaded after V<sub>CC</sub> is applied.

**Note 2:** Loopback gain is production tested at V<sub>CC</sub> = 2.7V. Min/max limits over the supply voltage range are guaranteed by design and characterization.

**Note 3:** The LO leakage produces Ftone, while the I/Q imbalance produces 2Ftone at the baseband output of the power detector. The output Ftone increases by 1dB for 1dB increase of the LO leakage, provided that the output power remains constant. The same relationship applies for the sideband leakage (due to I/Q imbalance) and 2Ftone.

## **Typical Operating Characteristics**

 $(V_{CC} = 2.8V, T_A = +25^{\circ}C, f_{LO} = 3.6GHz, f_{REF} = REF_OSC$  frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at 50 $\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)



12

## Typical Operating Characteristics (continued)

(V<sub>CC</sub> = 2.8V, T<sub>A</sub> = +25°C, f<sub>LO</sub> = 3.6GHz, f<sub>REF</sub> = REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at  $50\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)



**MAX2842** 

FREQUENCY (MHz)

## **Typical Operating Characteristics (continued)**

 $(V_{CC} = 2.8V, T_A = +25^{\circ}C, f_{LO} = 3.6GHz, f_{REF} = REF_OSC$  frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at 50 $\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)











200ns/div

#### HISTOGRAM: Rx I/Q GAIN IMBALANCE



#### HISTOGRAM: Rx I/Q PHASE IMBALANCE



#### **HISTOGRAM: Rx STATIC DC OFFSET**





## **Typical Operating Characteristics (continued)**

 $(V_{CC} = 2.8V, T_A = +25^{\circ}C, f_{LO} = 3.6GHz, f_{REF} = REF_OSC$  frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at 50 $\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)



MAX2842

## **Typical Operating Characteristics (continued)**

-75dBc

26.5

3.9

-15dBc

 $(V_{CC} = 2.8V, T_A = +25^{\circ}C, f_{LO} = 3.6GHz, f_{REF} = REF_OSC$  frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at 50 $\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)



-70 -80

-90

0

2.65GHz/div

FREQUENCY (GHz)

-10

POUT (dBm)

0 10

**MAX2842** 

16

1.00

0.50

0

-60

-50 -40 -30 -20

MEAN = -49.9 dBc

SAMPLE SIZE = 3805

 $\mathsf{DEV} = 4.9\mathsf{dB}$ 

-85dBc

## 3.3GHz to 3.9GHz MIMO Wireless **Broadband RF Transceiver**

## **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = 2.8V, T<sub>A</sub> = +25°C, f<sub>LO</sub> = 3.6GHz, f<sub>REF</sub> = REF\_OSC frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at 50 $\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)

TxA TO TxB

TxB TO TxA

3500 3600

60

58

56

54

52

48

46

44

42

40

3300

3400

(dB)

SOLATION 50

-25dBc

**Tx ISOLATION vs. FREQUENCY** 

#### **Tx OUTPUT RETURN LOSS vs. FREQUENCY**



LO FREQUENCY vs. DIFFERENTIAL **TUNE VOLTAGE** 

HISTOGRAM: Tx SIDEBAND SUPPRESSION







**PHASE NOISE vs. OFFSET FREQUENCY** 

FREQUENCY (MHz)

3700

3800 3900



**CHANNEL-SWITCHING FREQUENCY SETTLING** (3.9GHz TO 3.3GHz. **MANUAL VCO SUB-BAND SELECTION)** 



**VCO GAIN vs. DIFFERENTIAL TUNE VOLTAGE** 



**CHANNEL-SWITCHING FREQUENCY SETTLING** (3.3GHz TO 3.9GHz,



## **Typical Operating Characteristics (continued)**

 $(V_{CC} = 2.8V, T_A = +25^{\circ}C, f_{LO} = 3.6GHz, f_{REF} = REF_OSC$  frequency = 44.8MHz,  $\overline{CS}$  = high, SCLK = DIN = low, ENABLE and TXRX logic inputs as per operating mode, RF BW = 10MHz, Tx output at 50 $\Omega$  unbalanced output of balun, using the MAX2842 Evaluation Kit.)





## \_\_\_\_\_Pin Description

| PIN | NAME       | FUNCTION                                                                                                                                                                               |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VCCRXLNA_B | Receiver B LNA Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                                |
| 2   | GNDRXLNA_B | Receiver B LNA Ground                                                                                                                                                                  |
| 3   | RXINB-     | Receiver B LNA Differential Input. Inputs are internally DC-coupled. Two external series capacitors                                                                                    |
| 4   | RXINB+     | and one shunt inductor match the inputs to 100 $\Omega$ differential.                                                                                                                  |
| 5   | ENABLE     | Mode Control Logic Input. See Table 1 for operating modes.                                                                                                                             |
| 6   | VCCTXPAD_A | Transmitter A Supply Voltage for Transmitter Power-Amplifier Driver. Bypass with a capacitor as close as possible to the pin.                                                          |
| 7   | TXOUTA-    | Transmitter A Power-Amplifier Driver Differential Output. The pins are internally DC-coupled. Two                                                                                      |
| 8   | TXOUTA+    | external series capacitors and one shunt inductor match the outputs to 100 $\Omega$ differential.                                                                                      |
| 9   | VCCTXMX_A  | Transmitter A Upconverter Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                     |
| 10  | PABIAS_A   | Transmit A External PA Bias Voltage Output                                                                                                                                             |
| 11  | CS         | Chip-Select Logic Input of 4-Wire Serial Interface (See Figure 1)                                                                                                                      |
| 12  | VCCTXMX_B  | Transmitter B Upconverter Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                     |
| 13  | PABIAS_B   | Transmit B External PA Bias Voltage Output                                                                                                                                             |
| 14  | VCCTXPAD_B | Transmitter B Supply Voltage for Transmitter Power-Amplifier Driver. Bypass with a capacitor as close as possible to the pin.                                                          |
| 15  | TXOUTB-    | Transmitter B Power-Amplifier Driver Differential Output. The pins are internally DC-coupled. Two                                                                                      |
| 16  | TXOUTB+    | external series capacitors and one shunt inductor match the outputs to $100\Omega$ differential.                                                                                       |
| 17  | DOUT       | Data Logic Output of 4-Wire Serial Interface (See Figure 1)                                                                                                                            |
| 18  | SCLK       | Serial-Clock Logic Input of 4-Wire Serial Interface (See Figure 1)                                                                                                                     |
| 19  | DIN        | Data Logic Input of 4-Wire Serial Interface (See Figure 1)                                                                                                                             |
| 20  | REF_DIG    | CMOS Logic Supply-Voltage Reference Input. Bypass with a capacitor as close as possible to the pin. It is tested at 2.7V and 3.6V. For 1.8V voltage support, contact the manufacturer. |
| 21  | CLKOUT     | Divided Reference Clock Output                                                                                                                                                         |
| 22  | Vcc_dig    | Digital Blocks Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                                |
| 23  | XTAL1      | Crystal Connection. (If the on-chip crystal oscillator is not used, leave this input unconnected.)                                                                                     |
| 24  | REF_OSC    | 44.8MHz Reference Clock Input or Crystal Connection. AC-couple a crystal or a reference clock to this analog input.                                                                    |
| 25  | XTAL_DAC   | Source Current DAC Output for VCTCXO                                                                                                                                                   |
| 26  | VCC_CP     | PLL Charge-Pump Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                               |
| 27  | CPOUT+     | Differential Charge-Pump Output. Connect the frequency synthesizer's loop filter between CPOUT+                                                                                        |
| 28  | CPOUT-     | and CPOUT- (see the Typical Operating Circuit).                                                                                                                                        |
| 29  | GNDVCO     | VCO Ground                                                                                                                                                                             |
| 30  | BYP_VCO    | On-Chip VCO Regulator Output Bypass. Bypass with a 1µF capacitor to GND. Do not connect other circuitry to this point.                                                                 |
| 31  | Vcc_vco    | VCO Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                                           |
| 32  | CLKOUTEN   | Logic Input to Enable CLKOUT                                                                                                                                                           |
| 33  | RSSI       | RSSI or Temperature Sensor Multiplexed Analog Output                                                                                                                                   |
| 34  | TXBBIB-    | Transmitter P. Passhand J. Channel Differential Inn:                                                                                                                                   |
| 35  | TXBBIB+    |                                                                                                                                                                                        |
| 36  | TXBBQB+    | Transmitter P. Passhand O. Channel Differential Incuts                                                                                                                                 |
| 37  | TXBBQB-    |                                                                                                                                                                                        |

### \_\_\_\_\_Pin Description (continued)

| PIN | NAME       | FUNCTION                                                                                                                                                                                                                       |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38  | VCC_BB     | Receiver Baseband Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                                                                     |
| 39  | RXBBIB-    | Receiver B Baseband I-Channel Differential Outputs. In Tx calibration mode, these pins are the LO                                                                                                                              |
| 40  | RXBBIB+    | leakage and sideband detector outputs.                                                                                                                                                                                         |
| 41  | RXBBQB-    | Receiver B Baseband Q-Channel Differential Outputs. In Tx calibration mode, these pins are the LO                                                                                                                              |
| 42  | RXBBQB+    | leakage and sideband detector outputs.                                                                                                                                                                                         |
| 43  | RXBBQA-    | Receiver A Baseband Q-Channel Differential Outputs. In Tx calibration mode, these pins are the LO                                                                                                                              |
| 44  | RXBBQA+    | leakage and sideband detector outputs.                                                                                                                                                                                         |
| 45  | RXBBIA-    | Receiver A Baseband I-Channel Differential Outputs. In Tx calibration mode, these pins are the LO                                                                                                                              |
| 46  | RXBBIA+    | leakage and sideband detector outputs.                                                                                                                                                                                         |
| 47  | TXBBIA-    | Transmitter & Reschand I Channel Differential Inputs                                                                                                                                                                           |
| 48  | TXBBIA+    |                                                                                                                                                                                                                                |
| 49  | TXBBQA+    | Transmitter & Reschand O. Channel Differential Inputs                                                                                                                                                                          |
| 50  | TXBBQA-    |                                                                                                                                                                                                                                |
| 51  | VCCMXR     | Receiver Downconverters Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                                                               |
| 52  | TXRX       | Mode Control Logic Input. See Table 1 for operating modes.                                                                                                                                                                     |
| 53  | VCCRXLNA_A | Receiver A LNA Supply Voltage. Bypass with a capacitor as close as possible to the pin.                                                                                                                                        |
| 54  | GNDRXLNA_A | Receiver A LNA Ground                                                                                                                                                                                                          |
| 55  | RXINA-     | Receiver A LNA Differential Input. Inputs are internally DC-coupled. Two external series capacitors                                                                                                                            |
| 56  | RXINA+     | and one shunt inductor match the inputs to $100\Omega$ differential.                                                                                                                                                           |
| _   | EP (GND)   | Exposed Paddle Ground. Internally connected to ground. Connect to a large ground plane for opti-<br>mum RF performance and enhanced thermal dissipation. Do not share with other pin grounds and<br>bypass capacitors' ground. |

#### Table 1. Operating Mode Table

|                                | MODE                                          | CONTROL       | LOGIC I     | NPUTS           |                    | CIRCUIT                  | BLOCK       | STATES       |                                 |
|--------------------------------|-----------------------------------------------|---------------|-------------|-----------------|--------------------|--------------------------|-------------|--------------|---------------------------------|
| MODE                           | SPI MAIN<br>REGISTER<br>22, D1:D0<br>(Note 1) | ENABLE<br>PIN | TXRX<br>PIN | CLKOUTEN<br>PIN | Rx PATH            | Tx PATH                  | PLL,<br>VCO | CLOCK<br>OUT | CALIBRATION<br>SECTIONS ON      |
| SHUTDOWN                       | 00                                            | 0             | 0           | 0               | Off                | Off                      | Off         | Off          | None                            |
| CLKOUT<br>(Note 2)             | 00                                            | 0             | 0           | 1               | Off                | Off                      | Off         | On           | None                            |
| STANDBY                        | 01                                            | 0             | 1           | Х               | Off                | Off<br>(Note 3)          | On          | On/Off       | None                            |
| Rx<br>(Note 4)                 | 01                                            | 1             | 1           | Х               | On                 | Off                      | On          | On/Off       | None                            |
| Tx<br>(Note 5)                 | 01                                            | 1             | 0           | Х               | Off                | On                       | On          | On/Off       | None                            |
| Tx Calibration<br>(Notes 6, 7) | 11                                            | 1             | 0           | Х               | Off                | On (except<br>PA driver) | On          | On/Off       | AM detector +<br>Rx I/Q buffers |
| Rx Calibration                 | 11                                            | 1             | 1           | Х               | On<br>(except LNA) | On (except<br>PA driver) | On          | On/Off       | Loopback                        |

X = Don't care.

Note 1: State "10" of SPI Main register 22, D1:D0 is the same as state "00" but not tested, and therefore should not be used.

**Note 2:** CLKOUT signal is active independent of the states of SPI register 22, D1:D0. Clock divide ratio and on-chip crystal oscillator are configured by different pins during power-up or rising edge of CLKOUTEN pin. See the *Clock-Out Only Mode* section in the *Detailed Description* for details.

Note 3: PA bias blocks may be selectively enabled in all modes except SHUTDOWN and CLKOUT.

Note 4: Set Main register 0, D5 = 1 to enable both RxA and RxB. Set Main register 0, D5 = 0 to enable only RxA.

Note 5: Set Main register 22, D2 = 1 to enable both TxA and TxB. Set Main register 22, D2 = 0 to enable only TxA.

Note 6: Set SPI Main register 6, D9 = 1 to mux AM detector output to RXBB\_ pins.

Note 7: Set SPI Main register 22, D3 = 1 to calibrate TxA; set Main register 22, D3 = 0 to calibrate TxB.

#### **Detailed Description**

#### Modes of Operation

The modes of operation for the MAX2842 are shutdown, clock-out, standby, Tx, Rx, Tx calibration, and Rx calibration. See Table 1 for a summary of the modes of operation. The logic input pins—TXRX (pin 52) and ENABLE (pin 5)—control the various modes.

#### Shutdown Mode

Current drain is the minimum possible with the supply voltages applied. All circuit blocks are powered down, except the 4-wire serial bus and its internal programmable registers. If the digital supply voltage is applied at the V<sub>CCDIG</sub> pin, the registers may be loaded.

#### Clock-Out Only Mode

Only the clock-out signal is active on the CLKOUT pin. The clock output divider is also functional. The rest of the transceiver is powered down. The reference and CLKOUT can be configured by different pins (ENABLE, TXRX, DIN, and  $\overline{CS}$ ) at the rising edge of the CLKOUTEN pin. After the rising edge of the CLKOUTEN pin, all logic pins will not change the state of the crystal oscillator and CLKOUT signal. Table 2 summarizes how different parameters are configured.

For operation that does **not** need CLKOUT to be available, the reference buffer/crystal oscillator can be configured at the CLKOUTEN rising edge. The CLKOUT signal can then be disabled by applying CLKOUTEN = "0."

#### Standby Mode

PLL, VCO, and LO Gen blocks are generally on, so that Tx or Rx modes can be quickly enabled from this mode. These and other blocks may be selectively enabled or disabled in this mode. CLKOUT is enabled using the CLKOUTEN pin.



Table 2. CLKOUT Divide Ratio, Crystal Oscillator/Reference Buffer, and Oscillator Bias Selection During CLKOUTEN Pin Rising Edge\*

| PIN                                                     | LEVEL | SELECT                             | NOTE                        |
|---------------------------------------------------------|-------|------------------------------------|-----------------------------|
| TXRX at                                                 | 0     | Divide-by-1                        | _                           |
| CLKOUTEN Rising Edge                                    | 1     | Divide-by-2                        | _                           |
| ENABLE at                                               | 0     | Disable on-chip crystal oscillator | Works as a reference buffer |
| CLKOUTEN Rising Edge                                    | 1     | Enable on-chip crystal oscillator  | —                           |
|                                                         |       | 40MHz                              | $50\Omega$ max              |
| CS, DIN at CLKOUTEN Rising                              |       | 38.4MHz                            | $50\Omega$ max              |
| Edge (Unly Needed When<br>Crystal Oscillator Is Active) |       | 52MHz                              | $50\Omega$ max              |
| Grystal Oscillator is Active)                           |       | 44.8MHz                            | $50\Omega$ max              |

\*The above selection cannot be programmed through SPI.

#### Rx Mode

All Rx circuit blocks are powered on and active. The antenna signal is applied; RF is downconverted, filtered, and buffered at the Rx baseband I and Q outputs. The slow-charging Tx circuits are in a precharged "idle-off" state for fast Rx-to-Tx turnaround time. CLKOUT is enabled using the CLKOUTEN pin.

#### Tx Mode

All Tx circuit blocks are powered on. The external PA is powered on after a programmable delay. The Tx driver amplifier is ramped from the low-gain state (minimum RF output) to the programmed high-gain state. The slowcharging Rx circuits are in a precharged "idle-off" state for fast Tx-to-Rx turnaround time. CLKOUT is enabled using the CLKOUTEN pin.

**Tx Calibration Mode** All Tx circuit blocks except the PA driver and external PA are powered on and active. The AM detector and receiver I/Q channel buffers are also on, along with multipexers in the receiver side to route this AM detector's signal to each I and Q differential line. The output of the Tx VGA is fed to the AM detector, so the PA driver gain steps will not affect this calibration signal path gain. CLKOUT is enabled using the CLKOUTEN pin.

#### **Rx Calibration Mode**

Part of the Rx and Tx circuit blocks, except the LNA and PA driver, are powered on and active. The transmitter I/Q input signal is upconverted to RF, and at the output of the Tx gain control (VGA) it is fed to the receiver at the input of the downconverter. Either or both of the two receiver channels can be connected to the transmitter and powered on. The I/Q lowpass filters are not present in the

MICROWIRE is a trademark of National Semiconductor Corp.

transmitter signal path (they are bypassed). The PA driver gain steps (part of the Tx gain control range) are not intended to affect the loopback signal level. CLKOUT is enabled using the CLKOUTEN pin.

#### Power-On Sequences

To ensure proper operation from power-down, the user needs to:

- 1) Enable the crystal oscillator, and wait at least 2ms.
- Program the IC into standby mode and wait 2ms for frequency acquisition (56µs if manual VCO sub-band selection is used).
- 3) Program the IC into Rx or Tx mode for normal operation.
- 4) In Rx mode, the user needs to first trigger automatic DC calibration with SPI and wait 5µs for settling.

#### **Programmable Registers** and 4-Wire SPI Interface

The MAX2842 includes 55 programmable 16-bit registers. There are 32 Main registers and 23 Local registers. The most significant bit (MSB) is the read/write selection bit (R/W in Figure 1). The next 5 bits are a register address (A4:A0 in Figure 1). The 10 least significant bits (LSBs) are register data (D9:D0 in Figure 1). Register data is loaded through the 4-wire SPI/MICROWIRE<sup>TM</sup>-compatible serial interface. The MSB of data at the DIN pin is shifted in first and is framed by CS. When CS is low, the clock is active, and input data is shifted at the rising edge of the clock at the SCLK pin. At the CS rising edge, the 10-bit data bits are latched into the register selected by the address bits. See Figure 1. To support more than a 32-register address using a 5-bit wide address word, the bit 9 of address 0 is used to select whether the 5-bit





Figure 1. 4-Wire SPI Serial-Interface Timing Diagram

address word is applied to the main address or local address. The register values are preserved in shutdown mode as long as the power-supply voltage is maintained. There is **no** guaranteed power-on SPI register self-reset functionality in the MAX2842; the user must program all register values after power-up. During the read mode, register data selected by the address bits is shifted out to the DOUT pin at the falling edges of the clock.

### **SPI** Register Definition

All values in register definition tables are typical numbers. The MAX2842 SPI does not have a power-ondefault self-reset feature; the user must program all SPI addresses for normal operation. Prior to the use of any untested settings, contact the factory.

| REGISTER | WRITE/READ AND<br>ADDRESS |       | DATA                  |                         |                    |           |           |                   |       |                    |             |    |         |
|----------|---------------------------|-------|-----------------------|-------------------------|--------------------|-----------|-----------|-------------------|-------|--------------------|-------------|----|---------|
|          | MAIN0<br>D9               | A4:A0 | WRITE/<br>READ        | D9                      | D8                 | D7        | D6        | D5                | D4    | D3                 | D2          | D1 | D0      |
| Main0    | 0                         | 00000 | W/R                   | SPI_<br>program_<br>sel | RSSI_<br>Rxsel_SPI | RSSI_MUX* | RESERVED  | MIMO_<br>mode_sel | ts_en | ts_adc_<br>trigger | FT[1:0]     |    | LNAband |
|          |                           |       | Default               | 0                       | 1                  | 0         | 0         | 1                 | 0     | 0                  | 1           | 1  | 0       |
| Main1    | 0                         | 00001 | Default               | 0                       | 0                  | 0         | 0         | 0                 | 0     | 0                  | 0           | 0  | 0       |
| Main2    | 0 00010                   | W/R   | dccal_<br>word_sel_A* | RESERVED                |                    |           | VGA1[4:0] |                   |       | L                  | NA1_GAIN[2: | 0] |         |
|          |                           | 00010 | Default               | 0                       | 1                  | 1         | 1         | 1                 | 1     | 1                  | 0           | 0  | 0       |

#### Table 3. MAX2842 Register Summary



**MAX2842** 

## Table 3. MAX2842 Register Summary (continued)

|          | WRI         | TE/READ | AND            | DATA                 |                    |          |            |             |                   |                   |                 |             |          |
|----------|-------------|---------|----------------|----------------------|--------------------|----------|------------|-------------|-------------------|-------------------|-----------------|-------------|----------|
| PECISTER |             | ADDRESS | 6              |                      |                    |          |            | DA          |                   |                   |                 |             |          |
| REGISTER | MAIN0<br>D9 | A4:A0   | WRITE/<br>READ | D9                   | D8                 | D7       | D6         | D5          | D4                | D3                | D2              | D1          | D0       |
| Main3    | 0           | 00010   | W/R            | dccal_<br>word_sel_B | RESERVED           |          |            | VGA2[4:0]   |                   |                   | L               | NA2_GAIN[2: | 0]       |
|          |             |         | Default        | 0                    | 1                  | 1        | 1          | 1           | 1                 | 1                 | 0               | 0           | 0        |
|          |             | 00100   | W/R            | RESERVED             | RESERVED           | RESERVED | RESERVED   | RESERVED    | RESERVED          | RESERVED          | lclkdiv*        | RESERVED    | RESERVED |
| Iviain4  | 0           | 00100   | Default        | 0                    | 0                  | 0        | 1          | 0           | 0                 | 1                 | 1               | 0           | 0        |
| Main5    | 0           | 00101   | Default        | 1                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Maine    | 0           | 00110   | W/R            | sel_In1_In2          | RESERVED           | RESERVED | RESERVED   | RESERVED    | RESERVED          | RESERVED          | RESERVED        | RESERVED    | RESERVED |
| Maine    | 0           | 00110   | Default        | 0                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main7    | 0           | 00111   | W/R            | gain_<br>cntrl_2RX   | RESERVED           | RESERVED | RESERVED   | RESERVED    | RESERVED          | RESERVED          | RESERVED        | RESERVED    | RESERVED |
|          |             |         | Default        | 0                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main8    | 0           | 01000   | Default        | 0                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main9    | 0           | 01001   | Default        | 1                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main10   | 0           | 01010   | W/R            | dccal_<br>auto_en    | RESERVED           | RESERVED | RESERVED   | RESERVED    | RESERVED          | RESERVED          | RESERVED        | RESERVED    | RESERVED |
|          |             |         | Default        | 0                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main11   | 0           | 01011   | Default        | 0                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main12   | 0           | 01100   | Default        | 0                    | 1                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main13   | 0           | 01101   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main14   | 0           | 01110   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main15   | 0           | 01111   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main16   | 0           | 10000   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main17   | 0           | 10001   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main18   | 0           | 10010   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main19   | 0           | 10011   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main20   | 0           | 10100   | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
|          |             |         | W              | RESERVED             | RESERVED           | RESERVED | RESERVED   | TXCAL_C     | GAIN[1:0]         | RESERVED          | RESERVED        | RESERVED    | RESERVED |
| Main21   | 0           | 10101   | R              |                      | DIE_ID[2:0]        |          | RE         | VISION_ID[2 | :0]               |                   |                 |             |          |
|          |             |         | Default        | 0                    | 0                  | 1        | 1          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main22   | 0           | 10110   | W/R            | RESERVED             | RESERVED           | D        | OUT_SEL[2: | D]          | DOUT_<br>CSB_SEL* | TX_AMD_<br>SEL    | TX_MIMO_<br>SEL | CAL_SPI     | EN_SPI   |
|          |             |         | Default        | 0                    | 0                  | 0        | 0          | 0           | 0                 | 0                 | 1               | 0           | 0        |
| Main23   | 0           | 10111   | Default        | 0                    | 0                  | 1        | 0          | 0           | 0                 | 0                 | 0               | 0           | 0        |
| Main24   | 0           | 11000   | W/R            | PABIAS_<br>VMODE_B   | PABIAS_<br>TX_EN_B | RESERVED | RESERVED   |             |                   | TXGAIN_           | SPI_B[5:0]      |             |          |
|          |             |         | Default        | 1                    | 0                  | 0        | 0          | 1           | 1                 | 1                 | 1               | 1           | 1        |
| Main25   | 0           | 11001   | W/R            | PABIAS_<br>VMODE_A   | PABIAS_<br>TX_EN_A | RESERVED | RESERVED   |             |                   | TXGAIN_SPI_A[5:0] |                 |             |          |
|          |             |         | Default        | 1                    | 0                  | 0        | 0          | 1           | 1                 | 1                 | 1               | 1           | 1        |

## Table 3. MAX2842 Register Summary (continued)

|           | WRITE/READ AND |         |                |                  |                 |                         | DA        | ТА       |                 |          |             |          |          |   |
|-----------|----------------|---------|----------------|------------------|-----------------|-------------------------|-----------|----------|-----------------|----------|-------------|----------|----------|---|
| REGISTER  |                | ADDRESS | 3              |                  | 1               |                         | 1         |          | 1               |          |             |          |          |   |
|           | MAIN0<br>D9    | A4:A0   | WRITE/<br>READ | D9               | D8              | D7                      | D6        | D5       | D4              | D3       | D2          | D1       | D0       |   |
|           | W/F            |         | W/R            |                  | 1               | 1                       | 1         | SYN_COM  | VFIG0[9:0]      |          | 1           | 1        |          |   |
| Main26    | 0              | 11010   | Default        | 0                | 1               | 0                       | 1         | 0        | 1               | 0        | 1           | 0        | 1        |   |
| Mai: 07   |                |         | W/R            |                  |                 |                         |           | SYN_CON  | FIG0[19:10]     |          |             |          |          |   |
| IVIAIN27  | 0              |         | Default        | 0                | 1               | 0                       | 1         | 0        | 1               | 0        | 1           | 0        | 1        |   |
| Main28    | 0              | 11100   | W/R            | VAS_<br>TRIG_EN* |                 | 1                       | 1         | SYI      | N_CONFIG1[      | 8:0]     | 1           | 1        |          |   |
|           |                |         | Default        | 1                | 0               | 0                       | 1         | 1        | 1               | 0        | 1           | 0        | 0        |   |
| Main29    | 0              | 11101   | W/R            | RESERVED         | RESERVED        |                         |           |          | XTAL_TU         | JNE[7:0] |             |          |          |   |
| IVIAIII20 |                |         | Default        | 1                | 0               | 0                       | 0         | 0        | 0               | 0        | 0           | 0        | 0        |   |
| Main30    | 0 11110        |         | w              | LOGEN_E          | 3AND[1:0]       | VAS_<br>RELOCK_<br>SEL* | VAS_MODE  |          |                 | VAS_S    | PI[5:0]     |          |          |   |
|           |                |         | R              |                  | \<br>\          | AS_ADC[2:0              | )]        |          | 1               | VCO_B    | SW[5:0]     | 1        | r        |   |
|           |                |         | Default        | 0                | 1               | 0                       | 1         | 0        | 1               | 1        | 1           | 1        | 1        |   |
| Main31    | 0              | 11111   | Default        | 1                | 1               | 1                       | 1         | 0        | 1               | 0        | 1           | 0        | 0        |   |
| Local1    | 1              | 00001   | Default        | 1                | 0               | 0                       | 0         | 0        | 0               | 0        | 0           | 0        | 0        |   |
| Local2    | 1              | 00010   | Default        | 0                | 0               | 0                       | 0         | 0        | 0               | 0        | 0           | 0        | 1        |   |
| Local3    | 1              | 00011   | Default        | 1                | 0               | 1                       | 0         | 0        | 1               | 1        | 0           | 1        | 0        |   |
| Local4    | 1              | 00100   | Default        | 0                | 1               | 0                       | 0         | 0        | 0               | 0        | 0           | 1        | 0        |   |
| Local5    | 1              | 00101   | Default        | 0                | 1               | 1                       | 0         | 1        | 1               | 0        | 0           | 0        | 0        |   |
| Local6    | 1              | 00110   | Default        | 0                | 0               | 1                       | 0         | 0        | 0               | 0        | 0           | 0        | 0        |   |
|           |                | 00111   | W              | RESERVED         | RESERVED        | RESERVED                | RESERVED  | RESERVED |                 |          |             |          |          |   |
| Local7    | 7 1 00111      |         | R              | RESERVED         | RESERVED        | RESERVED                | RESERVED  | RESERVED |                 |          | ts_adc[4:0] |          |          |   |
|           |                |         | Default        | 0                | 0               | 0                       | 0         | 0        | 0               | 0        | 0           | 0        | 0        |   |
| Local8    | 1              | 01000   | Default        | 1                | 0               | 0                       | 0         | 0        | 0               | 0        | 1           | 0        | 1        |   |
| Local9    | 1              | 01001   | W/R            | RESERVED         | XTAL_<br>DAC_EN | CLKOUT                  | _DRV[1:0] | RESERVED | RESERVED        | RESERVED | RESERVED    | RESERVED | RESERVED |   |
|           |                |         | Default        | 1                | 0               | 0                       | 0         | 0        | 0               | 1        | 1           | 1        | 1        |   |
| Local10   | 1              | 01010   | Default        | 0                | 0               | 0                       | 1         | 0        | 0               | 1        | 0           | 1        | 1        |   |
| Local11   | 1              | 01011   | Default        | 0                | 0               | 0                       | 0         | 0        | 1               | 0        | 0           | 0        | 0        |   |
| Local12   | 1              | 01100   | Default        | 0                | 0               | 1                       | 0         | 0        | 0               | 0        | 0           | 0        | 0        |   |
| Local13   | 1              | 01101   | Default        | 0                | 0               | 0                       | 0         | 0        | 0               | 0        | 0           | 0        | 0        |   |
| Local14   | 1              | 01110   | W/R            | RESERVED         | RESERVED        | RESERVED                | RESERVED  | RESERVED | PADAC_<br>DIVH* |          | PADAC_      | DLY[3:0] |          |   |
|           |                |         | Default        | 0                | 0               | 1                       | 0         | 1        | 1               | 0        | 0           | 1        | 1        |   |
| Local15   | 1              | 01111   | W/R            | RESERVED         | RESERVED        | RESERVED                | RESERVED  | RESERVED | LOGEN_<br>2GM   | RESERVED | RESERVED    | REF_D    | IV[1:0]  |   |
|           |                |         |                | Default          | 1               | 1                       | 0         | 1        | 0               | 0        | 0           | 1        | (        | ) |

**MAX2842** 

## Table 3. MAX2842 Register Summary (continued)

|          | WRITE/READ AND |         | DATA    |                     |                 |          |          |          |          |          |          |          |          |
|----------|----------------|---------|---------|---------------------|-----------------|----------|----------|----------|----------|----------|----------|----------|----------|
| REGISTER | MAINO          | A4.40   | WRITE/  |                     | De              | DZ       | De       | DE       | D4       | D2       | Da       | D1       | DO       |
|          | D9             | A4:AU   | READ    | D9                  | 00              | 07       | 00       | 05       | 04       | D3       | 02       | וע       | DU       |
| Local16  | 1 10000        | 10000   | W/R     | VAS_VCO_<br>READOUT | DIE_ID_<br>READ | RESERVED |
|          |                | Default | 0       | 1                   | 0               | 0        | 0        | 0        | 0        | 0        | 0        | 0        |          |
| Local17  | 1              | 10001   | Default | 0                   | 0               | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 0        |
| Local18  | 1              | 10010   | Default | 0                   | 0               | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Local19  | 1              | 10011   | Default | 0                   | 0               | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Local20  | 1              | 10100   | Default | 0                   | 0               | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Local21  | 1              | 10101   | Default | 0                   | 0               | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Local26  | 1              | 11010   | Default | 0                   | 0               | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 1        |
| Local27  | 1              | 11011   | Default | 0                   | 0               | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 1        |

\*These bits are not production tested. For functionality support, contact the manufacturer.

## Table 4. Main Address 0 (A4:A0 = 00000)

| BIT NAME        | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                  |
|-----------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI_program_sel | D9                         | Select to program main or local registers for each address except for address 0.<br>0 = Program main registers (default)<br>1 = Program local registers                                      |
| RSSI_RXsel_SPI  | D8                         | Select RSSI input.<br>0 = Select input from RxB<br>1 = Select input from RxA (default)                                                                                                       |
| RSSI_MUX        | D7                         | <ul> <li>RSSI pin output mux. This bit is not production tested. For functionality support, contact the manufacturer.</li> <li>0 = RSSI (default)</li> <li>1 = Temperature sensor</li> </ul> |
| RESERVED        | D6                         | Reserved bits-set to default                                                                                                                                                                 |
| MIMO_mode_sel   | D5                         | Rx MIMO mode selection.<br>0 = Only RxA is active<br>1 = Both RxA and RxB are active (default)                                                                                               |
| ts_en           | D4                         | Temperature sensor comparator and clock enable.<br>0 = Disable (default)<br>1 = Enable                                                                                                       |
| ts_adc_trigger  | D3                         | Temperature sensor ADC trigger.<br>0 = Not trigger ADC read-out (default)<br>1 = Trigger ADC read-out. ADC is disabled automatically after read-out finishes.                                |
| FT[1:0]         | D2:D1                      | LPF RF bandwidth.<br>00 = 3.5MHz<br>01 = 5.0MHz<br>10 = 7.0MHz<br>11 = 10.0MHz (default)                                                                                                     |
| LNAband         | DO                         | Select center frequency of LNA output LC tank.LNAband = 03.3GHz~3.6GHz (default)LNAband = 13.6GHz~3.9GHz                                                                                     |

### Table 5. Main Address 2 (A4:A0 = 00010, Main Address 0 D9 = 0)

| BIT NAME         | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                                                    |
|------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dccal_word_sel_A | D9                         | Select which VGA DC offset word to use for RxA. This bit is not production tested.<br>For functionality support, contact the manufacturer.<br>0 = Use VGA DC offset word 1 (default)<br>1 = Use VGA DC offset word 2                                                           |
| RESERVED         | D8                         | Reserved bits-set to default                                                                                                                                                                                                                                                   |
| VGA1[4:0]        | D7:D3                      | Set attenuation in RxA VGA.<br>00000 = Minimum gain<br>00001 = Minimum gain + 1dB<br><br>11111 = Maximum gain (default)                                                                                                                                                        |
| LNA1_GAIN[2:0]   | D2:D0                      | RxA LNA gain-setting SPI controls.<br>000 = Maximum gain (default)<br>001 = -8dB from maximum gain<br>010 = -16dB from maximum gain<br>011 = -24dB from maximum gain<br>100 = Not tested<br>101 = Not tested<br>110 = -32dB from maximum gain<br>111 = -40dB from maximum gain |

## Table 6. Main Address 3 (A4:A0 = 00011, Main Address 0 D9 = 0)

| BIT NAME         | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                    |
|------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dccal_word_sel_B | D9                         | Select which VGA DC offset word to use for RxB. This bit is not production tested.<br>For functionality support, contact the manufacturer.<br>0 = Use VGA DC offset word 1 (default)<br>1 = Use VGA DC offset word 2                           |
| RESERVED         | D8                         | Reserved bits—set to default                                                                                                                                                                                                                   |
| VGA2[4:0]        | D7:D3                      | Set attenuation in RxB VGA.<br>00000 = Minimum gain<br>00001 = Minimum gain + 1dB<br><br>11111 = Maximum gain (default)                                                                                                                        |
| LNA2_GAIN[2:0]   | D2:D0                      | RxB LNA gain-setting SPI controls.000 = Maximum gain (default)001 = -8dB from maximum gain010 = -16dB from maximum gain011 = -24dB from maximum gain100 = Not tested101 = Not tested110 = -32dB from maximum gain111 = -40dB from maximum gain |

## Table 7. Main Address 4 (A4:A0 = 00100, Main Address 0 D9 = 0)

| BIT NAME | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                                                                         |
|----------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESERVED | D9:3                       | Reserved bits—set to default                                                                                                                                                                                                                                                                        |
| iclkdiv  | D2                         | <ul> <li>VGA DC offset calibration internal clock to external clock divide ratio. This bit is not production tested. For functionality support, contact the manufacturer.</li> <li>0 = /1 (reference clock at or near 20MHz)</li> <li>1 = /2 (reference clock at or near 40MHz, default)</li> </ul> |
| RESERVED | D1:D0                      | Reserved bits—set to default                                                                                                                                                                                                                                                                        |

## Table 8. Main Address 6 (A4:A0 = 00110, Main Address 0 D9 = 0)

| BIT NAME    | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                          |
|-------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|
| sel_In1_In2 | D9                         | RXBBI_+/- and RXBBQ_+/- pin output select.<br>0 = Select Rx VGA output (default)<br>1 = Select Tx AM detector output |
| RESERVED    | D8:D0                      | Reserved bits—set to default                                                                                         |

### Table 9. Main Address 7 (A4:A0 = 00111, Main Address 0 D9 = 0)

| BIT NAME       | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                              |
|----------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| gain_cntrl_2RX | D9                         | Select whether gain control word 1 in Main address 2 applies to both RxA and RxB, or to RxA only.<br>0 = Separate gain control is used (default)<br>1 = Gain of both RxA and RxB are controlled by gain word 1 (D7:D0) in Main address 2 |
| RESERVED       | D8:D0                      | Reserved bits-set to default                                                                                                                                                                                                             |

#### Table 10. Main Address 10 (A4:A0 = 01010, Main Address 0 D9 = 0)

| BIT NAME      | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                             |
|---------------|----------------------------|-----------------------------------------------------------------------------------------|
| dccal_auto_en | D9                         | Auto DC calibration trigger.<br>0 = No change (default)<br>1 = Triggers autocalibration |
| RESERVED      | D8:D0                      | Reserved bits-set to default                                                            |

### Table 11. Main Address 21 (A4:A0 = 10101, Main Address 0 D9 = 0)

| BIT NAME                            | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                               |
|-------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| DIE_ID[2:0]<br>(readback only)      | D9:D7                      | Read die ID at Main address 21 D9:D7.<br>Active when DIE_ID_READ (Main address 16 D8) = 1.<br>011 = MAX2842                               |
| REVISION_ID[2:0]<br>(readback only) | D6:D4                      | Read revision ID at Main address 21 D6:D4.<br>Active when DIE_ID_READ (Main address 16 D8) = 1.<br>000 = Pass1<br>001 = Pass2<br>         |
| TXCAL_GAIN[1:0]                     | D5:D4                      | Tx AM detector baseband gain control.<br>00 = Minimum gain (default)<br>01 = Minimum + 10dB<br>10 = Minimum + 20dB<br>11 = Minimum + 30dB |
| RESERVED                            | D3:D0                      | Reserved bits—set to default                                                                                                              |

## Table 12. Main Address 22 (A4:A0 = 10110, Main Address 0 D9 = 0)

| BIT NAME      | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                                    |  |  |  |  |
|---------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RESERVED      | D9:D8                      | Reserved bits—set to default                                                                                                                                                                                                                                   |  |  |  |  |
| DOUT_SEL[2:0] | D7:D5                      | DOUT pin output mux select.<br>If Local address 9 D4 = 0:<br>000 = SPI output (default)<br>001 = PLL lock detect. Valid when Local address 11 D3:D1 = 000.<br>010 = VAS test output by Main address 31 D9:D6                                                   |  |  |  |  |
| DOUT_CSB_SEL  | D4                         | DOUT pin three-state control. This bit is not production tested. For functionality support, contact the manufacturer.<br>$0 = DOUT$ pin is independent on $\overline{CS}$ pin (default)<br>$1 = DOUT$ pin is three-state when $\overline{CS}$ is high          |  |  |  |  |
| TX_AMD_SEL    | D3                         | AM detector mux selection bit. Active when Tx calibration is on.<br>0 = Connect TxA to the AM detector circuitry (default)<br>1 = Connect TxB to the AM detector circuitry<br>If Tx calibration is off, the AM detector is disconnected from both TxA and TxB. |  |  |  |  |
| TX_MIMO_SEL   | D2                         | Tx MIMO mode selection.<br>0 = TxA is the only active transmitter<br>1 = Both TxB and TxA are active (default)                                                                                                                                                 |  |  |  |  |
| CAL_SPI       | D1                         | Rx/Tx calibration mode enable.<br>0 = Normal operation (default)<br>1 = Calibration mode                                                                                                                                                                       |  |  |  |  |
| EN_SPI        | D0                         | Chip-enable bit. Logic AND with pin ENABLE to enable/disable the whole chip<br>except the crystal oscillator and CLKOUT pin buffer.<br>0 = Disable (default)<br>1 = Enable                                                                                     |  |  |  |  |

**MAX2842** 

### Table 13. Main Address 24 (A4:A0 = 11000, Main Address 0 D9 = 0)

| BIT NAME          | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                             |
|-------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PABIAS_VMODE_B    | D9                         | PA bias voltage-mode output select of TxB. Active when TxB PA bias is on.<br>0 = Logic 0 output—set the output to GND<br>1 = Logic 1 output—set the output to V <sub>CC</sub> (default)<br>The output logics are swapped when TxB PA bias is off.       |
| PABIAS_TX_EN_B    | D8                         | <ul> <li>TxB PA bias Tx enable. Enable TxB PA bias during TxB transmission.</li> <li>Turn-on delay is controlled by PADAC_DLY[3:0] (Local address 14 D3:D0).</li> <li>0 = Disable (default)</li> <li>1 = Enable when the TxB is transmitting</li> </ul> |
| RESERVED          | D7:D6                      | Reserved bits—set to default                                                                                                                                                                                                                            |
| TXGAIN_SPI_B[5:0] | D5:D0                      | TxB VGA SPI gain control.<br>000000 = Minimum attenuation<br><br>111111 = Maximum attenuation (default)                                                                                                                                                 |

#### Table 14. Main Address 25 (A4:A0 = 11001, Main Address 0 D9 = 0)

| BIT NAME          | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                          |  |
|-------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PABIAS_VMODE_A    | D9                         | PA bias voltage-mode output select of TxA.<br>Active when TxA PA bias is on.<br>0 = Logic 0 output—set the output to GND<br>1 = Logic 1 output—set the output to V <sub>CC</sub> (default)<br>The output logics are swapped when TxA PA bias is off. |  |
| PABIAS_TX_EN_A    | D8                         | TxA PA bias Tx enable. Enable TxA PA bias during TxA transmission.<br>Turn-on delay is controlled by PADAC_DLY[3:0] (Local address 14 D3:D0).<br>0 = Disable (default)<br>1 = Enable when TxA is transmitting                                        |  |
| RESERVED          | D7:D6                      | Reserved bits—set to default                                                                                                                                                                                                                         |  |
| TXGAIN_SPI_A[5:0] | D5:D0                      | TxA VGA SPI gain control.<br>000000 = Minimum attenuation<br><br>111111 = Maximum attenuation (default)                                                                                                                                              |  |

#### Table 15. Main Address 26 (A4:A0 = 11010, Main Address 0 D9 = 0)

| BIT NAME         | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                      |  |
|------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SYN_CONFIG0[9:0] | D9:D0                      | Synthesizer 20-bit fractional divide ratio bit [9:0]. Combine with Main address 27 D9:D0 to form the whole fractional word. Default = 0101010101 |  |

#### Table 16. Main Address 27 (A4:A0 = 11011, Main Address 0 D9 = 0)

| BIT NAME           | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                        |  |
|--------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SYN_CONFIG0[19:10] | D9:D0                      | Synthesizer 20-bit fractional divide ratio bit [19:10]. Combine with Main address 26 D9:D0 to form the whole fractional word. Default = 0101010101 |  |

## Table 17. Main Address 28 (A4:A0 = 11100, Main Address 0 D9 = 0)

| BIT NAME         | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                                                                     |  |
|------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VAS_TRIG_EN      | D9                         | <ul> <li>VAS triggering by Main address 26 enable (see below description). This bit production tested. For functionality support, contact the manufacturer.</li> <li>0 = Disable for small frequency adjustment (i.e., ~100kHz).</li> <li>1 = Enable for channel switching (default)</li> </ul> |  |
| SYN_CONFIG1[8:0] | D8:D0                      | Synthesizer 9-bit integer divide ratio.<br>Default =001110100                                                                                                                                                                                                                                   |  |

**Example:** For an RF frequency of 3500MHz and PLL comparison frequency of 40MHz, the desired divide ratio is 3500 x (4/3)/40 = 116.6666666. Signal SYN\_CONFIG1[8:0] = 001110100 for integer 116. Signal SYN\_CONFIG0[19:0] is programmed to 1010101010101010101010 for fractional word 0.66666; it is stored in Main addresses 26 and 27.

**Divide Ratio Program Sequence:** When Main address 26 is programmed, the corresponding  $\overline{CS}$  rising edge starts the follow actions:

1) Updates the previously programmed values of Main address 27 and 28.

Triggers the VCO autoselect (VAS) state machine (when Main address 28 D9 = 1).
 For correct operation, the PLL integer divider ratio must be changed first and VAS is then triggered. The recommended programming sequence is Main address 28 → Main address 27 → Main address 26.

**Fine RF Frequency Adjustment:** It is not desirable to retrigger the VAS/frequency acquisition if the user only changes the RF frequency by 100kHz or less. Program Main address 28 D9 = 0 to not trigger VAS after programming Main address 26.

## Table 18. Main Address 29 (A4:A0 = 11101, Main Address 0 D9 = 0)

| BIT NAME       | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                                                             |  |
|----------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RESERVED       | D9:D8                      | Reserved bits—set to default                                                                                                                                                                                                                                                            |  |
| XTAL_TUNE[7:0] | D7:D0                      | If Local address 9 D8 = 0, crystal oscillator frequency tuning.<br>00000000 = Maximum frequency (default)<br><br>1111111 = Minimum frequency<br>If Local address 9 D8 = 1, XTAL DAC current adjustment.<br>xx000000 = 0μA<br>xx000001 = 5μA<br><br>xx111111 = 315μA<br>(x = Don't care) |  |

## Table 19. Main Address 30 (A4:A0 = 11110, Main Address 0 D9 = 0)

| BIT NAME                        | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                                                                           |  |
|---------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LOGEN_BAND[1:0]                 | D9:D8                      | LOGEN frequency sub-band for TX spur optimization.<br>00 = 3.3GHz~3.45GHz<br>01 = 3.45GHz~3.6GHz (default)<br>10 = 3.6GHz~3.75GHz<br>11 = 3.75GHz~3.9GHz                                                                                                              |  |
| VAS_RELOCK_SEL                  | D7                         | <ul> <li>VAS relock mode select. This bit is not production tested. For functionality support, contact the manufacturer.</li> <li>0 = Relock starting at sub-band 15 (default)</li> <li>1 = Relock starting at present sub-band for short acquisition time</li> </ul> |  |
| VAS_MODE                        | D6                         | VAS operating mode select.<br>0 = Select VCO sub-band by SPI (VAS_SPI[5:0])<br>1 = Select VCO sub-band by VAS (default)                                                                                                                                               |  |
| VAS_SPI[5:0]                    | D5:D0                      | VAS sub-band SPI overwrite.<br>Active when VAS_MODE = 0.<br>000000 = Minimum frequency<br><br>011111 = 31 (default)<br><br>111111 = Maximum frequency                                                                                                                 |  |
| VAS_ADC[2:0]<br>(readback only) | D8:D6                      | Active when VAS_VCO_READOUT (Local address 16 D9) = 1.<br>Read out VAS_ADC[2:0]                                                                                                                                                                                       |  |
| VCO_BSW[5:0]<br>(readback only) | D5:D0                      | Active when VAS_VCO_READOUT (Local address 16 D9) = 1.<br>Read out VAS_BSW[5:0]                                                                                                                                                                                       |  |

## Table 20. Local Address 7 (A4:A0 = 00111, Main Address 0 D9 = 1)

| BIT NAME                       | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                        |  |
|--------------------------------|----------------------------|----------------------------------------------------------------------------------------------------|--|
| RESERVED                       | D9:D5                      | Reserved bits-set to default                                                                       |  |
| ts_adc[4:0]<br>(readback only) | D4:D0                      | Temperature sensor's 5-bit ADC output read-out. Activate select by setting Local address 7 D5 = 0. |  |

**MAX2842** 

### Table 21. Local Address 9 (A4:A0 = 01001, Main Address 0 D9 = 1)

| BIT NAME        | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                      |  |
|-----------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RESERVED        | D9                         | Reserved bits—set to default                                                                                                                     |  |
| XTAL_DAC_EN     | D8                         | External VCTCXO tuning DAC.<br>Work with 1% $8.2k\Omega$ resistor at pin XTAL_DAC.<br>0 = Disable (default)<br>1 = Enable except during shutdown |  |
| CLKOUT_DRV[1:0] | D7:D6                      | CLKOUT buffer drive.<br>0 = 1x drive (default)<br><br>3 = 4x drive                                                                               |  |
| RESERVED        | D5:D0                      | Reserved bits—set to default                                                                                                                     |  |

## Table 22. Local Address 14 (A4:A0 = 01110, Main Address 0 D9 = 1)

| BIT NAME       | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                           |  |
|----------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RESERVED       | D9:D5                      | Reserved bits— set to default                                                                                                                                                                                         |  |
| PADAC_DIVH     | D4                         | PA DAC clock divide ratio. This bit is not production tested. For functionality sup-<br>port, contact the manufacturer.<br>0 = For crystal clock at or near 20MHz<br>1 = For crystal clock at or near 40MHz (default) |  |
| PADAC_DLY[3:0] | D3:D0                      | PADAC turn-on delay control.<br>0000 = 0µs<br>0001 = 0µs<br>0010 = 0.45µs<br><br>0011 = 0.89µs (default)<br><br>1111 = 6.25µs                                                                                         |  |

## Table 23. Local Address 15 (A4:A0 = 01111, Main Address 0 D9 = 1)

| BIT NAME     | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                 |  |
|--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| RESERVED     | D9:D5                      | Reserved bits—set to default                                                                                                                |  |
| LOGEN_2GM    | D4                         | LOGEN Rx/Tx Gm enable<br>0 = Depends on Rx/Tx ENABLE pins (default)<br>1 = Enable both Rx/Tx outputs (required for Rx loopback calibration) |  |
| RESERVED     | D3:D2                      | Reserved bits—set to default                                                                                                                |  |
| REF_DIV[1:0] | D1:D0                      | Reference divider ratio.<br>0 = Divide-by-1 (default)<br>1 = Divide-by-2<br>2 = Divide-by-4                                                 |  |

## Table 24. Local Address 16 (A4:A0 = 10000, Main Address 0 D9 = 1)

| BIT NAME        | BIT LOCATION<br>(D0 = LSB) | DESCRIPTION                                                                                                                                                                                                          |  |
|-----------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VAS_VCO_READOUT | D9                         | VAS output read-out from Main address 30.<br>0 = Read out the SPI register values of Main register 30 (default)<br>1 = Read out the VAS_ADC[2:0] and VCO_BSW[5:0] bits from the VAS block<br>through Main address 30 |  |
| DIE_ID_READ     | D8                         | Die type and revision ID read access.<br>0 = Disable and allow readback of the SPI write values<br>1 = Read out die type ID from Main address 21 D9:D7 and revision ID from Main<br>address 21 D6:D4 (default)       |  |
| RESERVED        | D7:D0                      | Reserved bits-set to default                                                                                                                                                                                         |  |

## Typical Operating Circuit



#### \_Chip Information

#### Package Information

PROCESS: BICMOS

For the latest package outline information and land patterns, go to <u>www.maxim-ic.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE PACKAGE |                | LAND PATTERN   |
|------------|-----------------|----------------|----------------|
| TYPE       | TYPE CODE       |                | NO.            |
| 56 TQFN-EP | T5677+2         | <u>21-0144</u> | <u>90-0043</u> |



## **Revision History**

**MAX2842** 

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                          | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 10/09            | Initial release                                                                                                      | —                |
| 1                  | 5/10             | Updated Function of XTAL1 in <i>Pin Description</i> , added Soldering Temperature to <i>Absolute Maximum Ratings</i> | 2, 19            |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim is a registered trademark of Maxim Integrated Products, Inc.