National Semiconductor

# LM4865 Boomer<sup>®</sup> Audio Power Amplifier Series 750 mW Audio Power Amplifier with DC Volume Control and Headphone Switch

# **General Description**

The LM4865 is a mono bridged audio power amplifier with DC volume control, capable of delivering 750 mW of continuous average power into an  $8\Omega$  load with less than 1% THD from a 5V power supply. Switching between bridged speaker mode and headphone (single ended) mode is accomplished via a headphone sense pin. In addition, LM4865 is set into low current consumption shutdown mode (0.7 µA typical) by lowering the DC Vol/SD pin to below 0.3V.

Boomer audio power amplifiers are designed specifically to provide high power audio output, with quality sound, from a low supply voltage source while requiring the minimal amount of external components.

# Applications

GSM phones and accessories, DECT, office phones





Other portable audio devices

# Key Specifications

- P<sub>O</sub> at 1.0% THD+N into 8Ω (SOP): 750 mW (typ)
- P<sub>O</sub> at 10% THD+N into 8Ω (SOP): 1W (typ)
- Shutdown Current: 0.7 µA (typ)

# Features

- DC volume control
- Headphone amplifier mode
- "Click and pop" suppression
- Shutdown control when volume control pin is low
- Thermal shutdown protection

# **Connection Diagram**



December 1999

© 1999 National Semiconductor Corporation DS101025 www.national.com

LM4865

# Absolute Maximum Ratings (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage              | 6.0V                           |
|-----------------------------|--------------------------------|
| Storage Temperature         | -65°C to +150°C                |
| Input Voltage               | –0.3V to V <sub>DD</sub> +0.3V |
| Power Dissipation (Note 3)  | Internally Limited             |
| ESD Susceptibility (Note 4) | 2000V                          |
| ESD Susceptibility (Note 5) | 200V                           |
| Junction Temperature        | 150°C                          |
|                             |                                |

| Soldering Information |         |  |  |  |
|-----------------------|---------|--|--|--|
| Vapor Phase (60 sec.) | 215°C   |  |  |  |
| Infrared (15 sec.)    | 220°C   |  |  |  |
| Thermal Resistance    |         |  |  |  |
| $\theta_{JC}$ (SOP)   | 35°C/W  |  |  |  |
| $\theta_{JA}$ (SOP)   | 150°C/W |  |  |  |
| $\theta_{JC}$ (MSOP)  | 56°C/W  |  |  |  |
| $\theta_{JA}$ (MSOP)  | 190°C/W |  |  |  |

# **Operating Ratings**

#### Temperature Range

 $\begin{array}{ll} T_{MIN} \leq T_A \leq T_{MAX} & -40^\circ C \leq T_A \leq +85^\circ C \\ \mbox{Supply Voltage} & 2.7V \leq V_{DD} \leq 5.5V \\ \mbox{See AN-450 "Surface Mounting and their Effects on Product} \\ \mbox{Reliability" for other methods of soldering surface mount} \\ \mbox{devices.} \end{array}$ 

## Electrical Characteristics (Notes 1, 2)

he following specifications apply for  $V_{\text{DD}}$  = 5V, unless otherwise specified. Limits apply for  $T_{\text{A}}$  = 25°C.

| Symbol                    | Parameter                            |                                                                               | LM4                 | LM4865            |                   |
|---------------------------|--------------------------------------|-------------------------------------------------------------------------------|---------------------|-------------------|-------------------|
|                           |                                      | Conditions                                                                    | Typical<br>(Note 6) | Limit<br>(Note 7) | Units<br>(Limits) |
| V <sub>DD</sub>           | Supply Voltage                       |                                                                               |                     | 2.7               | V (min)           |
|                           |                                      |                                                                               |                     | 5.5               | V (max)           |
| I <sub>DD</sub> Quiescent | Quiescent Power Supply               | $V_{IN} = 0V, I_O = 0A, HP Sense = 0V$                                        | 4                   | 7                 | mA (max)          |
|                           | Current                              | $V_{IN} = 0V, I_O - 0A, HP Sense = 5V$                                        | 3.5                 | 6                 | mA (max)          |
| I <sub>SD</sub>           | Shutdown Current                     | $V_{PIN4} \le 0.3V$                                                           | 0.7                 |                   | μA                |
| Vos                       | Output Offset Voltage                | V <sub>IN</sub> = 0V                                                          | 5                   | 50                | mV (max)          |
| Po                        | Output Power                         | THD = 1% (max), HP Sense < 0.8V, f = 1 kHz, $R_L = 8\Omega$                   | 750                 | 500               | mW<br>(max)       |
|                           |                                      | THD = 10% (max), HP Sense < 0.8V,<br>f = 1 kHz, $R_L = 8\Omega$               | 1.0                 |                   | W                 |
|                           |                                      | THD + N = 1%, HP Sense > 4V, f = 1 kHz,<br>R <sub>L</sub> = $32\Omega$        | 80                  |                   | mW                |
|                           |                                      | THD = 10%, HP Sense > 4V, f = 1 kHz,<br>R <sub>L</sub> = $32\Omega$           | 110                 |                   | mW                |
| THD+N                     | Total Harmonic Distortion +<br>Noise | $P_{O}$ = 300 mWrms, f = 20 Hz–20 kHz, R <sub>L</sub> = 8 $\Omega$            | 0.6                 |                   | %                 |
| PSSR                      | Power Supply Rejection Ratio         | $V_{RIPPLE}$ = 200 mVrms, $R_L$ = 8 $\Omega$ , $C_B$ = 1.0 $\mu$ F, f = 1 kHz | 50                  |                   | dB                |
| C <sub>RANGE</sub>        | Attenuator Range-Single Ended        | Gain with $V_{PIN4} \ge 4.0V$ , (80% of $V_{DD}$ )                            | 20                  | 18.8              | dB (min)          |
|                           |                                      | Attenuation with $V_{PIN4} \le 0.9V$ , (20% of $V_{DD}$ )                     | -72                 | -70               | dB (min)          |
| VIH                       | HP Sense High Input Voltage          |                                                                               |                     | 4                 | V (max)           |
| VIL                       | HP Sense Low Input Voltage           |                                                                               |                     | 0.8               | V (min)           |

Note 1: All voltages are measured with respect to the ground pin, unless otherwise specified.

Note 2: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. "Operating Ratings" indicate conditions for which the device is functional, but do not guarantee specific performance limits. "Electrical Characteristics" state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For the LM4865M,  $T_{JMAX} = 150^{\circ}$ C.

Note 4: Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.

Note 5: Machine Model, 220 pF-240 pF discharged through all pins.

Note 6: Typicals are measured at 25°C and represent the parametric norm.

Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 8: The quiescent power supply current depends on the offset voltage when a practical load is connected to the amplifier.



www.national.com



www.national.com

4



As shown in Figure 1, the LM4865 has two operational amplifiers internally, allowing for a few different amplifier configurations. The first amplifier's gain is DC voltage controlled, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by an external DC voltage (refer to (Figure 1), while the second amplifier's gain is fixed by the two internal 20 kΩ resistors.

Figure 1 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase 180°.

"bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of its load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the Audio Power Amplifier Design section.

5

LM4865

# LM4865

#### Application Information (Continued)

A bridge configuration, such as the one used in LM4865, also creates a second advantage over single-ended amplifiers. Since the differential outputs,  $V_{O1}$  and  $V_{O2}$ , are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration. If an output coupling capacitor is not used in a single-ended configuration, the half-supply bias across the load would result in both increased internal IC power dissipation as well as permanent loudspeaker damage.

#### POWER DISSIPATION

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. *Equation (1)* states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

$$P_{DMAX} = (V_{DD})^2 / (2\pi^2 R_L)$$
 Single-Ended (1)

However, a direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation point for a bridge amplifier operating at the same given conditions.

 $P_{DMAX} = 4^* (V_{DD})^2 / (2\pi^2 R_L)$  Bridge Mode (2) Since the LM4865 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. Even with this substantial increase in power dissipation, the LM4865 does not require heatsinking. From *Equation (1)*, assuming a 5V power supply and an 8 $\Omega$  load, the maximum power dissipation point is 633 mW. The maximum power dissipation point obtained from *Equation (2)* must not be greater than the power dissipation that results from *Equation (3)*:

$$P_{\text{DMAX}} = (T_{\text{IMAX}} - T_{\text{A}}) / \theta_{\text{IA}}$$
(3)

For package M08A,  $\theta_{JA}$  = 150°C/W, and for package MUA08A,  $\theta_{JA}$  = 190°C/W.  $T_{JMAX}$  = 150°C for the LM4865. Depending on the ambient temperature,  $T_A$ , of the system surroundings, Equation (3) can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation (2) is greater than that of Equation (3), then either the supply voltage must be decreased, the load impedance increased, or the ambient temperature reduced. For the typical application of a 5V power supply, with an  $8\Omega$ load, the maximum temperature possible without violating the maximum junction temperature is approximately 55°C provided that device operation is around the maximum power dissipation point and assuming surface mount packaging. Internal power dissipation is a function of output power. If typical operation is not around the maximum power dissipation point, the ambient temperature can be increased. Refer to the Typical Performance Characteristics curves for power dissipation information for lower output powers.

#### POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. The effect of a larger half supply bypass capacitor is improved PSRR due to increased half-stability. Typical applications employ a 5V regulator with 10  $\mu$ F and a 0.1  $\mu$ F bypass capacitors which aid in supply stability, but do not eliminate the need for bypassing the supply nodes of the LM4865. The selection of bypass capacitors, especially C<sub>B</sub>, is thus dependent.

dent upon desired PSRR requirements, click and pop performance as explained in the section, **Proper Selection of External Components**, system cost, and size constraints.

#### SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the LM4865 contains a DC Vol/SD pin. The DC Vol/SD pin allows the LM4865 to externally turn off the amplifier's bias circuitry. The shutdown feature turns the amplifier off when the DC Vol/SD pin is brought below 0.3 volts. When the DC Vol/SD pin is between 0.3V to 0.5V, the LM4865 will be either be in shutdown or mute mode. In mute mode the current drawn will be that of the quiescent supply current. The DC Vol/SD pin should be tied to GND supply rail for best performance if the LM4865 is to go into shutdown mode. As the DC Vol/SD is increased above 0.5V the amplifier will follow the attenuation and gain curve in **Typical Performance Characteristics**.

#### **HP-Sense FUNCTION**

The LM4865 possesses a headphone control pin that turns off the amplifier which drives +Vo2 so that single-ended operation can occur and a bridged connected load is muted. Quiescent current consumption is reduced when the IC is in this single-ended mode.

Figure 2 shows the implementation of the LM4865's headphone control function using a single-supply headphone amplifier. The voltage divider of R1 and R2 sets the voltage at the HP-Sense pin (pin 3) to be approximately 50 mV when there are no headphones plugged into the system. This logic-low voltage at the HP-Sense pin enables the LM4865 and places it in bridged mode operation. The output coupling capacitors protect the headphones by blocking the amplifier's half supply DC voltage.

When there are no headphones plugged into the system and the IC is in bridged mode configuration, both loads are essentially at a 0V DC potential. Since the HP-Sense threshold is set at 4V, even in an ideal situation, the output swing cannot cause a false single-ended trigger.

When a set of headphones are plugged into the system, the contact pin of the headphone jack is disconnected from the signal pin, interrupting the voltage divider set up by resistors R1 and R2. Resistor R1 then pulls up the HP-Sense pin, enabling the headphone function. This disables the second side of the amplifier thus muting the bridged speakers. The amplifier then drives the headphones, whose impedance is in parallel with resistor R2. Resistor R2 has negligible effect on output drive capability since the typical impedance of headphones are  $32\Omega$ .

The LM4865 can be used to drive both a bridged  $8\Omega$  speaker and a  $32\Omega$  headphone without using the HP-Sense pin. In this case the HP-Sense would not be connected to the headphone jack but to a microprocessor or a switch. By enabling the HP-Sense pin, the  $8\Omega$  speaker can be muted.

#### PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4865 is tolerant to a variety of external component combinations, consideration to component values must be used to maximize overall system quality.

## Application Information (Continued)



#### FIGURE 2. Headphone Circuit

#### Selection of Input Capacitor Size

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150 Hz. In this case using a large input capacitor may not increase system performance.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor, C<sub>B</sub>, is the most critical compoment to minimize turn-on pops since it determines how fast the LM4865 turns on. The slower the LM4865's outputs ramp to their quiescent DC voltage (nominally 1/2 V<sub>DD</sub>), the smaller the turn-on pop. Choosing C<sub>B</sub> equal to 1.0 µF along with a small value of C<sub>i</sub> (in the range of 0.1 µF to 0.39 µF), should produce a clickless and popless shutdown function.Pick C<sub>i</sub> as small as possible as to minimize clicks and pops.

#### Click And Pop Circuitry

The LM4865 contains circuitry to minimize turn-on and shutdown transients or "clicks and pops". In this case, turn-on refers to either power supply turn-on or the device coming out of shutdown mode. When the device is turning on, the amplifiers are internally configured as unity gain buffers. An internal current source ramps up the voltage of the bypass pin. Both the inputs and outputs ideally track the voltage at the bypass pin. The device will remain in buffer mode until the bypass pin has reached its half supply voltage,  $1/2 V_{DD}$ . As soon as the bypass node is stable, the device will become fully operational, where the gain is set by the external voltage of the DC Vol/SD pin.

Although the bypass pin current source cannot be modified, the size of  $C_B$  can be changed to alter the device turn-on time and the amount of "clicks and pops". By increasing the value of  $C_B$  the amount of turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is an increase in turn-on time for this device. There is a linear relationship between the size of  $C_B$  and the turn-on time. Here are some typical turn-on times for a given  $C_B$ :

| CB      | T <sub>on</sub> |
|---------|-----------------|
| 0.01 µF | 20 ms           |
| 0.1 µF  | 200 ms          |
| 0.22 µF | 420 ms          |
| 0.47 µF | 840 ms          |
| 1.0 µF  | 2 Sec           |

In order eliminate "clicks and pops", all capacitors must be discharged before turn-on. Rapid switching of VDD may cause the "clicks and pops" to be not easily controlled. In a single-ended configuration, the output coupling capacitor, C o, is of particular concern. This capacitor discharges through internal 20 k $\Omega$  resistors. Depending on the size of C<sub>o</sub>, the time constant can be relatively large. To reduce transients in single-ended mode, an external 1 k $\Omega$ –5 k $\Omega$  resistor. The tradeoff for using this resistor is an increase in quiescent current.

\_M4865





National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.